

# CY62167ESL MoBL<sup>®</sup>

# 16-Mbit (1 M × 16) Static RAM

#### Features

- High speed: 45 ns/55 ns
- Temperature range:
   Industrial: -40 °C to +85 °C
- Wide voltage range: 1.65 V to 1.95 V, 2.2 V to 3.6 V and 4.5 V to 5.5 V
- Ultra-low standby power
- $\square$  Typical standby current at 25 °C = 1.5  $\mu A$   $\square$  Typical standby current at 40 °C = 2.5  $\mu A$
- Ultra-low active power □ Active current: I<sub>CC</sub> = 2.2 mA (typical) at f = 1 MHz
- Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub>, and OE Features
- Automatic power-down when deselected
- CMOS for optimum speed and power
- Pb-free 60-pin WLCSP packages

#### **Functional Description**

The CY62167ESL is a high-performance CMOS Static RAM organized as 1M words by 16 bits. This device features an advanced circuit design that provides an ultra low active current. Ultra low active current is ideal for providing More Battery Life<sup>TM</sup> (MoBL<sup>®</sup>) in portable applications such as hand-held devices. The device also has an automatic power-down feature that

reduces power consumption by 99% when addresses are not toggling. Place the device into standby mode when deselected ( $\overline{CE}_1$  HIGH or  $\overline{CE}_2$  LOW or both BHE and BLE are HIGH).

The input and output pins (I/O $_0$  through I/O $_{15}$ ) are placed in a high impedance state during the following events:

- The device is deselected (CE<sub>1</sub> HIGH or CE<sub>2</sub> LOW)
- Outputs are disabled (OE HIGH)
- <u>Byte</u> High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or a write operation is in progress (CE<sub>1</sub> LOW, CE<sub>2</sub> HIGH and WE LOW)

Write to the device by taking Chip Enable ( $\overline{CE}_1$  LOW and  $CE_2$  <u>HIGH</u>) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>19</sub>). If Byte High Enable (BHE) is LOW, then data from the I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>19</sub>).

Read from the device by taking Chip Enables ( $\overline{CE}_1$  LOW and  $CE_2$  HIGH) and Output Enable ( $\overline{OE}$ ) LOW while forcing the Write Enable ( $\overline{WE}$ ) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appears on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See Truth Table on page 12 for a complete description of read and write modes.



Cypress Semiconductor Corporation Document Number: 001-95928 Rev. \*C 198 Champion Court

San Jose, CA 95134-1709 • 408-943-2600 Revised December 22, 2017



# CY62167ESL MoBL<sup>®</sup>

# Contents

| Pin Configurations             |   |
|--------------------------------|---|
| Product Portfolio              |   |
| Maximum Ratings                | 4 |
| Operating Range                | 4 |
| DC Electrical Characteristics  |   |
| Capacitance                    |   |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    |   |
| Data Retention Characteristics |   |
| Data Retention Waveform        |   |
| AC Switching Characteristics   |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering Information                    | 13 |
|-----------------------------------------|----|
| Ordering Code Definitions               | 13 |
| Package Diagram                         | 14 |
| Acronyms                                | 15 |
| Document Conventions                    |    |
| Units of Measure                        | 15 |
| Document History Page                   | 16 |
| Sales, Solutions, and Legal Information | 17 |
| Worldwide Sales and Design Support      | 17 |
| Products                                | 17 |
| PSoC® Solutions                         | 17 |
| Cypress Developer Community             | 17 |
| Technical Support                       | 17 |



**Pin Configurations** Figure 1. 60-Pin WLCSP Pinout (Ball Up View)<sup>[1]</sup>



| ui o 2. | 0011            |         |       |            |           | ••••      |
|---------|-----------------|---------|-------|------------|-----------|-----------|
|         | 1               | 2       | 3     | 4          | 5         | 6         |
| A       | NC              | NC      | NC    | NC         | NC        | NC        |
| В       | BLE             | BHE     | Vcc   | (A11)      | <b>A4</b> | AO        |
| С       | 1/015           | 1/03    | 1/014 | (A19)      | <b>A5</b> | CE1       |
| D       | 1/05            | (1/013) | 1/04  | <b>A6</b>  | A13       | WE        |
| E       | V <sub>ss</sub> | (1/012) | 1/06  | <b>A</b> 7 | A14       | Vcc       |
| F       | Vcc             | (1/011) | Vss   | (A12)      | <b>A8</b> | Vss       |
| G       | 1/02            | (1/09   | 1/010 | A15        | CE2       | <b>A1</b> |
| н       | OE              | 1/07    | 1/08  | (A16)      | <b>A2</b> | <b>A9</b> |
| J       | 1/00            | l/01    | A18   | (A17)      | (A10)     | <b>A3</b> |
| к       | NC              | NC      | NC    | NC         | NC        | NC        |

# **Product Portfolio**

| Product    | <b>D</b>   | V <sub>CC</sub> Range (V) |     |            | Power Dissipation              |           |     |                      |                          |               |     |    |  |
|------------|------------|---------------------------|-----|------------|--------------------------------|-----------|-----|----------------------|--------------------------|---------------|-----|----|--|
|            |            |                           |     | Speed (pa) | Operating I <sub>CC</sub> (mA) |           |     |                      | Standby I <sub>SB2</sub> |               |     |    |  |
| Product    | Range      |                           |     |            | Speed (ns)                     | f = 1 MHz |     | f = f <sub>max</sub> |                          | (μ <b>Á</b> ) |     |    |  |
|            |            | Min                       | Тур | Max        |                                | Тур       | Max | Тур                  | Мах                      | Тур           | Max |    |  |
|            |            | 4.5                       | 5.0 | 5.5        | 45                             | 45        | 45  |                      |                          |               |     |    |  |
| CY62167ESL | Industrial | 2.2                       | 3.0 | 3.6        |                                |           | 2.2 | 4.0                  | 25                       | 30            | 1.5 | 12 |  |
|            |            | 1.65                      | 1.8 | 1.95       | 55                             |           |     |                      |                          |               |     |    |  |



# CY62167ESL MoBL<sup>®</sup>

## **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of device. User guidelines are not tested.

| Storage temperature65 °C to + 150 °C                                             |
|----------------------------------------------------------------------------------|
| Ambient temperature with power applied55 °C to + 125 °C                          |
| Supply voltage to ground potential <sup>[2, 3]</sup> –0.5 V to 6.0 V             |
| DC voltage applied to outputs in High Z state $^{[2,\ 3]}$ 0.5 V to V_CC + 0.5 V |

| DC input voltage <sup>[2, 3]</sup>                     | –0.5 V to $V_{CC}$ + 0.5 V |
|--------------------------------------------------------|----------------------------|
| Output current into outputs (LOW)                      | 20 mA                      |
| Static discharge voltage<br>(MIL-STD-883, Method 3015) | >2001 V                    |
| Latch-up current                                       | >200 mA                    |

## **Operating Range**

| Device     | Range      | Ambient<br>Temperature | <b>V<sub>CC</sub></b> <sup>[4]</sup>                   |
|------------|------------|------------------------|--------------------------------------------------------|
| CY62167ESL | Industrial | –40 °C to +85 °C       | 1.65 V to 1.95 V,<br>2.2 V to 3.6 V,<br>4.5 V to 5.5 V |

## **DC Electrical Characteristics**

| Perameter Description           |                                                  | Test Conditions                                                                                                                                                                                                                                                                                                                                                                                |                                         |      | 45/55 ns                  |                       |      |  |
|---------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|---------------------------|-----------------------|------|--|
| Parameter                       | Description                                      | Test conditions                                                                                                                                                                                                                                                                                                                                                                                |                                         | Min  | <b>Typ</b> <sup>[5]</sup> | Max                   | Unit |  |
|                                 |                                                  | 1.65 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 1.95                                                                                                                                                                                                                                                                                                                                              | I <sub>OH</sub> = -0.1 mA               | 1.4  | -                         | -                     |      |  |
| V                               |                                                  | 2.2 <u>&lt;</u> V <sub>CC</sub> ≤ 2.7                                                                                                                                                                                                                                                                                                                                                          | I <sub>OH</sub> = -0.1 mA               | 2.0  | -                         | -                     |      |  |
| V <sub>OH</sub>                 | Output HIGH Voltage                              | 2.7 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 3.6                                                                                                                                                                                                                                                                                                                                                | I <sub>OH</sub> = –1.0 mA               | 2.4  | -                         | -                     |      |  |
|                                 |                                                  | 4.5 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 5.5                                                                                                                                                                                                                                                                                                                                                | I <sub>OH</sub> = –1.0 mA               | 2.4  | -                         | -                     |      |  |
|                                 |                                                  | 1.65 <u>≤</u> V <sub>CC</sub> <u>≤</u> 1.95                                                                                                                                                                                                                                                                                                                                                    | I <sub>OL</sub> = 0.1 mA                | -    | -                         | 0.2                   |      |  |
| V                               |                                                  | 2.2 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 2.7                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> = 0.1 mA                | -    | -                         | 0.4                   |      |  |
| V <sub>OL</sub>                 | Output LOW Voltage                               | 2.7 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 3.6                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> = 2.1 mA                | -    | -                         | 0.4                   |      |  |
|                                 |                                                  | 4.5 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 5.5                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> = 2.1 mA                | -    | -                         | 0.4                   | v    |  |
|                                 |                                                  | 1.65 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 1.95                                                                                                                                                                                                                                                                                                                                              | •                                       | 1.4  | -                         | V <sub>CC</sub> +0.2  | v    |  |
| V                               |                                                  | 2.2 <u>&lt;</u> V <sub>CC</sub> <u>&lt;</u> 2.7                                                                                                                                                                                                                                                                                                                                                |                                         | 1.8  | -                         | V <sub>CC</sub> + 0.3 |      |  |
| V <sub>IH</sub>                 | Input HIGH Voltage                               | $2.7 \le V_{CC} \le 3.6$                                                                                                                                                                                                                                                                                                                                                                       |                                         |      | -                         | V <sub>CC</sub> +0.3  |      |  |
|                                 |                                                  | $4.5 \le V_{CC} \le 5.5$                                                                                                                                                                                                                                                                                                                                                                       |                                         |      | -                         | V <sub>CC</sub> + 0.5 |      |  |
|                                 |                                                  | 1.65 <u>≤</u> V <sub>CC</sub> <u>≤</u> 1.95                                                                                                                                                                                                                                                                                                                                                    |                                         |      | -                         | 0.4                   |      |  |
|                                 |                                                  | $2.2 \le V_{CC} \le 2.7$                                                                                                                                                                                                                                                                                                                                                                       |                                         |      | -                         | 0.6                   |      |  |
| VIL                             | Input LOW Voltage                                | 2.7 <u>≤</u> V <sub>CC</sub> <u>≤</u> 3.6                                                                                                                                                                                                                                                                                                                                                      |                                         |      | -                         | 0.8                   |      |  |
|                                 |                                                  | 4.5 <u>≤</u> V <sub>CC</sub> <u>≤</u> 5.5                                                                                                                                                                                                                                                                                                                                                      |                                         | -0.5 | -                         | 0.8                   |      |  |
| I <sub>IX</sub>                 | Input Leakage Current                            | $GND \leq V_1 \leq V_{CC}$                                                                                                                                                                                                                                                                                                                                                                     |                                         | -1.0 | -                         | +1.0                  |      |  |
| I <sub>OZ</sub>                 | Output Leakage Current                           | GND $\leq V_O \leq V_{CC}$ , Output disabled                                                                                                                                                                                                                                                                                                                                                   |                                         | -1.0 | -                         | +1.0                  | μA   |  |
|                                 | V <sub>CC</sub> Operating Supply                 | $f = f_{max} = 1/t_{RC}$                                                                                                                                                                                                                                                                                                                                                                       | V <sub>CC</sub> = Vcc Max.              | -    | 25.0                      | 30.0                  |      |  |
| I <sub>CC</sub>                 | Current                                          | f = 1 MHz                                                                                                                                                                                                                                                                                                                                                                                      | I <sub>OUT</sub> = 0 mA,<br>CMOS levels | -    | 2.2                       | 4.0                   | mA   |  |
| I <sub>SB1</sub> <sup>[6]</sup> | Automatic CE Power-down<br>Current – CMOS Inputs | $\label{eq:constraint} \begin{split} \overline{CE}_1 &\geq V_{CC} - 0.2 \text{ V or } CE_2 \leq 0.2 \text{ V or } (\overline{BHE} \\ &- 0.2 \text{ V}, \text{ V}_{\text{IN}} \geq V_{CC} - 0.2 \text{ V}, \text{ V}_{\text{IN}} \leq 0.2 \text{ V}, \\ f &= f_{\text{max}} \text{ (address and data only), } f = 0  (\overline{OE}, \\ \text{V}_{CC} &= \text{V}_{CC(\text{max})} \end{split}$ | and $\overline{\text{WE}}$ ),           | -    | _                         | 12.0                  |      |  |
|                                 |                                                  | $\overline{CE}_1 \ge V_{CC} - 0.2V$ or $CE_2 \le 0.2V$                                                                                                                                                                                                                                                                                                                                         | 25 °C <sup>[5]</sup>                    | _    | 1.5                       | 4.0                   | μA   |  |
| I <sub>SB2</sub> <sup>[6]</sup> | Automatic CE Power-down                          | or ( $\overline{BHE}$ and $\overline{BLE}$ ) $\geq V_{CC} - 0.2 V$ ,                                                                                                                                                                                                                                                                                                                           | 40 °C <sup>[5]</sup>                    |      | 2.5                       | 7.0                   | 1    |  |
| 'SB2                            | Current – CMOS Inputs                            | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V},$<br>f = 0, $V_{CC} = V_{CC(max)}$                                                                                                                                                                                                                                                                                             | 85 °C                                   | _    | -                         | 12.0                  |      |  |

Over the operating range of -40 °C to 85 °C

#### Notes

Notes
2. V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns.
3. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns.
4. Full Device AC operation assumes a 100 µs ramp time from 0 to V<sub>CC(min)</sub> and 200 µs wait time after V<sub>CC</sub> stabilization.
5. These values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C.
6. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) and byte enables (BHE and BLE) must be tied to CMOS levels to meet the I<sub>SB1</sub>/I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.



# Capacitance

| Parameter <sup>[7]</sup> | Description        | Test Conditions                                                | Max  | Unit |
|--------------------------|--------------------|----------------------------------------------------------------|------|------|
| C <sub>IN</sub>          | Input Capacitance  |                                                                | 10.0 | pF   |
| C <sub>OUT</sub>         | Output Capacitance | $T_A = 25 \text{ °C}, f = 1 \text{ MHz}, V_{CC} = V_{CC(typ)}$ | 10.0 | pF   |

#### **Thermal Resistance**

| Parameter [7]   | Description                                 | Test Conditions                                           | WLCSP<br>Package | Unit |
|-----------------|---------------------------------------------|-----------------------------------------------------------|------------------|------|
| $\Theta_{JA}$   | Thermal resistance<br>(junction to ambient) | Still Air, soldered on a 3 × 4.5 inch, four-layer printed | 26.54            | °C/W |
| Θ <sub>JC</sub> | Thermal resistance<br>(junction to case)    | circuit board                                             | 0.11             | °C/W |

## **AC Test Loads and Waveforms**

#### Figure 3. AC Test Loads and Waveforms



| Parameters      | 1.65 V to 1.95 V | 2.2 V to 2.7 V | 2.7 V to 3.6 V | 4.5 V to 5.5 V | Unit |
|-----------------|------------------|----------------|----------------|----------------|------|
| R1              | 13500            | 16667          | 1103           | 1800           | Ω    |
| R2              | 10800            | 15385          | 1554           | 990            | Ω    |
| R <sub>TH</sub> | 6000             | 8000           | 645            | 639            | Ω    |
| V <sub>TH</sub> | 0.80             | 1.20           | 1.75           | 1.77           | V    |

Notes

- 7. Tested initially and after any design or process changes that may affect these parameters.
- 8. Test conditions for all parameters of the than tri-state parameters assume signal transition time of 1 V/ns, timing reference level of 1.5V (for V<sub>CC</sub> > 3V) and V<sub>CC</sub>/2 (for V<sub>CC</sub> < 3V), and input pulse levels of 0 to 3V (for V<sub>CC</sub> > 3V) and 0 to V<sub>CC</sub> (V<sub>CC</sub> < 3V) and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown.



# **Data Retention Characteristics**

#### Over the operating range of -40 °C to 85 °C

| Parameter                         | Description                             | Conditions                                                                                                                                                                                                                                     | Min   | Тур <sup>[9]</sup> | Max  | Unit |
|-----------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|------|------|
| V <sub>DR</sub>                   | V <sub>CC</sub> for Data Retention      | -                                                                                                                                                                                                                                              | 1.0   | -                  | -    | V    |
| I <sub>CCDR</sub> <sup>[10]</sup> | Data Retention Current                  | $V_{CC} = 1.0 \text{ V}, \overline{CE}_1 \ge V_{CC} - 0.2 \text{ V or } CE_2 \le 0.2 \text{ V or}$ $(\overline{BHE} \text{ and } \overline{BLE}) \ge V_{CC} - 0.2 \text{ V},$ $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | _     | _                  | 10.0 | μΑ   |
| t <sub>CDR</sub> <sup>[11]</sup>  | Chip Deselect to Data<br>Retention Time | _                                                                                                                                                                                                                                              | 0.0   | -                  | -    | -    |
| t <sub>R</sub> <sup>[12]</sup>    | Operation Recovery Time                 | -                                                                                                                                                                                                                                              | 45/55 | -                  | -    | ns   |

#### **Data Retention Waveform**





Notes

9. Typical values are included for reference only, and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC(typ)}$ ,  $T_A = 25$  °C. 10. Chip enables ( $\overline{CE}_1$  and  $CE_2$ ) and byte enables ( $\overline{BHE}$  and  $\overline{BLE}$ ) must be tied to CMOS levels to meet the  $I_{SB1} / I_{SB2} / I_{CCDR}$  spec. Other inputs can be left floating. 11. Tested initially and after any design or process changes that may affect these parameters.

12. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min</sub>)  $\geq$  100 µs or stable at V<sub>CC(min</sub>)  $\geq$  100 µs. 13. BHE BLE is the AND of both BHE and BLE. Deselect the chip by either disabling the chip enable signals or by disabling both BHE and BLE.



# **AC Switching Characteristics**

Over the operating range of -40 °C to 85 °C

| Parameter <sup>[14, 15]</sup>   | Description                                                                | 45  | 5 ns | 55 ns |     | 11   |
|---------------------------------|----------------------------------------------------------------------------|-----|------|-------|-----|------|
| Parameter [11, 10]              | Description                                                                | Min | Max  | Min   | Max | Unit |
| Read Cycle                      |                                                                            |     | •    | •     | •   |      |
| t <sub>RC</sub>                 | Read cycle time                                                            | 45  | _    | 55    | _   | ns   |
| t <sub>AA</sub>                 | Address to data valid                                                      | _   | 45   | -     | 55  | ns   |
| t <sub>OHA</sub>                | Data hold from address change                                              | 10  | -    | 10    |     | ns   |
| t <sub>ACE</sub>                | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid                 | -   | 45   | -     | 55  | ns   |
| t <sub>DOE</sub>                | OE LOW to data valid                                                       | _   | 22   | -     | 25  | ns   |
| t <sub>LZOE</sub>               | OE LOW to Low Z <sup>[15]</sup>                                            | 5   | -    | 5     | _   | ns   |
| t <sub>HZOE</sub>               | OE HIGH to High Z <sup>[15, 16]</sup>                                      | _   | 18   | _     | 18  | ns   |
| t <sub>LZCE</sub>               | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[15]</sup>      | 10  | -    | 10    | -   | ns   |
| t <sub>HZCE</sub>               | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z <sup>[15, 16]</sup> | _   | 18   | _     | 18  | ns   |
| t <sub>PU</sub>                 | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power-up                   | 0   | -    | 0     | -   | ns   |
| t <sub>PD</sub>                 | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to power-down                 | _   | 45   | _     | 55  | ns   |
| t <sub>DBE</sub>                | BLE / BHE LOW to data valid                                                | _   | 45   | _     | 55  | ns   |
| t <sub>LZBE</sub>               | BLE / BHE LOW to Low Z <sup>[15]</sup>                                     | 10  | -    | 10    | -   | ns   |
| t <sub>HZBE</sub>               | BLE / BHE HIGH to High Z <sup>[15, 16]</sup>                               | _   | 18   | _     | 18  | ns   |
| Write Cycle <sup>[17, 18]</sup> | ]                                                                          | L.  | •    |       | 1   |      |
| t <sub>WC</sub>                 | Write cycle time                                                           | 45  | -    | 55    | -   | ns   |
| t <sub>SCE</sub>                | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end                  | 35  | -    | 40    | -   | ns   |
| t <sub>AW</sub>                 | Address setup to write end                                                 | 35  | -    | 40    | -   | ns   |
| t <sub>HA</sub>                 | Address hold from write end                                                | 0   | -    | 0     | -   | ns   |
| t <sub>SA</sub>                 | Address setup to write start                                               | 0   | -    | 0     | -   | ns   |
| t <sub>PWE</sub>                | WE pulse width                                                             | 35  | -    | 40    | -   | ns   |
| t <sub>BW</sub>                 | BLE / BHE LOW to write end                                                 | 35  | -    | 40    | -   | ns   |
| t <sub>SD</sub>                 | Data setup to write end                                                    | 25  | _    | 25    | -   | ns   |
| t <sub>HD</sub>                 | Data hold from write end                                                   | 0   | -    | 0     | -   | ns   |
| t <sub>HZWE</sub>               | WE LOW to High Z <sup>[15, 16]</sup>                                       | _   | 18   | -     | 20  | ns   |
| t <sub>LZWE</sub>               | WE HIGH to Low Z <sup>[15]</sup>                                           | 10  | -    | 10    | -   | ns   |
|                                 |                                                                            |     |      |       |     |      |

Notes

Notes
14. Test conditions for all parameters other than tri-state parameters assume signal transition time of 1 V/ns, timing reference level of 1.5V (for V<sub>CC</sub> > 3V) and V<sub>CC</sub>/2 (for V<sub>CC</sub> < 3V), and input pulse levels of 0 to 3V (for V<sub>CC</sub> > 3V) and 0 to V<sub>CC</sub> (V<sub>CC</sub> < 3V) and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in Figure 3 on page 5.
15. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZEF</sub>, t<sub>HZBE</sub> is less than t<sub>LZBE</sub>, t<sub>HZOE</sub> is less than t<sub>LZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device.
16. t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZEE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedance state.
17. The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write.
18. The minimum pulse width for write cycle 3 (WE controlled, OE LOW) should be equal to the sum of tsp and tHZWE.



#### **Switching Waveforms**

Figure 5. Read Cycle No. 1 (Address Transition Controlled) <sup>[19, 20]</sup>







#### Notes

- 19. The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  or both =  $V_{IL}$ , and  $CE_2 = V_{IH}$ .
- 20. WE is HIGH for read cycle.

21. Address valid before or similar to  $\overline{CE}_1$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW and  $CE_2$  transition HIGH.



#### Switching Waveforms (continued)



Notes

<sup>22.</sup> The internal write time of the memory is defined by the overlap of  $\overline{WE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$  or  $\overline{BLE}$  or  $\overline{BLE}$  or  $\overline{bLE} = V_{IL}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write. 23. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ .

<sup>24.</sup> If  $\overline{CE}_1$  goes HIGH and  $CE_2$  goes LOW simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state.

<sup>25.</sup> During this period, the I/Os are in output state. Do not apply input signals.



#### Switching Waveforms (continued)



Notes

26. The internal write time of the memory is defined by the overlap of  $\overline{WE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$  or  $\overline{BLE}$  or both =  $V_{IL}$ , and  $CE_2 = V_{IH}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write. 27. If  $\overline{CE}_1$  goes HIGH and  $CE_2$  goes LOW simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state.

28. During this period the I/Os are in output state. Do not apply input signals.



#### Switching Waveforms (continued)



- Notes\_\_\_\_\_\_29. If  $\overline{CE}_1$  goes HIGH and  $\overline{CE}_2$  goes LOW simultaneously with  $\overline{WE} = V_{1H}$ , the output remains in a high impedance state. 30. During this period, the I/Os are in output state. Do not apply input signals. 31. The minimum pulse width for write cycle 3 (WE controlled, OE LOW) should be equal to the sum of tsp and tHzwE.



#### **Truth Table**

| CE <sub>1</sub>   | CE <sub>2</sub>   | WE | OE | BHE               | BLE               | Inputs/Outputs                                                                                  | Mode                | Power                      |
|-------------------|-------------------|----|----|-------------------|-------------------|-------------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н                 | X <sup>[32]</sup> | Х  | Х  | X <sup>[32]</sup> | X <sup>[32]</sup> | High Z                                                                                          | Deselect/Power-down | Standby (I <sub>SB</sub> ) |
| X <sup>[32]</sup> | L                 | Х  | Х  | X <sup>[32]</sup> | X <sup>[32]</sup> | High Z                                                                                          | Deselect/Power-down | Standby (I <sub>SB</sub> ) |
| X <sup>[32]</sup> | X <sup>[32]</sup> | Х  | Х  | Н                 | Н                 | High Z                                                                                          | Deselect/Power-down | Standby (I <sub>SB</sub> ) |
| L                 | Н                 | Н  | L  | L                 | L                 | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                 | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | L  | Н                 | L                 | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> )<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | L  | L                 | Н                 | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> )<br>Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | L                 | Н                 | High Z                                                                                          | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | Н                 | L                 | High Z                                                                                          | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | Н  | Н  | L                 | L                 | High Z                                                                                          | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | Х  | L                 | L                 | Data In (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                  | Write               | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | х  | Н                 | L                 | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> )<br>High Z (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |
| L                 | Н                 | L  | х  | L                 | Н                 | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> )<br>Data In (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  |

Note 32. The 'X' (Don't care) state for the chip enables and Byte enables in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted.



## **Ordering Information**

| Speed (ns) | Ordering Code      | Package Diagram | Package Type | Operating Range |  |
|------------|--------------------|-----------------|--------------|-----------------|--|
| 55         | CY62167ESL-55FNXI  | 001-96092       | WLCSP        | Industrial      |  |
| 55         | CY62167ESL-55FNXIT | 001-90092       | VVLOOF       | industrial      |  |

#### Ordering Code Definitions





# Package Diagram



Figure 11. 60-Pin WLCSP Package Outline

NOTES:

- 1. Reference Jedec Publication 95; Design Guide 4.18
- 2. All dimensions are in millimeters

001-96092 \*\*



## Acronyms

| Acronym | Description                             |
|---------|-----------------------------------------|
| BHE     | byte high enable                        |
| BLE     | byte low enable                         |
| CE      | chip enable                             |
| CMOS    | complementary metal oxide semiconductor |
| I/O     | input/output                            |
| OE      | output enable                           |
| SRAM    | static random access memory             |
| TSOP    | thin small outline package              |
| VFBGA   | very fine-pitch ball grid array         |
| WE      | write enable                            |

# **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| MHz    | megahertz       |
| μA     | microampere     |
| μS     | microsecond     |
| mA     | milliampere     |
| mm     | millimeter      |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| V      | volt            |
| W      | watt            |



# **Document History Page**

| Document Title: CY62167ESL MoBL <sup>®</sup> , 16-Mbit (1 M × 16) Static RAM<br>Document Number: 001-95928 |         |                    |                    |                                                                                            |  |
|------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------|--|
| Rev.                                                                                                       | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                      |  |
| **                                                                                                         | 4626678 | VINI               | 02/03/2015         | New datasheet.                                                                             |  |
| *A                                                                                                         | 4664021 | VINI               | 02/17/2015         | Added Thermal Resistance.<br>Updated the label "V" to "V <sub>TH</sub> " in Figure 3.      |  |
| *B                                                                                                         | 4841477 | VINI               | 07/16/2015         | Updated Ordering Information and Ordering Code Definitions to include Tape and Reel parts. |  |
| *C                                                                                                         | 6003255 | AESATMP9           | 12/22/2017         | Updated logo and copyright.                                                                |  |



#### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Arm <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

#### **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

#### Cypress Developer Community Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2015-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or system could cause personal injury, death, or properly damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.