Document #: PB22572X Issue Date: 4 January 2019 | Title of Change: | AR0330CS Datasheet U | Jpdate | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--|------------------------| | Effective date: | 4 January 2019 | January 2019 | | | | | | Contact information: | Contact your local ON S | ontact your local ON Semiconductor Sales Office or <sonya.yip@onsemi.com></sonya.yip@onsemi.com> | | | | | | Type of notification: | | s for notification purposes o<br>s change upon publication o | - | | | d with | | Change Category: | Wafer Fab | Wafer Fab ☐ Assembly Change ☐ Test Change ☐ Other ☐ | | | | <u>Documentation</u> | | Change Sub-Category(s): Manufacturing Site Addition Manufacturing Site Transfer Manufacturing Process Change | | | <ul><li>✓ Datasheet/Product Doc change</li><li>✓ Shipping/Packaging/Marking</li><li>✓ Other:</li></ul> | | | | | Sites Affected: ON Semiconductor Sites: None | | es: | External Foundry/Subcon Sites: None | | | s: | | Description and Purpose: | | | | | | | | AR0330CS Datasheet was converted to ON Semi format and updated with new information. These changes do not affect form, fit, or function of the product. | | | | | | form, fit, or function | | AR0330CS Datasheet Changes | | | | | | | | 1. Updated Table 2, "Available Pa | 1. Updated Table 2, "Available Part numbers | | | | | | | Old Table 2: | New Table 2: Table 2 AVAII ARI F DADT NIIMFER | | | | | | #### Table 2: **Available Part Numbers** | Part Number | Product Description | Orderable Product Attribute Description | |------------------------|---------------------|----------------------------------------------------------| | AR0330CSSC00SPBA0-DR | 3 MP 1/3" CIS | Dry Pack without Protective Film | | AR0330CSSC12SPBA0-DR | 3.5 MP 1/3" CIS | Dry Pack without Protective Film | | AR0330SR1C00SUKA0-CR | 3.5 MP 1/3" CIS | Chip Tray without Protective Film | | AR0331SRSC00SHCA0-DRBR | 3.1 MP 1/3" CIS | Dry Pack without Protective Film, Double Side BBAR Glass | | AR0331SRSC00SUCAO-DPBR | 3.1 MP 1/3" CIS | Dry Pack with Protective Film, Double Side BBAR Glass | | AR0331SRSC00SUCAO-DRBR | 3.1 MP 1/3" CIS | Dry Pack without Protective Film, Double Side BBAR Glass | | Part Number | Product Description | Orderable Product Attribute Description | |-------------------------|----------------------------------------------------|-----------------------------------------| | AR0330CS1C12SPKA0-CP | 3.5 MP, 1/3-inch, 12 Deg CRA, Parallel, MIPI, CSP | Tray, Protective Film | | AR0330CS1C12SPKA0-CR | 3.5 MP, 1/3-inch, 12 Deg CRA, Parallel, MIPI, CSP | Tray, No Protective Film | | AR0330CSSC12SPBA0-DR | 3.5 MP, 1/3-inch, 12 Deg CRA, Parallel, PLCC | Tray, No Protective Film | | AR0330SR1C00SUKA0-CP | 3.5 MP, 1/3-inch, 0 Deg CRA, Parallel, CSP | Tray, Protective Film | | AR0330SR1C00SUKA0-CR | 3.5 MP, 1/3-inch, 0 Deg CRA, Parallel, CSP | Tray, No Protective Film | | AR0330CS1C12SPKAH3-GEVB | 3.5 MP, 1/3- inch, 12 Deg CRA, Parallel, MIPI, CSP | Evaluation board | ## 2. Updated Features section ## **Old Features Section:** 3.4 Mp (3:2) and 3.15 Mp (4:3) Still Images | lock maximum | 98 Mp/s (parallel or 2-lane MIPI) | |--------------|-----------------------------------------------------------| | | - | | I/O/Digital | 1.7–1.9 V (1.8 V nominal) or<br>2.4–3.1 V (2.8 V nominal) | | Digital | 1.7-1.9 V (1.8 V nominal) | | Analog | 2.7–2.9 V | | | I/O/Digital<br>Digital | ## **New Features Section:** • 3.5 Mp Active Array, 2.9 Mp (16:9) Video 3.4 Mp (3:2) and 3.15 Mp (4:3) Still Images Output Clock Maximum (CLK\_OP) 98 Mp/s (Parallel, MIPI) | Supply<br>Voltage | I/O/Digital | 1.7–1.9 V (1.8 V Nominal) or<br>2.4–3.1 V (2.8 V Nominal) | |-------------------|-------------|-----------------------------------------------------------| | | Digital | 1.7-1.9 V (1.8 V Nominal) | | | Analog | 2.76-2.9 V | TEM001796 Rev. A Page 1 of 9 Document # : PB22572X Issue Date: 4 January 2019 # 3. Updated Functional Overview Section Old Section: #### **Functional Overview** The AR0330CS is a progressive-scan sensor that generates a stream of pixel data at a constant frame rate. It uses an on-chip, phase-locked loop (PLL) that can generate all internal clocks from a single master input clock running between 6 and 27 MHz. The maximum output pixel rate is 98 Mp/s using a 2-lane MIPI serial interface and 98 Mp/s using the parallel interface. Figure 1 shows a block diagram of the sensor. User interaction with the sensor is through the two-wire serial bus, which communicates with the array control, analog signal chain, and digital signal chain. The core of the sensor is a 3.4Mp active-pixel sensor array. The timing and control circuitry sequences through the rows of the array, resetting and then reading each row in turn. In the time interval between resetting a row and reading that row, the pixels in the row integrate incident light. The exposure is controlled by varying the time interval between reset and readout. Once a row has been read, the signal from the column is amplified in a column amplifier and then digitized in an analog-to-digital converter (ADC). The output from the ADC is a 12-bit value for each pixel in the array. The ADC output passes through a digital processing signal chain (which provides further data path corrections and applies digital gain). #### **New Section:** #### FUNCTIONAL OVERVIEW The AR0330CS is a progressive—scan sensor that generates a stream of pixel data at a constant frame rate. It uses an on-chip, phase—locked loop (PLL) that can generate all internal clocks from a single master input clock running User interaction with the sensor is through the two-wire serial bus, which communicates with the array control, analog signal chain, and digital signal chain. The core of the sensor is \$3.5 Mp active-pixel sensor array. The timing and control circuitry sequences through the rows of the array, resetting and then reading each row in turn. In the time interval between resetting a row and reading that row, the pixels in the row integrate incident light. The exposure is between 6 and 27 MHz. The maximum CLK\_OP is 98 Mp/s using MIPI serial interface and 98 Mp/s using the parallel interface. controlled by varying the time interval between reset and readout. Once a row has been read, the signal from the column is amplified in a column amplifier and then digitized in an analog—to—digital converter (ADC). The output from the ADC is a 12-bit value for each pixel in the array. The ADC output passes through a digital processing signal chain (which provides further data path corrections and applies digital gain). #### 4. Updated Figure 1, "Block Diagram" #### Old Figure 1: ## New Figure 1: Figure 1. Block Diagram TEM001796 Rev. A Page 2 of 9 Document # : PB22572X Issue Date: 4 January 2019 ## 5. Updated Table 3, "Available Aspect Ratios in the AR0330S Sensor" #### Old Table 3: Table 3: Available Aspect Ratios in the AR0330CS Sensor | | Aspect Ratio | Sensor Array Usage | |-------|-----------------|---------------------| | 3:2 | Still Format #1 | 2256(H) x 1504(V) | | 4:3 | Still Format #2 | 2048 (H) x 1536 (V) | | 16:10 | Still Format #3 | 2256 (H) x 1440 (V) | | 16:9 | HD Format | 2304 (H) x 1296 (V) | #### New Table 3: Table 3. AVAILABLE ASPECT RATIOS IN THE AR0330CS SENSOR | Aspect Ratio | | Sensor Array Usage | |--------------|---------------------|---------------------| | 3:2 | Still Format #1 | 2256(H) x 1504(V) | | 4:3 | 4:3 Still Format #2 | | | 16:10 | Still Format #3 | 2256 (H) x 1440 (V) | | 16:9 | 16:9 FHD Format | | ## Updated Table 4, "Available Working Modes in the AR0330S Sensor" ## Old Table 4: Table 4: Available Working Modes in the AR0330CS Sensor | Mode | Aspect Ratio | Active Readout<br>Window | Sensor Output<br>Resolution | FPS<br>(2-Lane MIPI<br>Interface) | FPS (Parallel<br>Interface) | Subsampling | FOV | |---------------------------|--------------|--------------------------|-----------------------------|-----------------------------------|-----------------------------|-------------|------| | 1080p + EIS | 16:9 | 2304 x 1296 | 2304 x 1296 | 30 | 30 | - | 100% | | 3M Still | 4:3 | 2048 x 1536 | 2048 x 1536 | 30 | 25 | - | 100% | | SIWI SUIII | 3:2 | 2256 x 1504 | 2256 x 1504 | 30 | 25 | - | 100% | | WVGA + EIS | 16:9 | 2304 x 1296 | 1152 x 648 | 60 | 60 | 2x2 | 100% | | WVGA + EIS<br>Slow-motion | 16:9 | 2304 x 1296 | 1152 x 648 | 120 | N/A | 2x2 | 100% | ## New Table 4: Table 4. AVAILABLE WORKING MODES IN THE AR0330CS SENSOR | Mode | Aspect Ratio | Active<br>Readout<br>Window | Sensor Output<br>Resolution | FPS<br>(2 lane MIPI,<br>12 bit) | FPS (Parallel<br>Interface) | Subsampling | FOV | |-------------|--------------|-----------------------------|-----------------------------|---------------------------------|-----------------------------|-------------|------| | 1080p + EIS | 16:9 | 2304 x 1296 | 2304 x 1296 | 30 | 30 | - | 100% | | 3M Still | 4:3 | 2048 x 1536 | 2048 x 1536 | 30 | 25 | - | 100% | | 3M Still | 3:2 | 2256 x 1504 | 2256 x 1504 | 30 | 25 | - | 100% | | WVGA + EIS | 16:9 | 2304 x 1296 | 1152 x 648 | 60 | 60 | 2 x 2 | 100% | TEM001796 Rev. A Page 3 of 9 Document # : PB22572X Issue Date: 4 January 2019 #### 6. Updated Table 11, "DC Electrical Definitions and Characteristics (MIPI Mode)" #### Old Table 11: Table 11: DC Electrical Definitions and Characteristics (MIPI Mode) <sup>f</sup>EXTCLK - 24 MHz; VDD - 1.8V; VDD\_IO - 1.8V; VAA - 2.8V; VAA\_PIX - 2.8V; VDD\_PLL - 2.8V; Output load - 68.5pF; T<sub>J</sub> - 60°C; Data Rate - 588 Mbps; DLL set to 0; 2304 x 1296 at 30 fps | Definition | Symbol | Min | Тур | Max | Unit | |--------------------------------|----------|-----|-----|-----|------| | Core digital voltage | VDD | 1.7 | 1.8 | 1.9 | V | | I/O digital voltage | VDD_IO | 1.7 | 1.8 | 1.9 | V | | | | 2.4 | 2.8 | 3.1 | V | | Analog voltage | VAA | 2.7 | 2.8 | 2.9 | V | | Pixel supply voltage | VAA_PIX | 2.7 | 2.8 | 2.9 | V | | PLL supply voltage | VDD_PLL | 2.7 | 2.8 | 2.9 | V | | MIPI supply voltage | VDD_MIPI | 2.7 | 2.8 | 2.9 | V | | Digital operating current | | - | 114 | - | mΑ | | I/O digital operating current | | - | 0 | - | mΑ | | Analog operating current | | - | 41 | - | mA | | Pixel supply current | | - | 9.9 | - | mΑ | | PLL supply current | | - | 15 | - | mΑ | | MIPI digital operating current | | - | 35 | - | mA | #### New Table 11: Table 11. DC Electrical Definitions and Characteristics (MIPI Mode) $\label{eq:proposed_exp} \begin{array}{l} \text{'EXTCLK} = 24 \text{ MHz; Vpp} = 1.8 \text{ V; Vpp} \mid D = 1.8 \text{ V; Vpp} = 2.8 \text{ V; Vpp} \mid PIX = 2.8 \text{ V; Output load} = 68.5 \text{ pF; } T_J = 60^{\circ}\text{C; Data Rate} = 588 \text{ Mbps; DLL set to 0; } 2304 \times 1296 \text{ at } 30 \text{ fps} \end{array}$ | Definition | Symbol | Min | Тур | Max | Unit | |--------------------------------|----------|------|-----|-----|------| | Core digital voltage | Voo | 1.7 | 1.8 | 1.9 | V | | I/O digital voltage | Vpp_IO | 1.7 | 1.8 | 1.9 | V | | | | 2.4 | 2.8 | 3.1 | V | | Analog voltage | VAA | 2.76 | 2.8 | 2.9 | ٧ | | Pixel supply voltage | VAA PIX | 2.76 | 2.8 | 2.9 | V | | PLL supply voltage | VDD_PLL | 2.7 | 2.8 | 2.9 | V | | MIPI supply voltage | VDD_MIPI | 2.7 | 2.8 | 2.9 | V | | Digital operating current | | - | 114 | - | mA | | I/O digital operating current | | - | 0 | - | mA | | Analog operating current | | - | 41 | - | mA | | Pixel supply current | | - | 9.9 | - | mA | | PLL supply current | | - | 15 | - | mA | | MIPI digital operating current | | - | 35 | - | mA | | | | | | | | ## 7. Updated Table 12, "DC Electrical Definitions and Characteristics (Parallel Mode)" ## Old Table 12: Table 12: DC Electrical Definitions and Characteristics (Parallel Mode) FEXICIL 2 A MHz; VDO – 1.8 V; VDO \_1O – 1.8 V; VAA – 2.8 V; VAA – PIX – 2.8 V; VDO\_PIL – 2.8 V; Output load – 68.5 pF; TJ – 60°C; 2304 x 1296 at 30 fps | Definition | Symbol | Min | Тур | Max | Unit | |-------------------------------|-----------|-----|------|-----|------| | Core digital voltage | VDD | 1.7 | 1.8 | 1.9 | V | | I/O digital voltage | VDD_IO | 1.7 | 1.8 | 1.9 | V | | 1/O digital voltage | | 2.4 | 2.8 | 3.1 | V | | Analog voltage | VAA | 2.7 | 2.8 | 2.9 | V | | Pixel supply voltage | VAA_PIX | 2.7 | 2.8 | 2.9 | V | | PLL supply voltage | VDD_PLL | 2.7 | 2.8 | 2.9 | V | | Digital operating current | I(VDD) | | 66.5 | 75 | mΑ | | I/O digital operating current | I(VDD_IO) | | 24 | 35 | mA | | Analog operating current | I(VAA) | | 36 | 44 | mA | TEM001796 Rev. A Page 4 of 9 Document # : PB22572X Issue Date: 4 January 2019 #### New Table 12: | Definition | Symbol | Min | Тур | Max | Unit | |-------------------------------|------------|------|------|-----|------| | Core digital voltage | Voo | 1.7 | 1.8 | 1.9 | ٧ | | I/O digital voltage | Vpp_IO | 1.7 | 1.8 | 1.9 | V | | | | 2.4 | 2.8 | 3.1 | ٧ | | Analog voltage | Vaa | 2.76 | 2.8 | 2.9 | ٧ | | Pixel supply voltage | VAA_PIX | 2.76 | 2.8 | 2.9 | V | | PLL supply voltage | VDD_PLL | 2.7 | 2.8 | 2.9 | ٧ | | Digital operating current | I(Vpp) | | 66.5 | 75 | mA | | I/O digital operating current | I(Vpp_IO) | | 24 | 35 | mA | | Analog operating current | I(VAA) | | 36 | 44 | mA | | Pixel supply current | I(VAA_PIX) | | 10.5 | 18 | mA | | PLL supply current | I(Vpp_PLL) | | 6 | 11 | mA | ## 8. Updated Parallel PLL Configuration Section #### **Old Section:** The maximum output of the parallel interface is 98 Mpixel/s (CLK\_OP). This will limit the readout clock $\begin{tabular}{c} CLK\_PIX) to 49 Mpixel/s. \end{tabular}$ The sensor will not use the F\_SERIAL, F\_SERIAL\_CLK, or CLK\_OP when configured to use the parallel interface. #### **New Section:** The maximum output of the parallel interface is 98 Mpixel/s (CLK\_OP). This will limit the readout clock (CLK PIX) to 49 MHz. The sensor will not use the F<sub>SERIAL</sub>, F<sub>SERIAL</sub> CLK when configured to use the parallel interface. #### 9. Updated Table 19, "PLL Parameters for the Parallel Interface" #### Old Table 19: Table 19: PLL Parameters for the Parallel Interface | Parameter | Symbol | Min | Max | Unit | |----------------|------------------|-----|-----|----------| | External Clock | EXTCLK | 6 | 27 | MHz | | VCO Clock | F <sub>VCO</sub> | 384 | 768 | MHz | | Readout Clock | CLK_PIX | | 49 | Mpixel/s | | Output Clock | CLK_OP | | 98 | Mpixel/s | #### New Table 19: Table 19. PLL PARAMETERS FOR THE PARALLEL INTERFACE | Tubic To: T EET ATIAMI | TABLE TO THE PARAMETERS OF THE PARAMETER AND | | | | | | | |------------------------|----------------------------------------------|-----|-----|----------|--|--|--| | Parameter | Symbol | Min | Max | Unit | | | | | External Clock | EXTCLK | 6 | 27 | MHz | | | | | VCO Clock | F <sub>VCO</sub> | 384 | 768 | MHz | | | | | Readout Clock | CLK_PIX | | 49 | MHz | | | | | Output Clock | CLK_OP | | 98 | Mpixel/s | | | | TEM001796 Rev. A Page 5 of 9 Document # : PB22572X Issue Date: 4 January 2019 ## 10. Updated Table 20, "Example PLL Configuration for the Parallel Interface" ## Old Table 20: Table 20: Example PLL Configuration for the Parallel Interface | Parameter | Value | Output | |-------------------|-------|------------------------------| | F <sub>VCO</sub> | | 588 MHz (Max) | | vt_sys_clk_div | 1 | | | vt_pix_clk_div | 6 | | | CLK_PIX | | 49 Mpixel/s (= 588 MHz / 12) | | CLK_OP | | 98 Mpixel/s (= 588 MHz / 6) | | Output pixel rate | | 98 MPixel/s | ## New Table 20: Table 20. EXAMPLE PLL CONFIGURATION FOR THE PARALLEL INTERFACE | Parameter | Value | Output | |-------------------|-------|-----------------------------| | F <sub>VCO</sub> | | 588 MHz (Max) | | vt_sys_clk_div | 1 | | | vt_pix_clk_div | 6 | | | CLK_PIX | | 49 MHz (CLK_OP/2) | | CLK_OP | | 98 Mpixel/s (= 588 MHz / 6) | | Output pixel rate | | 98 MPixel/s | ## 11. Updated Table 22, "Example PLL Configurations for the Serial Interface" ## Old Table 22: Table 22: Example PLL Configurations for the Serial Interface | | 2-1 | ane | | 1-lane | | | |-------------------------|--------|--------|--------|--------|-------|----------| | Parameter | 12-bit | 10-bit | 12-bit | 10-bit | 8-bit | Notes | | F <sub>vco</sub> | 588 | 490 | 768 | 768 | 768 | MHz | | vt_sys_clk_div | 2 | 2 | 4 | 4 | 4 | | | vt_pix_clk_div | 6 | 5 | 6 | 5 | 4 | | | op_sys_clk_div | 1 | 1 | 1 | 1 | 1 | | | op_pix_clk_div | 12 | 10 | 12 | 10 | 8 | | | F <sub>SERIAL</sub> | 588 | 490 | 768 | 768 | 768 | MHz | | F <sub>SERIAL_CLK</sub> | 294 | 245 | 384 | 384 | 384 | MHz | | CLK_PIX | 49 | 49 | 32 | 38.4 | 48 | Mpixel/s | | CLK_OP | 49 | 49 | 64 | 76.8 | 96 | Mpixel/s | | Pixel Rate | 98 | 98 | 64 | 76.8 | 96 | Mpixel/s | ## New Table 22: Table 22, EXAMPLE PLL CONFIGURATIONS FOR THE SERIAL INTERFACE | | 2-1 | ane | | 1-lane | | | |---------------------|--------|--------|--------|--------|-------|----------| | Parameter | 12-bit | 10-bit | 12-bit | 10-bit | 8-bit | Notes | | F <sub>vco</sub> | 768 | 760 | 768 | 768 | 768 | MHz | | vt_sys_clk_div | 2 | 2 | 4 | 4 | 4 | | | vt_pix_clk_div | 6 | 5 | 6 | 5 | 4 | | | op_sys_clk_div | 1 | 1 | 1 | 1 | 1 | | | op_pix_clk_div | 12 | 10 | 12 | 10 | 8 | | | F <sub>SERIAL</sub> | 768 | 760 | 768 | 768 | 768 | MHz | | FSERIAL_CLK | 384 | 380 | 384 | 384 | 384 | MHz | | CLK_PIX | 64 | 76 | 32 | 38.4 | 48 | MHz | | CLK_OP | 64 | 76 | 64 | 76.8 | 96 | Mpixel/s | | Pixel Rate | 128 | 144 | 64 | 76.8 | 96 | Mpixel/s | | | | | | | | | TEM001796 Rev. A Page 6 of 9 Document #: PB22572X Issue Date: 4 January 2019 #### 12. Updated "CSP Parallel/MIPI Package Drawing with official ON Semi case outline #### Old Figure 41: **CSP Packages** Figure 41: CSP Parallel/MIPI Package #### New Case Outline 570BH: #### ODCSP64 6.278x6.648 CASE 570BH ISSUE A - L DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION MILLIMETERS - DIMENSION & IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER PARALLEL TO DATUM C. COPLANARITY APPLIES TO THE SPHERICAL CROWNS OF THE SOLDER BALLS. - DATUM C, THE SEATING PLANE, IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. - MAXIMUM ROTATION OF OPTICAL AREA RELATIVE TO D AND E WILL BE 05'. DFTICAL AREA IS DEFINED BY THE ACTIVE PIXEL ARRAY, REFER TO THE DEVICE DATASHEET FOR TOTAL ARRAY AND FIRST ACTIVE PIXEL DEFINITIONS. - 7. PARALLELISM APPLIES ONLY TO THE OPTICAL AREA TEM001796 Rev. A Page 7 of 9 Document # : PB22572X Issue Date: 4 January 2019 # 13. Updated PLCC Package Drawing with official ON Semi case outline Old Figure 42: Figure 42: PLCC Package Drawing 8.8 TOSTABLE 44 , O.S <u> Taaaaaabaaaa</u> 5.215 LΦ SECTION A-A New CASE 776AM: PACKAGE DIMENSIONS PLCC48 11.43x11.43 CASE 776AM ISSUE O // Q.1 A 5.3 48 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0.0 | 0. 47X 0.840.05 — 4.915 5.215 8.6 4.4 0.8 \_\_\_\_\_\_ 48X 0.4±0.05 -5.215 SECTION A-A PACKAGE CENTER OPTICAL CENTER (0.0) 0PTICAL AREA (2304H X 1536V) NOTES 1 OMENSIONS IN MM. OMENSIONS IN ( ) ARE FOR REFERENCE ONLY MAXIMUM ROTATION OF OFFICIAL AREA RELATIVE TO PACKAGE EDGES: ANXIMUM BLY OF OFFICIAL AREA RELATIVE TO OFFICIAL AREA FLAME[II] ANXIMUM BLY OF COMER CLASS RELATIVE TO OFFICIAL AREA FLAME[III] TEM001796 Rev. A Page 8 of 9 Document # : PB22572X Issue Date: 4 January 2019 ## **List of Affected Parts:** **Note:** Only the standard (off the shelf) part numbers are listed in the parts list. Any custom parts affected by this PCN are shown in the customer specific PCN addendum in the PCN email notification, or on the **PCN Customized Portal.** | AR0330CS1C12SPKA0-CP | AR0330CSSC12SPBA0-DR | AR0330SR1C00SUKA0-CP | |----------------------|------------------------|----------------------| | AR0330CS1C12SPKA0-CR | AR0330CSSC12SPBA0-DR-E | AR0330SR1C00SUKA0-CR | TEM001796 Rev. A Page 9 of 9 | ON | Semiconductor <sup>®</sup> | ON | |----|----------------------------|----| |----|----------------------------|----| # **Appendix A: Changed Products** D | Product | Customer Part Number | |----------------------|----------------------| | AR0330CS1C12SPKA0-CP | | | AR0330CS1C12SPKA0-CR | | | AR0330CSSC12SPBA0-DR | | | AR0330SR1C00SUKA0-CP | | | AR0330SR1C00SUKA0-CR | |