Data Sheet May 2, 2007 FN7046.4 # Ultra-Low Noise, Low Power, Wideband Amplifier The EL2126 is an ultra-low noise, wideband amplifier that runs on half the supply current of competitive parts. It is intended for use in systems such as ultrasound imaging where a very small signal needs to be amplified by a large amount without adding significant noise. Its low power dissipation enables it to be packaged in the tiny SOT-23 package, which further helps systems where many input channels create both space and power dissipation problems. The EL2126 is stable for gains of 10 and greater and uses traditional voltage feedback. This allows the use of reactive elements in the feedback loop, a common requirement for many filter topologies. It operates from $\pm 2.5 \text{V}$ to $\pm 15 \text{V}$ supplies and is available in the 5 Ld SOT-23 and 8 Ld SO packages. The EL2126 is fabricated in Elantec's proprietary complementary bipolar process, and is specified for operation over the full -40°C to +85°C temperature range. ### **Pinouts** EL2126 ### **Features** - Voltage noise of only 1.3nV/√Hz - Current noise of only 1.2pA/√Hz - 200µV offset voltage - 100MHz -3dB BW for $A_{V} = 10$ - Very low supply current 4.7mA - SOT-23 package - ±2.5V to ±15V operation - Pb-free plus anneal available (RoHS compliant) ### **Applications** - · Ultrasound input amplifiers - Wideband instrumentation - Communication equipment - · AGC and PLL active filters - Wideband sensors ## **Ordering Information** | PART<br>NUMBER | PART<br>MARKING | TEMP RANGE<br>(°C) | TAPE AND REEL | PACKAGE | PKG. DWG. # | |-----------------------|-----------------|--------------------|---------------|----------------------------------------|-------------| | EL2126CW-T7 | G | -40 to +85 | 7" (3k pcs) | 5 Ld SOT-23 | MDP0038 | | EL2126CW-T7A | G | -40 to +85 | 7" (250 pcs) | 5 Ld SOT-23 | MDP0038 | | EL2126CS | 2126CS | -40 to +85 | - | 8 Ld SOIC (150 mil) | MDP0027 | | EL2126CS-T7 | 2126CS | -40 to +85 | 7" | 8 Ld SOIC (150 mil) | MDP0027 | | EL2126CS-T13 | 2126CS | -40 to +85 | 13" | 8 Ld SOIC (150 mil) | MDP0027 | | EL2126CSZ ( Note) | 2126CSZ | -40 to +85 | - | 8 Ld SOIC (150 mil)<br>(Pb-free) | MDP0027 | | EL2126CSZ-T7 ( Note) | 2126CSZ | -40 to +85 | 7" | 8 Ld SOIC (150 mil)<br>(Pb-free) | MDP0027 | | EL2126CSZ-T13 ( Note) | 2126CSZ | -40 to +85 | 13" | 8 Ld SOIC (150 mil)<br>(Pb-free) | MDP0027 | | EL2126CWZ-T7 (Note) | ВААН | -40 to +85 | 7" | 5 Ld SOT-23 (SC74)<br>(1.65mm) (Green) | P5.064 | | EL2126CWZ-T7A (Note) | ВААН | -40 to +85 | 7" | 5 Ld SOT-23 (SC74)<br>(1.65mm) (Green) | P5.064 | NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. ### **Absolute Maximum Ratings** ### ### **Thermal Information** | °C to +85°C | |--------------| | C to +150°C | | +150°C | | See Curves | | e link below | | | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ ## $\textbf{Electrical Specifications} \qquad \text{V}_{S^+} = +5 \text{V}, \ \text{V}_{S^-} = -5 \text{V}, \ \text{T}_{A} = +25 ^{\circ}\text{C}, \ \text{R}_{F} = 180 \Omega, \ \text{R}_{G} = 20 \Omega, \ \text{R}_{L} = 500 \Omega \ \text{Unless Otherwise Specified}.$ | Parameter | Description | Conditions | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|---------------------------------------------------------------|------|----------|------|-------| | DC PERFORM | MANCE | | " | <b>'</b> | | II. | | Vos | Input Offset Voltage (SO8) | | | 0.2 | 2 | mV | | | Input Offset Voltage (SOT23-5) | | | | 3 | mV | | T <sub>CVOS</sub> | Offset Voltage Temperature<br>Coefficient | | | 17 | | μV/°C | | I <sub>B</sub> | Input Bias Current | | -10 | -7 | | μΑ | | los | Input Bias Current Offset | | | 0.06 | 0.6 | μA | | T <sub>CIB</sub> | Input Bias Current Temperature<br>Coefficient | | | 0.013 | | μΑ/°C | | C <sub>IN</sub> | Input Capacitance | | | 2.2 | | pF | | A <sub>VOL</sub> | Open Loop Gain | V <sub>O</sub> = -2.5V to +2.5V | 80 | 87 | | dB | | PSRR | Power Supply Rejection Ratio (Note 1) | | 80 | 100 | | dB | | CMRR | Common Mode Rejection Ratio | at CMIR | 75 | 106 | | dB | | CMIR | Common Mode Input Range | | -4.6 | | 3.8 | V | | V <sub>OUTH</sub> | Positive Output Voltage Swing | No load, $R_F = 1k\Omega$ | 3.8 | 3.8 | | V | | V <sub>OUTL</sub> | Negative Output Voltage Swing | No load, $R_F = 1k\Omega$ | | -4 | -3.9 | V | | V <sub>OUTH2</sub> | Positive Output Voltage Swing | R <sub>L</sub> = 100Ω | 3.2 | 3.45 | | V | | V <sub>OUTL2</sub> | Negative Output Voltage Swing | $R_L = 100\Omega$ | | -3.5 | -3.2 | V | | lout | Output Short Circuit Current (Note 2) | | 80 | 100 | | mA | | I <sub>SY</sub> | Supply Current | | | 4.7 | 5.5 | mA | | AC PERFORM | IANCE - $R_G = 20\Omega$ , $C_L = 3pF$ | | | | | | | BW | -3dB Bandwidth, $R_L = 500\Omega$ | | | 100 | | MHz | | BW ±0.1dB | $\pm$ 0.1dB Bandwidth, R <sub>L</sub> = 500Ω | | | 17 | | MHz | | BW ±1dB | $\pm$ 1dB Bandwidth, R <sub>L</sub> = 500Ω | | | 80 | | MHz | | Peaking | Peaking, $R_L = 500\Omega$ | | | 0.6 | | dB | | SR | Slew Rate | V <sub>OUT</sub> = 2V <sub>P-P</sub> , measured at 20% to 80% | 80 | 110 | | V/µs | | os | Overshoot, 4V <sub>P-P</sub> Output Square | Positive | | 2.8 | | % | | | Wave | Negative | | -7 | | % | | t <sub>S</sub> | Settling Time to 0.1% of ±1V Pulse | | | 51 | | ns | intersil FN7046.4 May 2, 2007 3 $\textbf{Electrical Specifications} \qquad \text{$V_S$+ = +5V$, $V_S$- = -5V$, $T_A$ = +25°C$, $R_F$ = 180$\Omega$, $R_G$ = 20$\Omega$, $R_L$ = 500$\Omega$ Unless Otherwise Specified.}$ | Parameter | Description | Conditions | Min | Тур | Max | Unit | |----------------|----------------------------------|------------|-----|-----|-----|--------| | V <sub>N</sub> | Voltage Noise Spectral Density | | | 1.3 | | nV/√Hz | | I <sub>N</sub> | Current Noise Spectral Density | | | 1.2 | | pA/√Hz | | HD2 | 2nd Harmonic Distortion (Note 3) | | | -70 | | dBc | | HD3 | 3rd Harmonic Distortion (Note 3) | | | -70 | | dBc | ### NOTES: - 1. Measured by moving the supplies from ±4V to ±6V - 2. Pulse test only and using a $10\Omega$ load - 3. Frequency = 1MHz, $V_{\mbox{\scriptsize OUT}}$ = $2V_{\mbox{\scriptsize P-P}}$ , into $500\Omega$ and 5pF load ## $\textbf{Electrical Specifications} \qquad \text{V}_{S^+} = +15 \text{V}, \ \text{V}_{S^-} = -15 \text{V}, \ \text{T}_{A} = 25 ^{\circ}\text{C}, \ \text{R}_{F} = 180 \Omega, \ \text{R}_{G} = 20 \Omega, \ \text{R}_{L} = 500 \Omega \ \text{unless otherwise specified}.$ | Parameter | Description | Conditions | Min | Тур | Max | Unit | |--------------------|----------------------------------------------------|--------------------------------------|-------|-------|-------|-------| | DC PERFORM | ANCE | | 1 | | l . | U. | | Vos | Input Offset Voltage (SO8) | | | 0.5 | 3 | mV | | | Input Offset Voltage (SOT23-5) | | | | 3 | mV | | T <sub>CVOS</sub> | Offset Voltage Temperature<br>Coefficient | | | 4.5 | | μV/°C | | I <sub>B</sub> | Input Bias Current | | -10 | -7 | | μΑ | | los | Input Bias Current Offset | | | 0.12 | 0.7 | μΑ | | T <sub>CIB</sub> | Input Bias Current Temperature<br>Coefficient | | | 0.016 | | μΑ/°C | | C <sub>IN</sub> | Input Capacitance | | | 2.2 | | pF | | A <sub>VOL</sub> | Open Loop Gain | | 80 | 90 | | dB | | PSRR | Power Supply Rejection Ratio (Note 4) | | 65 | 80 | | dB | | CMRR | Common Mode Rejection Ratio | at CMIR | 70 | 85 | | dB | | CMIR | Common Mode Input Range | | -14.6 | | 13.8 | V | | V <sub>OUTH</sub> | Positive Output Voltage Swing | No load, $R_F = 1k\Omega$ | 13.6 | 13.7 | | V | | V <sub>OUTL</sub> | Negative Output Voltage Swing | No load, $R_F = 1k\Omega$ | | -13.8 | -13.7 | V | | V <sub>OUTH2</sub> | Positive Output Voltage Swing | $R_L = 100\Omega$ , $R_F = 1k\Omega$ | 10.2 | 11.2 | | V | | V <sub>OUTL2</sub> | Negative Output Voltage Swing | $R_L = 100\Omega$ , $R_F = 1k\Omega$ | | -10.3 | -9.5 | V | | Гоит | Output Short Circuit Current (Note 5) | | 140 | 220 | | mA | | I <sub>SY</sub> | Supply Current | | | 5 | 6 | mA | | AC PERFORM | IANCE - $R_G = 20\Omega$ , $C_L = 3pF$ | | | • | | | | BW | -3dB Bandwidth, $R_L = 500\Omega$ | | | 135 | | MHz | | BW ±0.1dB | $\pm$ 0.1dB Bandwidth, R <sub>L</sub> = 500Ω | | | 26 | | MHz | | BW ±1dB | ±1dB Bandwidth, $R_L = 500\Omega$ | | | 60 | | MHz | | Peaking | Peaking, $R_L = 500\Omega$ | | | 2.1 | | dB | | SR | Slew Rate (±2.5V Square Wave,<br>Measured 25%-75%) | | 130 | 150 | | V/µS | | OS | Overshoot, 4V <sub>P-P</sub> Output Square | Positive | | 1.6 | | % | | | Wave | Negative | | -4.4 | | % | | T <sub>S</sub> | Settling Time to 0.1% of ±1V Pulse | | | 48 | | ns | FN7046.4 May 2, 2007 **Electrical Specifications** $V_S$ + = +15V, $V_S$ - = -15V, $V_A$ = 25°C, $R_F$ = 180 $\Omega$ , $R_G$ = 20 $\Omega$ , $R_L$ = 500 $\Omega$ unless otherwise specified. **(Continued)** | Parameter | Description | Conditions | Min | Тур | Max | Unit | |----------------|----------------------------------|------------|-----|-----|-----|--------| | V <sub>N</sub> | Voltage Noise Spectral Density | | | 1.4 | | nV/√Hz | | I <sub>N</sub> | Current Noise Spectral Density | | | 1.1 | | pA/√Hz | | HD2 | 2nd Harmonic Distortion (Note 6) | | | -72 | | dBc | | HD3 | 3rd Harmonic Distortion (Note 6) | | | -73 | | dBc | ### NOTES: - 4. Measured by moving the supplies from ±13.5V to ±16.5V - 5. Pulse test only and using a $10\Omega$ load - 6. Frequency = 1MHz, $V_{OUT} = 2V_{P-P}$ , into $500\Omega$ and 5pF load ## **Typical Performance Curves** FIGURE 1. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS RF FIGURE 2. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS RF FIGURE 3. INVERTING FREQUENCY RESPONSE FOR VARIOUS RF FIGURE 4. INVERTING FREQUENCY RESPONSE FOR VARIOUS RF FIGURE 5. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS GAIN FIGURE 6. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS GAIN FIGURE 7. INVERTING FREQUENCY RESPONSE FOR VARIOUS GAIN FIGURE 8. INVERTING FREQUENCY RESPONSE FOR VARIOUS RF FIGURE 9. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS OUTPUT SIGNAL LEVELS FIGURE 10. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS OUTPUT SIGNAL LEVELS FN7046.4 May 2, 2007 FIGURE 11. INVERTING FREQUENCY RESPONSE FOR VARIOUS OUTPUT SIGNAL LEVELS FIGURE 12. INVERTING FREQUENCY RESPONSE FOR VARIOUS OUTPUT SIGNAL LEVELS FIGURE 13. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS CL FIGURE 14. NON-INVERTING FREQUENCY RESPONSE FOR VARIOUS CL FIGURE 15. INVERTING FREQUENCY RESPONSE FOR VARIOUS CL FIGURE 16. INVERTING FREQUENCY RESPONSE FOR VARIOUS CL FIGURE 17. OPEN LOOP GAIN AND OPEN LOOP PHASE FIGURE 18. SUPPLY CURRENT vs SUPPLY VOLTAGE FIGURE 19. BANDWIDTH vs Vs FIGURE 20. PEAKING vs Vs FIGURE 21. LARGE SIGNAL STEP RESPONSE FIGURE 22. SMALL SIGNAL STEP RESPONSE FIGURE 23. 1MHz HARMONIC DISTORTION vs OUTPUT SWING FIGURE 24. 1MHz HARMONIC DISTORTION vs OUTPUT SWING FIGURE 25. TOTAL HARMONIC DISTORTION vs FREQUENCY FIGURE 26. NOISE vs FREQUENCY FIGURE 27. SETTLING TIME vs ACCURACY FIGURE 28. GROUP DELAY vs FREQUENCY FIGURE 29. CMRR vs FREQUENCY FIGURE 30. PSRR vs FREQUENCY FIGURE 31. CLOSED LOOP OUTPUT IMPEDANCE vs FREQUENCY FIGURE 32. BANDWIDTH AND PEAKING vs TEMPERATURE FIGURE 33. SLEW RATE vs SWING FIGURE 34. SUPPLY CURRENT vs TEMPERATURE FIGURE 35. OFFSET VOLTAGE vs TEMPERATURE FIGURE 36. CMRR vs TEMPERATURE FIGURE 37. PSRR vs TEMPERATURE FIGURE 38. POSITIVE OUTPUT SWING vs TEMPERATURE FIGURE 39. POSITIVE OUTPUT SWING vs TEMPERATURE FIGURE 40. NEGATIVE OUTPUT SWING vs TEMPERATURE FIGURE 41. NEGATIVE OUTPUT SWING vs TEMPERATURE FIGURE 42. SLEW RATE vs TEMPERATURE FIGURE 43. SLEW RATE vs TEMPERATURE FIGURE 44. POSITIVE LOADED OUTPUT SWING vs TEMPERATURE FIGURE 45. POSITIVE LOADED OUTPUT SWING vs TEMPERATURE FIGURE 46. NEGATIVE LOADED OUTPUT SWING vs TEMPERATURE FIGURE 47. NEGATIVE LOADED OUTPUT SWING vs TEMPERATURE FIGURE 48. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE FIGURE 49. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE ## Pin Descriptions | EL2126CW<br>(5 Ld SOT-23) | EL2126CS<br>( 8 Ld SOIC) | PIN NAME | PIN FUNCTION | EQUIVALENT CIRCUIT | |---------------------------|--------------------------|----------|--------------|--------------------------------------------------------------------| | 1 | 6 | VOUT | Output | V <sub>S</sub> + V <sub>OUT</sub> Circuit 1 | | 2 | 4 | VS- | Supply | | | 3 | 3 | VINA+ | Input | V <sub>IN</sub> + • V <sub>IN</sub> - V <sub>S</sub> - Circuit 2 | | 4 | 2 | VINA- | Input | Reference Circuit 2 | | 5 | 7 | VS+ | Supply | | ### Applications Information ### **Product Description** The EL2126 is an ultra-low noise, wideband monolithic operational amplifier built on Elantec's proprietary high speed complementary bipolar process. It features 1.3nV/ $\sqrt{\text{Hz}}$ input voltage noise, 200 $\mu$ V typical offset voltage, and 73dB THD. It is intended for use in systems such as ultrasound imaging where very small signals are needed to be amplified. The EL2126 also has excellent DC specifications: 200 $\mu$ V VOS, 22 $\mu$ A IB, 0.4 $\mu$ A IOS, and 106dB CMRR. These specifications allow the EL2126 to be used in DC-sensitive applications such as difference amplifiers. ### Gain-Bandwidth Product The EL2126 has a gain-bandwidth product of 650MHz at $\pm$ 5V. For gains less than 20, higher-order poles in the amplifier's transfer function contribute to even higher closed-loop bandwidths. For example, the EL2126 has a -3dB bandwidth of 100MHz at a gain of 10 and decreases to 33MHz at gain of 20. It is important to note that the extra bandwidth at lower gain does not come at the expenses of stability. Even though the EL2126 is designed for gain $\geq$ 10. With external compensation, the device can also operate at lower gain settings. The RC network shown in Figure 50 reduces the feedback gain at high frequency and thus maintains the amplifier stability. R values must be less than RF divided by 9 and 1 divided by $2\pi$ RC must be less than 200MHz. FIGURE 50. ### Choice of Feedback Resistor, RF The feedback resistor forms a pole with the input capacitance. As this pole becomes larger, phase margin is reduced. This increases ringing in the time domain and peaking in the frequency domain. Therefore, RF has some maximum value which should not be exceeded for optimum performance. If a large value of RF must be used, a small capacitor in the few pF range in parallel with RF can help to reduce this ringing and peaking at the expense of reducing the bandwidth. Frequency response curves for various RF values are shown in the typical performance curves section of this data sheet. 15 ### Noise Calculations The primary application for the EL2126 is to amplify very small signals. To maintain the proper signal-to-noise ratio, it is essential to minimize noise contribution from the amplifier. Figure 51 shows all the noise sources for all the components around the amplifier. FIGURE 51. ${\sf V}_{\sf N}$ is the amplifier input voltage noise ${\sf I}_{\sf N}$ + is the amplifier positive input current noise ${\sf I}_{\sf N}$ - is the amplifier negative input current noise V<sub>RX</sub> is the thermal noise associated with each resistor: $$V_{RX} = \sqrt{4kTRx}$$ (EQ. 1) where: k is Boltzmann's constant = $1.380658 \times 10^{-23}$ T is temperature in degrees Kelvin (273 + °C) The total noise due to the amplifier seen at the output of the amplifier can be calculated by using the Equation 2. As the equation shows, to keep noise at a minimum, small resistor values should be used. At higher amplifier gain configuration where $\rm R_2$ is reduced, the noise due to IN-, $\rm R_2$ , and $\rm R_1$ decreases and the noise caused by IN+, VN, and $\rm R_3$ starts to dominate. Because noise is summed in a root-mean-squares method, noise sources smaller than 25% of the largest noise source can be ignored. This can greatly simplify the formula and make noise calculation much easier to calculate. $$V_{ON} = \sqrt{BW} \times \sqrt{\left(VN^{2} \times \left(1 + \frac{R_{1}}{R_{2}}\right)^{2} + IN^{2} \times {R_{1}}^{2} + IN^{2} \times {R_{3}}^{2} \times \left(1 + \frac{R_{1}}{R_{2}}\right)^{2} + 4 \times K \times T \times R_{1} + 4 \times K \times T \times R_{2} \times \left(\frac{R_{1}}{R_{2}}\right)^{2} + 4 \times K \times T \times R_{3} \times \left(1 + \frac{R_{1}}{R_{2}}\right)^{2}\right)}$$ (EQ. 2) ### **Output Drive Capability** The EL2126 is designed to drive low impedance load. It can easily drive $6V_{P-P}$ signal into a $100\Omega$ load. This high output drive capability makes the EL2126 an ideal choice for RF, IF, and video applications. Furthermore, the EL2126 is current-limited at the output, allowing it to withstand momentary short to ground. However, the power dissipation with output-shorted cannot exceed the power dissipation capability of the package. ### **Driving Cables and Capacitive Loads** Although the EL2126 is designed to drive low impedance load, capacitive loads will decreases the amplifier's phase margin. As shown in the performance curves, capacitive load can result in peaking, overshoot and possible oscillation. For optimum AC performance, capacitive loads should be reduced as much as possible or isolated with a series resistor between $5\Omega$ to $20\Omega$ . When driving coaxial cables, double termination is always recommended for reflection-free performance. When properly terminated, the capacitance of the coaxial cable will not add to the capacitive load seen by the amplifier. # Power Supply Bypassing And Printed Circuit Board Layout As with any high frequency devices, good printed circuit board layout is essential for optimum performance. Ground plane construction is highly recommended. Lead lengths should be kept as short as possible. The power supply pins must be closely bypassed to reduce the risk of oscillation. The combination of a 4.7µF tantalum capacitor in parallel with 0.1 $\mu$ F ceramic capacitor has been proven to work well when placed at each supply pin. For single supply operation, where pin 4 (V<sub>S</sub>-) is connected to the ground plane, a single 4.7 $\mu$ F tantalum capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor across pins 7 (V<sub>S</sub>+) and pin 4 (V<sub>S</sub>-) will suffice. For good AC performance, parasitic capacitance should be kept to a minimum. Ground plane construction again should be used. Small chip resistors are recommended to minimize series inductance. Use of sockets should be avoided since they add parasitic inductance and capacitance which will result in additional peaking and overshoot. # Supply Voltage Range and Single Supply Operation The EL2126 has been designed to operate with supply voltage range of ±2.5V to ±15V. With a single supply, the EL2126 will operate from +5V to +30V. Pins 4 and 7 are the power supply pins. The positive power supply is connected to pin 7. When used in single supply mode, pin 4 is connected to ground. When used in dual supply mode, the negative power supply is connected to pin 4. As the power supply voltage decreases from +30V to +5V, it becomes necessary to pay special attention to the input voltage range. The EL2126 has an input voltage range of 0.4V from the negative supply to 1.2V from the positive supply. So, for example, on a single +5V supply, the EL2126 has an input voltage range which spans from 0.4V to 3.8V. The output range of the EL2126 is also quite large, on a +5V supply, it swings from 0.4V to 3.8V. ## Small Outline Package Family (SO) ### **MDP0027** ### **SMALL OUTLINE PACKAGE FAMILY (SO)** | | INCHES | | | | | | | | | |--------|--------|-------|------------------|---------------------------|------------------|------------------|------------------|-----------|-------| | SYMBOL | SO-8 | SO-14 | SO16<br>(0.150") | SO16 (0.300")<br>(SOL-16) | SO20<br>(SOL-20) | SO24<br>(SOL-24) | SO28<br>(SOL-28) | TOLERANCE | NOTES | | Α | 0.068 | 0.068 | 0.068 | 0.104 | 0.104 | 0.104 | 0.104 | MAX | - | | A1 | 0.006 | 0.006 | 0.006 | 0.007 | 0.007 | 0.007 | 0.007 | ±0.003 | - | | A2 | 0.057 | 0.057 | 0.057 | 0.092 | 0.092 | 0.092 | 0.092 | ±0.002 | - | | b | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | ±0.003 | - | | С | 0.009 | 0.009 | 0.009 | 0.011 | 0.011 | 0.011 | 0.011 | ±0.001 | - | | D | 0.193 | 0.341 | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | ±0.004 | 1, 3 | | Е | 0.236 | 0.236 | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | ±0.008 | - | | E1 | 0.154 | 0.154 | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | ±0.004 | 2, 3 | | е | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | - | | L | 0.025 | 0.025 | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | ±0.009 | - | | L1 | 0.041 | 0.041 | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | - | | h | 0.013 | 0.013 | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | - | | N | 8 | 14 | 16 | 16 | 20 | 24 | 28 | Reference | - | NOTES: Rev. M 2/07 - 1. Plastic or metal protrusions of 0.006" maximum per side are not included. - 2. Plastic interlead protrusions of 0.010" maximum per side are not included. - 3. Dimensions "D" and "E1" are measured at Datum Plane "H". - 4. Dimensioning and tolerancing per ASME Y14.5M-1994 FN7046.4 May 2, 2007 ## Small Outline Transistor Plastic Packages (SOT23-5) P5.064 5 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE | | INC | HES | MILLIMETERS | | | |--------|-------|----------------|-------------|----------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.036 | 0.057 | 0.90 | 1.45 | - | | A1 | 0.000 | 0.0059 | 0.00 | 0.15 | - | | A2 | 0.036 | 0.051 | 0.90 | 1.30 | - | | b | 0.012 | 0.020 | 0.30 | 0.50 | - | | b1 | 0.012 | 0.018 | 0.30 | 0.45 | | | С | 0.003 | 0.009 | 0.08 | 0.22 | 6 | | c1 | 0.003 | 0.008 | 0.08 | 0.20 | 6 | | D | 0.111 | 0.118 | 2.80 | 3.00 | 3 | | E | 0.103 | 0.118 | 2.60 | 3.00 | - | | E1 | 0.060 | 0.067 | 1.50 | 1.70 | 3 | | е | 0.037 | 0.0374 Ref | | Ref | - | | e1 | 0.074 | 0.0748 Ref | | Ref | - | | L | 0.014 | 0.022 | 0.35 | 0.55 | 4 | | L1 | 0.024 | 0.024 Ref. | | Ref. | | | L2 | 0.010 | Ref. | 0.25 | Ref. | | | N | 5 | | 5 | | 5 | | R | 0.004 | - | 0.10 | - | | | R1 | 0.004 | 0.010 | 0.10 | 0.25 | | | α | 0° | 8 <sup>o</sup> | 0° | 8 <sup>o</sup> | - | Rev. 2 9/03 ### NOTES: - 1. Dimensioning and tolerance per ASME Y14.5M-1994. - 2. Package conforms to EIAJ SC-74 and JEDEC MO178AA. - 3. Dimensions D and E1 are exclusive of mold flash, protrusions, or gate burrs. - 4. Footlength L measured at reference to gauge plane. - 5. "N" is the number of terminal positions. - 6. These Dimensions apply to the flat section of the lead between 0.08mm and 0.15mm from the lead tip. - 7. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only. ## SOT-23 Package Family 19 ### MDP0038 SOT-23 PACKAGE FAMILY | | MILLIM | | | |--------|---------|---------|-----------| | SYMBOL | SOT23-5 | SOT23-6 | TOLERANCE | | А | 1.45 | 1.45 | MAX | | A1 | 0.10 | 0.10 | ±0.05 | | A2 | 1.14 | 1.14 | ±0.15 | | b | 0.40 | 0.40 | ±0.05 | | С | 0.14 | 0.14 | ±0.06 | | D | 2.90 | 2.90 | Basic | | E | 2.80 | 2.80 | Basic | | E1 | 1.60 | 1.60 | Basic | | е | 0.95 | 0.95 | Basic | | e1 | 1.90 | 1.90 | Basic | | L | 0.45 | 0.45 | ±0.10 | | L1 | 0.60 | 0.60 | Reference | | N | 5 | 6 | Reference | Rev. F 2/07 ### NOTES: - Plastic or metal protrusions of 0.25mm maximum per side are not included. - Plastic interlead protrusions of 0.25mm maximum per side are not included. - 3. This dimension is measured at Datum Plane "H". - 4. Dimensioning and tolerancing per ASME Y14.5M-1994. - Index area Pin #1 I.D. will be located within the indicated zone (SOT23-6 only). - 6. SOT23-5 version has no center lead (shown as a dashed line). All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com