RoHS COMPLIANT HALOGEN FREE # 50 A VRPower® Integrated Power Stage ### **DESCRIPTION** The SiC657 is integrated power stage solutions optimized for synchronous buck applications to offer high current, high efficiency, and high power density performance. Packaged in Vishay's proprietary 5 mm x 5 mm MLP package, SiC657 enables voltage regulator designs to deliver up to 50 A continuous current per phase. The internal power MOSFETs utilizes Vishay's state-of-the-art Gen IV TrenchFET technology that delivers industry benchmark performance to significantly reduce switching and conduction losses. The SiC657 incorporates an advanced MOSFET gate driver IC that features high current driving capability, adaptive dead-time control, an integrated bootstrap Schottky diode, and zero current detection to improve light load efficiency. The driver is also compatible with a wide range of PWM controllers, supports tri-state PWM, and 5 V PWM logic. A user selectable diode emulation mode (ZCD\_EN#) is included to improve the light load performance. The device also supports PS4 mode to reduce power consumption when system operates in standby state. ### **FEATURES** - Thermally enhanced PowerPAK® MLP55-31L package - Vishay's Gen IV MOSFET technology and a low side MOSFET with integrated Schottky diode - Delivers in excess of 50 A continuous current, 55 A at 10 ms peak current - High efficiency performance - High frequency operation up to 2 MHz - Power MOSFETs optimized for 19 V input stage - 5 V PWM logic with tri-state and hold-off - Supports PS4 mode light load requirement for IMVP8 with low shutdown supply current (5 V, 3 μA) - Under voltage lockout for V<sub>CIN</sub> - Material categorization: for definitions of compliance please see <a href="https://www.vishay.com/doc?99912"><u>www.vishay.com/doc?99912</u></a> #### **APPLICATIONS** - Multi-phase VRDs for computing, graphics card and memory - Intel IMVP-8 VRPower delivery - V<sub>CORE</sub>, V<sub>GRAPHICS</sub>, V<sub>SYSTEM AGENT</sub> Skylake, Kabylake platforms - V<sub>CCGI</sub> for Apollo Lake platforms - Up to 24 V rail input DC/DC VR modules ### TYPICAL APPLICATION DIAGRAM Fig. 1 - Typical Application Diagram ### **PINOUT CONFIGURATION** Fig. 2 - Pin Configuration | PIN CONFIGURATION | | | | | | |-------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PIN NUMBER | NAME | FUNCTION | | | | | 1 | PWM | PWM input logic | | | | | 2 | ZCD_EN# | The ZCD_EN# pin enables or disables diode emulation. When ZCD_EN# is LOW, diode emulation is allowed. When ZCD_EN# is HIGH, continuous conduction mode is forced. ZCD_EN# can also be put in a high impedance mode by floating the pin. If both ZCD_EN# and PWM are floating, the device shuts down and consumes typically 3 µA (9 µA max.) current | | | | | 3 | $V_{CIN}$ | Supply voltage for internal logic circuitry | | | | | 5 | BOOT | High side driver bootstrap voltage | | | | | 4, 6, 30, 31 | N.C. | Pin 4 can be either left floating or connected to $C_{GND}$ . Internally it is either connected to GND or not internally connected depending on manufacturing location. Factory code "G" on line 3, pin 4 = $C_{GND}$ Factory code "T" on line 3, pin 4 = not internally connected | | | | | 7 | PHASE | Return path of high side gate driver | | | | | 8 to 11, 34 | $V_{IN}$ | Power stage input voltage. Drain of high side MOSFET | | | | | 12 to 15, 28, 35 | $P_{GND}$ | Power ground | | | | | 16 to 26 | $V_{SWH}$ | Phase node of the power stage | | | | | 27, 33 | GL | Low side MOSFET gate signal | | | | | 29 | $V_{DRV}$ | Supply voltage for internal gate driver | | | | | 32 | $C_{GND}$ | Signal ground | | | | | ORDERING INFORMATION | | | | | |----------------------|---------------------------------------------|--------------|--------|--| | PART NUMBER | PACKAGE | MARKING CODE | OPTION | | | SiC657CD-T1-GE3 | PowerPAK MLP55-31L SiC657 5 V PWM optimized | | | | | SiC657DB | Reference board | | | | ### PART MARKING INFORMATION P/N BLL A FYWW = Pin 1 Indicator P/N = Part Number Code **B** = Siliconix Logo $\triangle$ = ESD Symbol F = Assembly Factory Code Y = Year Code WW = Week Code LL = Lot Code | <b>ABSOLUTE MAXIMUM RATINGS</b> | | | | | |---------------------------------------------|-----------------------------------|-------------------------------|------|--| | ELECTRICAL PARAMETER | CONDITIONS | LIMIT | UNIT | | | Input voltage | V <sub>IN</sub> | -0.3 to +28 | | | | Control logic supply voltage | V <sub>CIN</sub> | -0.3 to +7 | | | | Drive supply voltage | $V_{DRV}$ | -0.3 to +7 | | | | Switch node (DC voltage) | V | -0.3 to +28 | | | | Switch node (AC voltage) (1) | V <sub>SWH</sub> | -7 to +35 | V | | | BOOT voltage (DC voltage) | V | 33 | v | | | BOOT voltage (AC voltage) (2) | V <sub>BOOT</sub> | 40 | | | | BOOT to PHASE (DC voltage) | | -0.3 to +7 | | | | BOOT to PHASE (AC voltage) (3) | V <sub>BOOT-PHASE</sub> | -0.3 to +8 | | | | All logic inputs and outputs (PWM, ZCD_EN#) | | -0.3 to V <sub>CIN</sub> +0.3 | | | | Max. operating junction temperature | T <sub>J</sub> | 150 | | | | Ambient temperature | T <sub>A</sub> | -40 to +125 | °C | | | Storage temperature | T <sub>stg</sub> | -65 to +150 | | | | Electrostatic discharge protection | Human body model, JESD22-A114 | 2000 | V | | | Electrostatic discharge protection | Charged device model, JESD22-C101 | 1000 | ¬ | | #### Notes - Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability - <sup>(1)</sup> The specification values indicated "AC" is $V_{SWH}$ to $P_{GND}$ -8 V (< 20 ns, 10 $\mu$ J), min. and 35 V (< 50 ns), max. - $^{(2)}$ The specification value indicates "AC voltage" is $V_{BOOT}$ to $P_{GND},\,40$ V (< 50 ns) max. - $^{(3)}$ The specification value indicates "AC voltage" is $V_{BOOT}$ to $V_{PHASE}$ , 8 V (< 50 ns) max. | RECOMMENDED OPERATING RANGE | | | | | | |--------------------------------------------------|---------------------------------------------|---------|---------|------|--| | ELECTRICAL PARAMETER | MINIMUM | TYPICAL | MAXIMUM | UNIT | | | Input voltage (V <sub>IN</sub> ) | 4.5 | - | 24 | | | | Drive supply voltage (V <sub>DRV</sub> ) | 4.5 | 5 | 5.5 | V | | | Control logic supply voltage (V <sub>CIN</sub> ) | 4.5 | 5 | 5.5 | | | | BOOT to PHASE (VBOOT-PHASE, DC voltage) | 4 | 4.5 | 5.5 | | | | Thermal resistance from junction to ambient | esistance from junction to ambient - 10.6 - | | °C/W | | | | Thermal resistance from junction to case | - | 1.6 | - | | | | <b>ELECTRICAL SPECIFICATIONS</b> (ZCD_EN# = 5 V, $V_{IN}$ = 12 V, $V_{DRV}$ and $V_{CIN}$ = 5 V, $T_A$ = 25 °C, unless otherwise stated) | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------|----------|--------|------|------| | DADA44===D | 0)44501 | TEST COMPLETION | | LIMITS | | | | PARAMETER | SYMBOL | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | POWER SUPPLY | | | | | | | | | | $V_{PWM} = FLOAT$ | - | 80 | - | | | Control logic supply current | I <sub>VCIN</sub> | $V_{PWM} = FLOAT, V_{ZCD\_EN\#} = 0 V$ | - | 120 | - | μΑ | | | | $f_S = 300 \text{ kHz}, D = 0.1$ | - | 300 | - | | | Drive auaphy aurrent | L | $f_S = 300 \text{ kHz}, D = 0.1$ | - | 10 | 20 | mA | | Drive supply current | I <sub>VDRV</sub> | $f_S = 1 \text{ MHz}, D = 0.1$ | - | 30 | - | IIIA | | PS4 mode supply current | I <sub>VCIN</sub> + I <sub>VDRV</sub> | $V_{PWM} = V_{ZCD\_EN\#} = FLOAT,$<br>$T_A = -10 ^{\circ}C \text{ to } +100 ^{\circ}C$ | - | 3 | 9 | μA | | BOOTSTRAP SUPPLY | | | | | | | | Bootstrap diode forward voltage | $V_{F}$ | $I_F = 2 \text{ mA}$ | - | - | 0.65 | V | | PWM CONTROL INPUT | | | | | | | | Rising threshold | $V_{TH\_PWM\_R}$ | | 3.6 | 3.9 | 4.2 | | | Falling threshold | $V_{TH\_PWM\_F}$ | | 0.72 | 1 | 1.3 | | | Tri-state voltage | $V_{TRI}$ | $V_{PWM} = FLOAT$ | - | 2.5 | - | V | | Tri-state rising threshold | $V_{TRI\_TH\_R}$ | | 1.1 | 1.35 | 1.6 | | | Tri-state falling threshold | $V_{TRI\_TH\_F}$ | | 3.4 | 3.7 | 4 | | | Tri-state rising threshold hysteresis | V <sub>HYS_TRI_R</sub> | | - | 325 | - | \/ | | Tri-state falling threshold hysteresis | V <sub>HYS_TRI_F</sub> | | - | 250 | - | mV | | DIA/A4 in a set as success | | V <sub>PWM</sub> = 5 V | - | - | 350 | | | PWM input current | I <sub>PWM</sub> | $V_{PWM} = 0 V$ | - | - | -350 | μA | | ZCD_EN# CONTROL INPUT | | | | | | | | Rising threshold | V <sub>TH_ZCD_EN#_R</sub> | | 3.3 | 3.6 | 3.9 | | | Falling threshold | V <sub>TH_ZCD_EN#_F</sub> | | 1.1 | 1.4 | 1.7 | | | Tri-state voltage | V <sub>TRI_ZCD_EN#</sub> | $V_{ZCD\_EN\#} = FLOAT$ | - | 2.5 | - | V | | Tri-state rising threshold | V <sub>TRI ZCD EN# R</sub> | <del>-</del> | 1.5 | 1.8 | 2.1 | | | Tri-state falling threshold | V <sub>TRI ZCD EN# F</sub> | | 2.9 | 3.15 | 3.4 | | | Tri-state rising threshold hysteresis | V <sub>HYS TRI ZCD# R</sub> | | - | 375 | - | >/ | | Tri-state falling threshold hysteresis | V <sub>HYS TRI ZCD# F</sub> | | - | 450 | - | mV | | 700 51111 | | V <sub>ZCD_EN#</sub> = 5 V | - | - | 100 | | | ZCD_EN# input current | I <sub>ZCD_EN#</sub> | $V_{ZCD EN\#} = 0 V$ | - | - | -100 | μA | | PS4 exit latency | t <sub>PS4EXIT</sub> | | - | - | 5 | μs | | TIMING SPECIFICATIONS | | | <u> </u> | | | | | Tri-state to GH/GL rising propagation delay | t <sub>PD_TRI_R</sub> | | - | 20 | - | | | Tri-state hold-off time | t <sub>TSHO</sub> | | - | 150 | - | | | GH - turn off propagation delay | t <sub>PD_OFF_GH</sub> | | - | 20 | - | | | GH - turn on propagation delay | | No load, see fig. 4 | | 45 | | | | (dead time rising) | t <sub>PD_ON_GH</sub> | . • | - | 15 | - | ns | | GL - turn off propagation delay | t <sub>PD_OFF_GL</sub> | | - | 20 | - | | | GL - turn on propagation delay (dead time falling) | t <sub>PD_ON_GL</sub> | | - | 20 | - | | | PWM minimum on-time | t <sub>PWM ON MIN.</sub> | | 30 | - | - | | | PROTECTION | | | | | | | | Under voltage lockout | V <sub>UVLO</sub> | V <sub>CIN</sub> rising, on threshold | - | 3.4 | 3.9 | V | | - | | V <sub>CIN</sub> falling, off threshold | 2.4 | 2.9 | - | | | Under voltage lockout hysteresis | V <sub>UVLO_HYST</sub> | | - | 500 | - | mV | ### Notes $<sup>^{(1)}\,</sup>$ Typical limits are established by characterization and are not production tested $^{(2)}\,$ Guaranteed by design #### **DETAILED OPERATIONAL DESCRIPTION** #### **PWM Input with Tri-state Function** The PWM input receives the PWM control signal from the VR controller IC. The PWM input is designed to be compatible with standard controllers using two state logic (H and L) and advanced controllers that incorporate tri-state logic (H, L and tri-state) on the PWM output. For two state logic, the PWM input operates as follows. When PWM is driven above $V_{\mbox{\scriptsize PWM\_TH\_R}}$ the low side is turned ON and the high side is turned ON. When PWM input is driven below V<sub>PWM TH F</sub> the high side is turned OFF and the low side is turned ON. For tri-state logic, the PWM input operates as previously stated for driving the MOSFETs when PWM is logic high and logic low. However, there is an third state that is entered as the PWM output of tri-state compatible controller enters its high impedance state during shut-down. The high impedance state of the controller's PWM output allows the SiC657 to pull the PWM input into the tri-state region (see definition of PWM logic and tri-state, fig. 4). If the PWM input stays in this region for the tri-state hold-off period, t<sub>TSHO</sub>, both high side and low side MOSFETs are turned OFF. The function allows the VR phase to be disabled without negative output voltage swing caused by inductor ringing and saves a Schottky diode clamp. The PWM and tri-state regions are separated by hysteresis to prevent false triggering. The SiC657 incorporates PWM voltage thresholds that are compatible with 5 V. #### Diode Emulation Mode and PS4 Mode (ZCD\_EN#) The ZCD\_EN# pin enables or disables diode emulation mode. When ZCD\_EN# is driven below $V_{TH\_ZCD\_EN#\_F}$ , diode emulation is allowed. When ZCD\_EN# is driven above $V_{TH\_ZCD\_EN#\_R}$ , continuous conduction mode is forced. Diode emulation mode allows for higher converter efficiency under light load situations. With diode emulation active, the SiC657 will detect the zero current crossing of the output inductor and turn off the low side MOSFET. This ensures that discontinuous conduction mode (DCM) is achieved. Diode emulation is asynchronous to the PWM signal, therefore, the SiC657 will respond to the ZCD\_EN# input immediately after it changes state. The ZCD\_EN# pin can be floated resulting in a high impedance state. High impedance on the input of ZCD\_EN# combined with a tri-stated PWM output will shut down the SiC657, reducing current consumption to typically 5 $\mu$ A. This is an important feature in achieving the low standby current requirements required in the PS4 state in ultrabooks and notebooks. ### Voltage Input (V<sub>IN</sub>) This is the power input to the drain of the high side power MOSFET. This pin is connected to the high power intermediate BUS rail. #### Switch Node (V<sub>SWH</sub> and PHASE) The switch node, $V_{SWH}$ , is the circuit power stage output. This is the output applied to the power inductor and output filter to deliver the output for the buck converter. The PHASE pin is internally connected to the switch node $V_{SWH}$ . This pin is to be used exclusively as the return pin for the BOOT capacitor. #### Ground Connections (C<sub>GND</sub> and P<sub>GND</sub>) $P_{GND}$ (power ground) should be externally connected to $C_{GND}$ (control signal ground). The layout of the printed circuit board should be such that the inductance separating $C_{GND}$ and $P_{GND}$ is minimized. Transient differences due to inductance effects between these two pins should not exceed 0.5 V ### Control and Drive Supply Voltage Input (VDRV, VCIN) $V_{\text{CIN}}$ is the bias supply for the gate drive control IC. $V_{\text{DRV}}$ is the bias supply for the gate drivers. It is recommended to separate these pins through a resistor. This creates a low pass filtering effect to avoid coupling of high frequency gate drive noise into the IC. #### **Bootstrap Circuit (BOOT)** The internal bootstrap diode and an external bootstrap capacitor form a charge pump that supplies voltage to the BOOT pin. An integrated bootstrap diode is incorporated so that only an external capacitor is necessary to complete the bootstrap circuit. Connect a boot strap capacitor with one leg tied to BOOT pin and the other tied to PHASE pin. ### **Shoot-Through Protection and Adaptive Dead Time** The SiC657 has an internal adaptive logic to avoid shoot through and optimize dead time. The shoot through protection ensures that both high side and low side MOSFETs are not turned ON at the same time. The adaptive dead time control operates as follows. The high side and low side gate voltages are monitored to prevent the one turning ON from tuning ON until the other's gate voltage is sufficiently low (< 1 V). Built in delays also ensure that one power MOS is completely OFF, before the other can be turned ON. This feature helps to adjust dead time as gate transitions change with respect to output current and temperature. #### **Under Voltage Lockout (UVLO)** During the start up cycle, the UVLO disables the gate drive holding high side and low side MOSFET gates low until the supply voltage rail has reached a point at which the logic circuitry can be safely activated. The SiC657 also incorporates logic to clamp the gate drive signals to zero when the UVLO falling edge triggers the shutdown of the device. ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishav.com/doc?91000 ### **FUNCTIONAL BLOCK DIAGRAM** Fig. 3 - Functional Block Diagram | DEVICE TRUTH TABLE | | | | | |--------------------|-----------|----|-------------------------------------|--| | ZCD_EN# | PWM | GH | GL | | | Tri-state | X | L | L | | | L | L | L | $H$ , $I_L > 0$ A $L$ , $I_L < 0$ A | | | L | Н | Н | L | | | L | Tri-state | L | L | | | Н | L | L | Н | | | Н | Н | Н | L | | | Н | Tri-state | L | L | | ### **PWM TIMING DIAGRAM** Fig. 4 - Definition of PWM Logic and Tri-state ### ZCD\_EN# - PS4 EXIT TIMING Fig. 5 - ZCD\_EN# - PS4 Exit Timing ### **ELECTRICAL CHARACTERISTICS** Test condition: $V_{IN} = 13 \text{ V}$ (unless otherwise stated), $V_{DRV} = V_{CIN} = 5 \text{ V}$ , $ZCD\_EN\# = 5 \text{ V}$ , $V_{OUT} = 1 \text{ V}$ , $L_{OUT} = 250 \text{ nH}$ (DCR = 0.32 m $\Omega$ ), $T_A = 25 \text{ °C}$ , natural convection cooling (All power loss and normalized power loss curves show SiC657 losses only unless otherwise stated) Fig. 6 - Efficiency vs. Output Current (V<sub>IN</sub> = 12.6 V) Fig. 7 - Power Loss vs. Switching Frequency ( $V_{\text{IN}}$ = 12.6 V) Fig. 8 - Efficiency vs. Output Current ( $V_{IN} = 9 V$ ) Fig. 9 - Safe Operating Area (V<sub>IN</sub> = 12.6 V) Fig. 10 - Power Loss vs. Output Current (V<sub>IN</sub> = 12.6 V) Fig. 11 - Efficiency vs. Output Current (V<sub>IN</sub> = 19 V) ### **ELECTRICAL CHARACTERISTICS** Test condition: $V_{IN} = 13 \text{ V}$ (unless otherwise stated), $V_{DRV} = V_{CIN} = 5 \text{ V}$ , $ZCD\_EN\# = 5 \text{ V}$ , $V_{OUT} = 1 \text{ V}$ , $L_{OUT} = 250 \text{ nH}$ (DCR = 0.32 m $\Omega$ ), $T_A = 25 ^{\circ}\text{C}$ , natural convection cooling (All power loss and normalized power loss curves show SiC657 losses only unless otherwise stated) Fig. 12 - UVLO Threshold vs. Temperature Fig. 13 - PWM Threshold vs. Temperature Fig. 14 - PS4 Exit Latency vs. Temperature Fig. 15 - BOOT Diode Forward Voltage vs. Temperature Fig. 16 - ZCD\_EN# Threshold vs. Temperature Fig. 17 - PS4 Mode Current vs. Temperature ### **PCB LAYOUT RECOMMENDATIONS** Step 1: V<sub>IN</sub>/GND Planes and Decoupling - 1. Layout $V_{\text{IN}}$ and $P_{\text{GND}}$ planes as shown above - 2. Ceramic capacitors should be placed directly between $V_{\text{IN}}$ and $P_{\text{GND}}$ , and close to the device for best decoupling effect - Different values / packages of ceramic capacitors should be used to cover entire decoupling spectrum e.g. 1210, 0805, 0603 and 0402 - Smaller capacitance values, closer to device V<sub>IN</sub> pin(s), results in better high frequency noise absorbing Step 2: V<sub>SWH</sub> Plane - Connect output inductor to DrMOS with large plane to lower resistance - 2. If a snubber network is required, place the components as shown above, the network can be placed at bottom Step 3: V<sub>CIN</sub>/V<sub>DRV</sub> Input Filter - The V<sub>CIN</sub>/V<sub>DRV</sub> input filter ceramic capacitors should be placed close to IC. It is recommended to connect two caps separately - 2. $V_{CIN}$ capacitor should be placed between pin 3 ( $V_{CIN}$ ) and pin 4 ( $C_{GND}$ of driver IC) to achieve best noise filtering - V<sub>DRV</sub> capacitor should be placed between pin 28 (P<sub>GND</sub> of driver IC) and pin 29 (V<sub>DRV</sub>) to provide maximum instantaneous driver current for low side MOSFET during switching cycle - 4. It is recommended to use a large plane analog ground, $C_{\text{GND}}$ , plane to reduce parasitic inductance Step 4: BOOT Resistor and Capacitor Placement - 1. The components should be placed close to IC, directly between PHASE (pin 7) and BOOT (pin 5) - To reduce parasitic inductance, chip size 0402 can be used ## Vishay Siliconix Step 5: Signal Routing - Route the PWM / ZCD\_EN# signal traces out of the top left corner, next to DrMOS pin 1 - 2. PWM is an important signal, both signal and return traces should not cross any power nodes on any layer - 3. It is best to "shield" traces form power switching nodes, e.g. $V_{\text{SWH}}$ , to improve signal integrity - 4. GL (pin 27) has been connected with GL pad internally and does not need to connect externally Step 6: Adding Thermal Relief Vias - 1. Thermal relief vias can be added on the $V_{\text{IN}}$ and $P_{\text{GND}}$ pads to utilize inner layers for high current and thermal dissipation - 2. To achieve better thermal performance, additional vias can be added to $V_{\text{IN}}$ and $P_{\text{GND}}$ planes - 3. $V_{\text{SWH}}$ pad is a noise source and not recommended to put vias on this plane - 4. 8 mil vias for pads and 10 mils vias for planes are the optimal via sizes. Vias on pads may drain solder during assembly and cause assembly issue. Please consult with the assembly house for guideline Step 7: Ground Connection - 1. It is recommended to make a single connection between $C_{GND}$ and $P_{GND}$ , this connection can be done on top layer - 2. It is recommended to make the entire first inner layer (next to top layer) a ground plane and separate it into $C_{GND}$ and $P_{GND}$ plane - These ground planes provide shielding between noise sources on top layer and signal traces on bottom layer ### **Multi-Phases VRPower PCB Layout** The following is an example of 6 phase layout. As can be seen, all the VRPower stages are lined in X-direction compactly with decoupling capacitors next to them. The inductors are placed as close as possible to the SiC657 to minimize the PCB copper loss. Vias are applied on all PADs ( $V_{IN}$ , $P_{GND}$ , $C_{GND}$ ) of the SiC657 to ensure that both electrical and thermal performance are optimized. Large copper planes are used for all high current loops, such as $V_{IN}$ , $V_{SWH}$ , $V_{OUT}$ and $P_{GND}$ . These copper planes are duplicated in other layers to minimize the inductance and resistance. All the control signals are routed from the SiC657 to a controller placed to the north of the power stage through inner layers to avoid the overlap of high current loops. This achieves a compact design with the output from the inductors feeding a load located to the south of the design as shown in the figure. Fig. 18 - Multi - Phase VRPower Layout Top View Fig. 19 - Multi - Phase VRPower Layout Bottom View Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package / tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg270090">www.vishay.com/ppg270090</a> ## **Legal Disclaimer Notice** Vishay ## **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links. Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.