# MOSFET - Power, Single N-Channel, Source-Down TDFN9 **60 V, 1.5 mΩ, 235 A** # NTMFSS1D5N06CL #### **Features** - Small Footprint (5x6 mm) for Compact Design - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses - These Devices are Pb–Free, Halogen–Free / BFR Free and are RoHS Compliant # **Typical Applications** - DC-DC Converters - Power Load Switch - Notebook Battery Management #### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Parameter | | Symbol | Value | Unit | | |------------------------------------------------------------------------------------|----------------------------------------------------|------------------------|-----------------------------------|----------------|----| | Drain-to-Source Voltage | | V <sub>DSS</sub> | 60 | V | | | Gate-to-Source Voltage | | | V <sub>GS</sub> | ±20 | V | | Continuous Drain | Steady<br>State | T <sub>C</sub> = 25°C | I <sub>D</sub> | 237 | Α | | Current R <sub>0JC</sub> | | T <sub>C</sub> = 100°C | | 149 | | | Power Dissipation | Steady | T <sub>C</sub> = 25°C | P <sub>D</sub> | 144 | W | | $R_{\theta JC}$ | State | T <sub>C</sub> = 100°C | 1 | 57 | | | Continuous Drain Cur- | Steady | T <sub>A</sub> = 25°C | I <sub>D</sub> | 31 | Α | | rent R <sub>θJA</sub> (Notes 1, 2) | State | T <sub>A</sub> = 100°C | 1 | 19 | | | Power Dissipation | Steady | T <sub>A</sub> = 25°C | P <sub>D</sub> | 2.5 | W | | R <sub>θJA</sub> (Notes 1, 2) | State | T <sub>A</sub> = 100°C | 1 | 1 | | | Pulsed Drain Current | ain Current $T_A = 25^{\circ}C$ , $t_p = 10 \mu s$ | | I <sub>DM</sub> | 1698 | Α | | Operating Junction and Storage Temperature Range | | | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>+150 | °C | | Single Pulse Drain-to-Source Avalanche<br>Energy (I <sub>L(pk)</sub> = 75 A) | | | E <sub>AS</sub> | 207 | mJ | | Lead Temperature Soldering Reflow for Soldering Purposes (1/8" from case for 10 s) | | TL | 260 | °C | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### THERMAL RESISTANCE MAXIMUM RATINGS | Parameter | Symbol | Value | Unit | |---------------------------------------------|-----------------|-------|------| | Junction-to-Case - Steady State | $R_{ heta JC}$ | 0.86 | °C/W | | Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 50 | | The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted. 1 | V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX | | |----------------------|-------------------------|--------------------|--| | 60 V | 1.5 mΩ @ 10 V | 235 A | | | 60 V | 2.3 mΩ @ 4.5 V | 200 A | | **N-CHANNEL MOSFET** TDFN9 5x6 CASE 520AE # MARKING DIAGRAM 1D5N06 AYWZZ 1D5N06 = Specific Device Code A = Assembly Location Y = Year W = Work Week ZZ = Wafer Lot #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|-----------|-----------------------| | NTMFSS1D5N06CL | TDFN9 | 3000 / Tape & | | | (Pb-Free) | Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. <sup>2.</sup> Surface-mounted on FR4 board using a 1 in2 pad size, 2 oz. Cu pad. # **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise specified) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | |--------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------|------------------------|-----|-------|-----|-------| | OFF CHARACTERISTICS | • | | | | | | - | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, I <sub>D</sub> = | 250 μΑ | 60 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> / | I <sub>D</sub> = 250 μA, ref to 25°C | | | 23.2 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 60 V | T <sub>J</sub> = 25°C | | | 10 | μΑ | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{GS}$ | = 20 V | | | 100 | nA | | ON CHARACTERISTICS (Note 3) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D =$ | : 250 μA | 1.2 | | 2.0 | V | | Threshold Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | I <sub>D</sub> = 250 μA, ref | to 25°C | | -5.76 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> | = 50 A | | 1.05 | 1.5 | mΩ | | | | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> | = 50 A | | 1.42 | 2.3 | 1 | | Forward Transconductance | 9FS | V <sub>DS</sub> = 15 V, I <sub>D</sub> | = 50 A | | 151 | | S | | Gate Resistance | $R_{G}$ | T <sub>A</sub> = 25° | С | | 1 | | Ω | | CHARGES & CAPACITANCES | • | • | | | • | | | | Input Capacitance | C <sub>ISS</sub> | V <sub>GS</sub> = 0 V, f = 1 MHz, V <sub>DS</sub> = 30 V | | | 7526 | | pF | | Output Capacitance | C <sub>OSS</sub> | | | | 3462 | | | | Reverse Capacitance | C <sub>RSS</sub> | | | | 42 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 30 V, I <sub>D</sub> = 50 A | | | 102.6 | | nC | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 30 V, I <sub>D</sub> = 50 A | | | 46.1 | | 1 | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 8.4 | | 1 | | Gate-to-Source Charge | Q <sub>GS</sub> | | | | 21 | | 1 | | Plateau Voltage | V <sub>GP</sub> | | | | 2.9 | | V | | SWITCHING CHARACTERISTICS (Note 3 | ) | | | | | | • | | Turn-On Delay Time | t <sub>d(ON)</sub> | $V_{GS} = 4.5 \text{ V}, V_{DD} = 30 \text{ V},$ $I_{D} = 50 \text{ A}, R_{G} = 1.0 \Omega$ | | | 16 | | ns | | Rise Time | t <sub>r</sub> | | | | 7.1 | | 1 | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | | | | 41.3 | | 1 | | Fall Time | t <sub>f</sub> | | | | 5.4 | | | | SOURCE-TO-DRAIN DIODE CHARACTE | RISTICS | • | | | • | | | | Forward Diode Voltage | V <sub>SD</sub> | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25°C | | 0.78 | 1.2 | V | | | | I <sub>S</sub> = 50 A | T <sub>J</sub> = 125°C | | 0.66 | | 1 | | Reverse Recovery Time | t <sub>RR</sub> | V <sub>GS</sub> = 0 V, dl/dt = 100 A/μs,<br>I <sub>S</sub> = 50 A | | | 83 | | ns | | Charge Time | ta | | | | 39.9 | | | | Discharge Time | t <sub>b</sub> | | | | 43.2 | | | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 142 | | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. Switching characteristics are independent of operating junction temperatures. #### **TYPICAL CHARACTERISTICS** Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage #### **TYPICAL CHARACTERISTICS** V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (V) $V_{DS} = 30 V$ 9 $T_J = 25^{\circ}C$ 8 I<sub>D</sub> = 50 A 6 5 $\mathsf{Q}_{\mathsf{GS}}$ 3 0 100 Q<sub>G</sub>, TOTAL GATE CHARGE (nC) Figure 8. Gate-to-Source vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Safe Operating Area Figure 12. I<sub>PEAK</sub> vs. Time in Avalanche # **TYPICAL CHARACTERISTICS** Figure 13. Thermal Characteristics 0.10 C 8 9 PIN 1 INDICATOR A 5 В SEE DETAIL A **DATE 24 NOV 2022** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. COPLANARITY APPLIES TO THE EXPOSED PADS AS WELL AS THE TERMINALS. - 4. DIMENSIONS D1, D2, E1 AND E2 DO NOT INCLUDE MOLD FLASH. - 5. SEATING PLANE IS DEFINED BY THE TERMINALS. "A1" IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | DIM | MILLIMETERS | | | | | |-----|-------------|----------|------|--|--| | | MIN | NOM | MAX | | | | Α | 0.95 | 1.00 | 1.05 | | | | A1 | 0.00 | 0.02 | 0.05 | | | | A3 | ( | ).20 REF | = | | | | р | 0.45 | 0.50 | 0.55 | | | | D | 4.90 | 5.00 | 5.10 | | | | D2 | 4.10 | 4.30 | 4.50 | | | | D3 | 3.16 | 3.26 | 3.36 | | | | Е | 5.90 | 6.00 | 6.10 | | | | E2 | 3.90 | 4.00 | 4.10 | | | | E3 | 2.95 | 3.05 | 3.15 | | | | E4 | 0.18 | 0.28 | 0.38 | | | | е | 1.27 BSC | | | | | | k | 1.40 REF | | | | | | L | 0.75 | 0.85 | 0.95 | | | | L1 | 0.18 | 0.28 | 0.38 | | | | L3 | 0.50 | 0.60 | 0.70 | | | #### FRONT VIEW **TOP VIEW** #### LAND PATTERN RECOMMENDATION \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS. PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXXXXX XXXXXX **AWLYWW** XXXX = Specific Device Code = Assembly Location WL = Wafer Lot = Year Code WW = Work Week Code \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON99041G | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TDFN9 5x6, 1.27P | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales