# **PCA9544A** # 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic Rev. 5 — 23 April 2014 **Product data sheet** # 1. General description The PCA9544A is a 1-of-4 bidirectional translating multiplexer, controlled via the I<sup>2</sup>C-bus. The SCL/SDA upstream pair fans out to four SCx/SDx downstream pairs, or channels. Only one SCx/SDx channel is selected at a time, determined by the contents of the programmable control register. Four interrupt inputs, INTO to INT3, one for each of the SCx/SDx downstream pairs, are provided. One interrupt output, INT, which acts as an AND of the four interrupt inputs, is provided. A power-on reset function puts the registers in their default state and initializes the I<sup>2</sup>C-bus state machine with no channels selected. The pass gates of the multiplexer are constructed such that the $V_{DD}$ pin can be used to limit the maximum high voltage which is passed by the PCA9544A. This allows the use of different bus voltages on each SCx/SDx pair, so that 1.8 V, 2.5 V or 3.3 V parts can communicate with 5 V parts without any additional protection. External pull-up resistors pull the bus up to the desired voltage level for each channel. All I/O pins are 5 V tolerant. ### 2. Features and benefits - 1-of-4 bidirectional translating multiplexer - I<sup>2</sup>C-bus interface logic; compatible with SMBus - 4 active LOW interrupt inputs - Active LOW interrupt output - 3 address pins allowing up to 8 devices on the I<sup>2</sup>C-bus - Channel selection via I<sup>2</sup>C-bus - Power-up with all multiplexer channels deselected - Low Ron switches - Allows voltage level translation between 1.8 V, 2.5 V, 3.3 V and 5 V buses - No glitch on power-up - Supports hot insertion - Low standby current - Operating power supply voltage range of 2.3 V to 5.5 V - 5 V tolerant Inputs - 0 Hz to 400 kHz clock frequency - ESD protection exceeds 2000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101 - Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA - Three packages offered: SO20, TSSOP20 and HVQFN20 ## 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 3. Ordering information Table 1. Ordering information | Type number | Topside | Package | | | | | | | | | | |-------------|-----------|---------|------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|--| | | marking | Name | Description | Version | | | | | | | | | PCA9544ABS | 9544A | HVQFN20 | plastic thermal enhanced very thin quad flat package; no leads; 20 terminals; body $5\times5\times0.85$ mm | SOT662-1 | | | | | | | | | PCA9544AD | PCA9544AD | SO20 | plastic small outline package; 20 leads; body width 7.5 mm | SOT163-1 | | | | | | | | | PCA9544APW | PA9544A | TSSOP20 | plastic thin shrink small outline package; 20 leads; body width 4.4 mm | SOT360-1 | | | | | | | | # 3.1 Ordering options Table 2. Ordering options | Type number | Orderable part number | Package | Packing method | Minimum order quantity | Temperature range | |-------------|-----------------------|---------|----------------------------------------------|------------------------|---------------------------------------------------------------------| | PCA9544ABS | PCA9544ABS,118 | HVQFN20 | Reel 13" Q1/T1 *Standard mark SMD | 6000 | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | | PCA9544AD | PCA9544AD,112 | SO20 | Standard marking * IC's tube - DSC bulk pack | 1520 | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | | | PCA9544AD,118 | SO20 | Reel 13" Q1/T1 *Standard mark SMD | 2000 | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | | PCA9544APW | PCA9544APW,112 | TSSOP20 | Standard marking * IC's tube - DSC bulk pack | 1875 | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | | | PCA9544APW,118 | TSSOP20 | Reel 13" Q1/T1<br>*Standard mark SMD | 2500 | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | ## 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 4. Block diagram 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 5. Pinning information ### 5.1 Pinning ## 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 5.2 Pin description Table 3. Pin description | Symbol | Pin | | Description | | | | | | |-----------------|---------------|--------------|------------------------------|--|--|--|--|--| | | SO20, TSSOP20 | HVQFN20 | | | | | | | | A0 | 1 | 19 | address input 0 | | | | | | | A1 | 2 | 20 | address input 1 | | | | | | | A2 | 3 | 1 | address input 2 | | | | | | | ĪNT0 | 4 | 2 | active LOW interrupt input 0 | | | | | | | SD0 | 5 | 3 | serial data 0 | | | | | | | SC0 | 6 | 4 | serial clock 0 | | | | | | | ĪNT1 | 7 | 5 | active LOW interrupt input 1 | | | | | | | SD1 | 8 | 6 | serial data 1 | | | | | | | SC1 | 9 | 7 | serial clock 1 | | | | | | | V <sub>SS</sub> | 10 | 8 <u>[1]</u> | supply ground | | | | | | | INT2 | 11 | 9 | active LOW interrupt input 2 | | | | | | | SD2 | 12 | 10 | serial data 2 | | | | | | | SC2 | 13 | 11 | serial clock 2 | | | | | | | ĪNT3 | 14 | 12 | active LOW interrupt input 3 | | | | | | | SD3 | 15 | 13 | serial data 3 | | | | | | | SC3 | 16 | 14 | serial clock 3 | | | | | | | ĪNT | 17 | 15 | active LOW interrupt output | | | | | | | SCL | 18 | 16 | serial clock line | | | | | | | SDA | 19 | 17 | serial data line | | | | | | | $V_{DD}$ | 20 | 18 | supply voltage | | | | | | <sup>[1]</sup> HVQFN20 package supply ground is connected to both $V_{SS}$ pin and exposed center pad. $V_{SS}$ pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad must be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias must be incorporated in the PCB in the thermal pad region. #### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 6. Functional description Refer to Figure 1 "Block diagram". #### 6.1 Device addressing Following a START condition the bus master must output the address of the slave it is accessing. The address of the PCA9544A is shown in <a href="Figure 5">Figure 5</a>. To conserve power, no internal pull-up resistors are incorporated on the hardware selectable address pins and they must be pulled HIGH or LOW. The last bit of the slave address defines the operation to be performed. When set to logic 1 a read is selected, while a logic 0 selects a write operation. #### 6.2 Control register Following the successful acknowledgement of the slave address, the bus master sends a byte to the PCA9544A which is stored in the Control register. If the PCA9544A receives multiple bytes, it saves the last byte received. This register can be written and read via the $I^2C$ -bus. #### 6.2.1 Control register definition A SCx/SDx downstream pair, or channel, is selected by the contents of the control register. This register is written after the PCA9544A has been addressed. The 3 LSBs of the control byte are used to determine which channel is to be selected. When a channel is selected, it will become active after a STOP condition has been placed on the I<sup>2</sup>C-bus. This ensures that all SCx/SDx lines are in a HIGH state when the channel is made active, so that no false conditions are generated at the time of connection. #### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic | | | | , | | oao. | 00.000 | ii, itoda | onamor otatao | | | | |------|------|------|------|----|------|--------|-----------|------------------------------------------------|--|--|--| | INT3 | INT2 | INT1 | INT0 | D3 | B2 | B1 | B0 | Command | | | | | Χ | Х | Χ | Х | Х | 0 | Х | Х | no channel selected | | | | | Χ | Х | Χ | Х | X | 1 | 0 | 0 | channel 0 enabled | | | | | Χ | Х | Χ | Х | X | 1 | 0 | 1 | channel 1 enabled | | | | | Χ | Х | Χ | Х | X | 1 | 1 | 0 | channel 2 enabled | | | | | Χ | Х | Х | Х | X | 1 | 1 | 1 | channel 3 enabled | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | no channel selected;<br>power-up default state | | | | Table 4. Control register: Write — channel selection; Read — channel status ### 6.3 Interrupt handling The PCA9544A provides 4 interrupt inputs, one for each channel and one open-drain interrupt output. When an interrupt is generated by any device, it is detected by the PCA9544A and the interrupt output is driven LOW. The channel need not be active for detection of the interrupt. A bit is also set in the control byte. Bits 7:4 of the control byte correspond to channel 3 to channel 0 of the PCA9544A, respectively. Therefore, if an interrupt is generated by any device connected to channel 2, the state of the interrupt inputs is loaded into the control register when a read is accomplished. Likewise, an interrupt on any device connected to channel 0 would cause bit 4 of the control register to be set on the read. The master can then address the PCA9544A and read the contents of the control byte to determine which channel contains the device generating the interrupt. The master can then reconfigure the PCA9544A to select this channel, and locate the device generating the interrupt and clear it. The interrupt clears when the device originating the interrupt clears. It should be noted that more than one device can be providing an interrupt on a channel, so it is up to the master to ensure that all devices on a channel are interrogated for an interrupt. If the interrupt function is not required, the interrupt inputs may be used as general-purpose inputs. If unused, interrupt inputs must be connected to $V_{\mbox{\scriptsize DD}}$ through a pull-up resistor. | INT3 | INT2 | INT1 | INT0 | D3 | B2 | B1 | В0 | Command | |------|------|------|------|----|----|----|----|---------------------------| | Х | Х | Х | 0 | Х | Х | Х | Х | no interrupt on channel 0 | | ^ | ^ | ^ | 1 | ^ | ^ | ^ | ^ | interrupt on channel 0 | | Х | Х | 0 | Х | Х | Х | Х | Х | no interrupt on channel 1 | | ^ | ^ | 1 | ^ | ^ | ^ | ^ | ^ | interrupt on channel 1 | | Х | 0 | Х | Х | Х | Х | Х | Х | no interrupt on channel 2 | | ^ | 1 | ^ | ^ | ^ | ^ | ^ | ^ | interrupt on channel 2 | | 0 | Х | Х | Х | Х | Х | Х | Х | no interrupt on channel 3 | | 1 | ^ | ^ | ^ | ^ | ^ | ^ | ^ | interrupt on channel 3 | Table 5. Control register read — interrupt **Remark:** Several interrupts can be active at the same time. For example: INT3 = 0, INT2 = 1, INT1 = 1, INT0 = 0, means that there is no interrupt on channel 0 and channel 3, and there is an interrupt on channel 1 and on channel 2. #### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic #### 6.4 Power-on reset When power is applied to $V_{DD}$ , an internal Power-On Reset (POR) holds the PCA9544A in a reset condition until $V_{DD}$ has reached $V_{POR}$ . At this point, the reset condition is released and the PCA9544A registers and I<sup>2</sup>C-bus state machine are initialized to their default states (all zeroes), causing all the channels to be deselected. Thereafter, $V_{DD}$ must be lowered below 0.2 V for at least 5 $\mu$ s in order to reset the device. ### 6.5 Voltage translation The pass gate transistors of the PCA9544A are constructed such that the $V_{DD}$ voltage can be used to limit the maximum voltage that is passed from one $I^2C$ -bus to another. <u>Figure 7</u> shows the voltage characteristics of the pass gate transistors (note that the graph was generated using the data specified in <u>Section 12 "Dynamic characteristics"</u> of this data sheet). In order for the PCA9544A to act as a voltage translator, the $V_{o(sw)}$ voltage should be equal to, or lower than the lowest bus voltage. For example, if the main bus was running at 5 V, and the downstream buses were 3.3 V and 2.7 V, then $V_{o(sw)}$ should be equal to or below 2.7 V to effectively clamp the downstream bus voltages. Looking at <u>Figure 7</u>, we see that $V_{o(sw)(max)}$ is at 2.7 V when the PCA9544A supply voltage is 3.5 V or lower so the PCA9544A supply voltage could be set to 3.3 V. Pull-up resistors can then be used to bring the bus voltages to their appropriate levels (see <u>Figure 14</u>). More Information can be found in Application Note AN262, PCA954X family of I<sup>2</sup>C/SMBus multiplexers and switches. 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic ## 7. Characteristics of the I<sup>2</sup>C-bus The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy. #### 7.1 Bit transfer One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 8). #### 7.2 START and STOP conditions Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P) (see <u>Figure 9</u>). #### 7.3 System configuration A device generating a message is a 'transmitter', a device receiving is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' (see <u>Figure 10</u>). #### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic #### 7.4 Acknowledge The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of 8 bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also, a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse; set-up and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition. ## 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic #### 7.5 Bus transactions ## 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 8. Application design-in information (1) If the device generating the interrupt has an open-drain output structure or can be 3-stated, a pull-up resistor is required. If the device generating the interrupt has a totem pole output structure and cannot be 3-stated, a pull-up resistor is not required. The interrupt inputs should not be left floating. Fig 14. Typical application ## 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 9. Limiting values Table 6. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to ground ( $V_{SS} = 0 \text{ V}$ ).[1] | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------|------------------------------|------------|------|------|------| | $V_{DD}$ | supply voltage | | -0.5 | +7.0 | V | | VI | input voltage | | -0.5 | +7.0 | V | | l <sub>l</sub> | input current | | - | ±20 | mA | | Io | output current | | - | ±25 | mA | | I <sub>DD</sub> | supply current | | - | ±100 | mA | | I <sub>SS</sub> | ground supply current | | - | ±100 | mA | | P <sub>tot</sub> | total power dissipation | | - | 400 | mW | | T <sub>j(max)</sub> | maximum junction temperature | [1] | - | 125 | °C | | T <sub>stg</sub> | storage temperature | | -60 | +150 | °C | | T <sub>amb</sub> | ambient temperature | operating | -40 | +85 | °C | <sup>[1]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 125 °C. #### 10. Thermal characteristics Table 7. Thermal characteristics | Symbol | Parameter | Conditions | Тур | Unit | |---------------|----------------------------------|-----------------|-----|------| | $R_{th(j-a)}$ | thermal resistance from junction | HVQFN20 package | 32 | °C/W | | | to ambient | SO20 package | 90 | °C/W | | | | TSSOP20 package | 146 | °C/W | ### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 11. Static characteristics Table 8. Static characteristics at $V_{DD} = 2.3 \text{ V}$ to 3.6 V $V_{SS} = 0 \text{ V}$ ; $T_{amb} = -40 \text{ °C}$ to +85 °C; unless otherwise specified. See <u>Table 9</u> for $V_{DD} = 4.5 \text{ V}$ to 5.5 V.[1] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-----------------------------|------------------------------------------------------------------------------------------------------------|--------------------|-----|---------------------|------| | Supply | | | | | ' | | | $V_{DD}$ | supply voltage | | 2.3 | - | 3.6 | V | | I <sub>DD</sub> | supply current | operating mode; $V_{DD}$ = 3.6 V;<br>no load; $V_{I}$ = $V_{DD}$ or $V_{SS}$ ;<br>$f_{SCL}$ = 100 kHz | - | 10 | 30 | μΑ | | I <sub>stb</sub> | standby current | standby mode; $V_{DD} = 3.6 \text{ V}$ ; no load; $V_{I} = V_{DD}$ or $V_{SS}$ ; $f_{SCL} = 0 \text{ kHz}$ | - | 0.1 | 1 | μА | | V <sub>POR</sub> | power-on reset voltage | no load; $V_I = V_{DD}$ or $V_{SS}$ | l - | 1.5 | 2.1 | V | | Input SCI | _; input/output SDA | | | | ' | | | V <sub>IL</sub> | LOW-level input voltage | | -0.5 | - | +0.3V <sub>DD</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>DD</sub> | - | 6 | V | | I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V | 3 | 7 | - | mΑ | | | | V <sub>OL</sub> = 0.6 V | 6 | 10 | - | mΑ | | IL | leakage current | $V_I = V_{DD}$ or $V_{SS}$ | -1 | - | +1 | μΑ | | Ci | input capacitance | $V_I = V_{SS}$ | - | 10 | 13 | pF | | Select in | outs A0 to A2, INTO to INT3 | | | | ' | | | V <sub>IL</sub> | LOW-level input voltage | | -0.5 | - | +0.3V <sub>DD</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>DD</sub> | - | 6 | V | | ILI | input leakage current | $V_I = V_{DD}$ or $V_{SS}$ | -1 | - | +1 | μΑ | | Ci | input capacitance | $V_I = V_{SS}$ | - | 1.6 | 3 | pF | | Pass gate | e | | | | ' | | | R <sub>on</sub> | ON-state resistance | $V_{DD} = 3.0 \text{ V to } 3.6 \text{ V}; V_{O} = 0.4 \text{ V};$ $I_{O} = 15 \text{ mA}$ | 5 | 11 | 30 | Ω | | | | $V_{DD} = 2.3 \text{ V to } 2.7 \text{ V; } V_{O} = 0.4 \text{ V;}$ $I_{O} = 10 \text{ mA}$ | 7 | 16 | 55 | Ω | | V <sub>o(sw)</sub> | switch output voltage | $V_{i(sw)} = V_{DD} = 3.3 \text{ V}; I_{o(sw)} = -100 \mu\text{A}$ | - | 1.9 | - | V | | | | $V_{i(sw)} = V_{DD} = 3.0 \text{ V to } 3.6 \text{ V};$<br>$I_{o(sw)} = -100 \mu\text{A}$ | 1.6 | - | 2.8 | V | | | | $V_{i(sw)} = V_{DD} = 2.5 \text{ V}; I_{o(sw)} = -100 \mu\text{A}$ | - | 1.5 | - | V | | | | $V_{i(sw)} = V_{DD} = 2.3 \text{ V to } 2.7 \text{ V};$<br>$I_{o(sw)} = -100 \mu\text{A}$ | 1.1 | - | 2.0 | V | | IL | leakage current | $V_I = V_{DD}$ or $V_{SS}$ | -1 | - | +1 | μΑ | | C <sub>io</sub> | input/output capacitance | $V_I = V_{SS}$ | - | 3 | 5 | pF | | INT outpu | ıt | | + | | | 1 | | I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V | 3 | 7 | - | mA | | I <sub>OH</sub> | HIGH-level output current | | - | - | +10 | μΑ | <sup>[1]</sup> For operation between published voltage ranges, refer to worst case parameter in both ranges. <sup>[2]</sup> In order to reset part, $V_{DD}$ must be lowered to 0.2 V for at least 5 $\mu s.$ **PCA9544A NXP Semiconductors** ### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic Table 9. Static characteristics at $V_{DD}$ = 4.5 V to 5.5 V $V_{SS}$ = 0 V; $T_{amb}$ = -40 °C to +85 °C; unless otherwise specified. See <u>Table 8</u> for $V_{DD}$ = 2.3 V to 3.6 V.[1] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------|-----|---------------------|------| | Supply | | | | | <u> </u> | | | $V_{DD}$ | supply voltage | | 4.5 | - | 5.5 | V | | I <sub>DD</sub> | supply current | operating mode; $V_{DD} = 5.5 \text{ V}$ ;<br>no load; $V_{I} = V_{DD}$ or $V_{SS}$ ;<br>$f_{SCL} = 100 \text{ kHz}$ | - | 25 | 100 | μΑ | | I <sub>stb</sub> | standby current | standby mode; $V_{DD}$ = 5.5 V; no load; $V_{I}$ = $V_{DD}$ or $V_{SS}$ ; $f_{SCL}$ = 0 kHz | - | 0.3 | 1 | μА | | $V_{POR}$ | power-on reset voltage | no load; V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub> | [2] _ | 1.7 | 2.1 | V | | Input SC | L; input/output SDA | | | | ' | | | V <sub>IL</sub> | LOW-level input voltage | | -0.5 | - | +0.3V <sub>DD</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | $0.7V_{DD}$ | - | 6 | V | | I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V | 3 | - | - | mA | | | | V <sub>OL</sub> = 0.6 V | 6 | - | - | mA | | IL | leakage current | $V_I = V_{DD}$ or $V_{SS}$ | -1 | - | +1 | μΑ | | Ci | input capacitance | $V_I = V_{SS}$ | - | 12 | 13 | pF | | Select in | puts A0 to A2, INT0 to INT3 | | | | | | | V <sub>IL</sub> | LOW-level input voltage | | -0.5 | - | +0.3V <sub>DD</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>DD</sub> | - | 6 | V | | I <sub>LI</sub> | input leakage current | pin at V <sub>DD</sub> or V <sub>SS</sub> | -1 | - | +1 | μΑ | | Ci | input capacitance | $V_I = V_{SS}$ | - | 2 | 5 | pF | | Pass gat | te | | | | | | | R <sub>on</sub> | ON-state resistance | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}; V_{O} = 0.4 \text{ V};$ $I_{O} = 15 \text{ mA}$ | 4 | 9 | 24 | Ω | | V <sub>o(sw)</sub> | switch output voltage | $V_{i(sw)} = V_{DD} = 5.0 \text{ V}; I_{o(sw)} = -100 \mu\text{A}$ | - | 3.6 | - | V | | | | $V_{i(sw)} = V_{DD} = 4.5 \text{ V to } 5.5 \text{ V};$<br>$I_{o(sw)} = -100 \mu\text{A}$ | 2.6 | - | 4.5 | V | | IL | leakage current | $V_I = V_{DD}$ or $V_{SS}$ | -1 | - | +1 | μΑ | | C <sub>io</sub> | input/output capacitance | $V_I = V_{SS}$ | - | 3 | 5 | pF | | INT outp | ut | | , | 1 | 1 | | | I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V | 3 | - | - | mA | | I <sub>OH</sub> | HIGH-level output current | | - | - | +10 | μΑ | <sup>[1]</sup> For operation between published voltage ranges, refer to worst case parameter in both ranges. <sup>[2]</sup> In order to reset part, $V_{DD}$ must be lowered to 0.2 V for at least 5 $\mu s.$ ### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 12. Dynamic characteristics Table 10. Dynamic characteristics | Symbol | Parameter | Conditions | | d-mode<br>bus | Fast-mode I <sup>2</sup> | Unit | | |----------------------------|-------------------------------------------------------------------|-----------------------------------|------|---------------|----------------------------|--------|-----| | | | | Min | Max | Min | Max | | | t <sub>PD</sub> | propagation delay | from SDA to SDx,<br>or SCL to SCx | - | 0.3[1] | - | 0.3[1] | ns | | f <sub>SCL</sub> | SCL clock frequency | | 0 | 100 | 0 | 400 | kHz | | t <sub>BUF</sub> | bus free time between a STOP and START condition | | 4.7 | - | 1.3 | - | μS | | t <sub>HD;STA</sub> | hold time (repeated) START condition | [2] | 4.0 | - | 0.6 | - | μS | | t <sub>LOW</sub> | LOW period of the SCL clock | | 4.7 | - | 1.3 | - | μS | | t <sub>HIGH</sub> | HIGH period of the SCL clock | | 4.0 | - | 0.6 | - | μS | | t <sub>SU;STA</sub> | set-up time for a repeated START condition | | 4.7 | - | 0.6 | - | μS | | t <sub>SU;STO</sub> | set-up time for STOP condition | | 4.0 | - | 0.6 | - | μS | | t <sub>HD;DAT</sub> | data hold time | | 0[3] | 3.45 | 0[3] | 0.9 | μS | | t <sub>SU;DAT</sub> | data set-up time | | 250 | - | 100 | - | ns | | t <sub>r</sub> | rise time of both SDA and SCL signals | | - | 1000 | 20 + 0.1C <sub>b</sub> [4] | 300 | ns | | t <sub>f</sub> | fall time of both SDA and SCL signals | | - | 300 | 20 + 0.1C <sub>b</sub> [4] | 300 | ns | | C <sub>b</sub> | capacitive load for each bus line | | - | 400 | - | 400 | pF | | t <sub>SP</sub> | pulse width of spikes that must be suppressed by the input filter | | - | 50 | - | 50 | ns | | t <sub>VD;DAT</sub> | data valid time | HIGH-to-LOW [5] | - | 1 | - | 1 | μS | | | | LOW-to-HIGH [5] | - | 0.6 | - | 0.6 | μS | | t <sub>VD;ACK</sub> | data valid acknowledge time | | - | 1 | - | 1 | μS | | INT | | | | • | • | | | | t <sub>v(INTnN-INTN)</sub> | valid time from INTn to INT signal | <u>[5]</u> | - | 4 | - | 4 | μS | | t <sub>d(INTnN-INTN)</sub> | delay time from INTn to INT inactive | <u>[5]</u> | - | 2 | - | 2 | μS | | t <sub>w(rej)L</sub> | LOW-level rejection time | INTn inputs [5] | 1 | - | 1 | - | μS | | t <sub>w(rej)H</sub> | HIGH-level rejection time | INTn inputs [5] | 0.5 | - | 0.5 | - | μS | <sup>[1]</sup> Pass gate propagation delay is calculated from the 20 $\Omega$ typical R<sub>on</sub> and the 15 pF load capacitance. <sup>[2]</sup> After this period, the first clock pulse is generated. <sup>[3]</sup> A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IH(min)</sub> of the SCL signal) in order to bridge the undefined region of the falling edge of SCL. <sup>[4]</sup> $C_b = total$ capacitance of one bus line in pF. <sup>[5]</sup> Measurements taken with 1 $k\Omega$ pull-up resistor and 50 pF load. ## 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic ### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 13. Package outline SO20: plastic small outline package; 20 leads; body width 7.5 mm SOT163-1 #### Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. | OUTLINE<br>VERSION | | REFER | EUROPEAN | ISSUE DATE | | | |--------------------|--------|--------|----------|------------|------------|----------------------------------| | | IEC | JEDEC | JEITA | | PROJECTION | 155UE DATE | | SOT163-1 | 075E04 | MS-013 | | | | <del>-99-12-27</del><br>03-02-19 | Fig 16. Package outline SOT163-1 (SO20) A9544A All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved. **PCA9544A NXP Semiconductors** ## 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm SOT360-1 | UNIT | A<br>max. | <b>A</b> <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | С | D <sup>(1)</sup> | E (2) | е | HE | L | Lp | Q | ٧ | w | у | Z <sup>(1)</sup> | θ | | |------|-----------|-----------------------|----------------|----------------|----------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|--| | mm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2 | 8°<br>0° | | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | | REFERENCES | | | EUROPEAN | ISSUE DATE | |-----|------------|-------|--|------------|---------------------------------| | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | MO-153 | | | | <del>99-12-27</del><br>03-02-19 | | _ | IEC | | | | IEC JEDEC JEHA | Fig 17. Package outline SOT360-1 (TSSOP20) All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved. ### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic SOT662-1 Fig 18. Package outline SOT662-1 (HVQFN20) PCA9544A All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved. #### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 14. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description". #### 14.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. ### 14.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - Through-hole components - Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - · Board specifications, including the board finish, solder masks and vias - · Package footprints, including solder thieves and orientation - The moisture sensitivity level of the packages - Package placement - Inspection and repair - Lead-free soldering versus SnPb soldering #### 14.3 Wave soldering Key characteristics in wave soldering are: - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - Solder bath specifications, including temperature and impurities #### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic ## 14.4 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 19</u>) than a SnPb process, thus reducing the process window - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 11 and 12 Table 11. SnPb eutectic process (from J-STD-020D) | Package thickness (mm) | Package reflow temperature (°C) | | | |------------------------|---------------------------------|-------|--| | | Volume (mm³) | | | | | < 350 | ≥ 350 | | | < 2.5 | 235 | 220 | | | ≥ 2.5 | 220 | 220 | | Table 12. Lead-free process (from J-STD-020D) | Package thickness (mm) | Package reflow temperature (°C) Volume (mm³) | | | | |------------------------|----------------------------------------------|-----|-----|-----| | | | | | | | | < 1.6 | 260 | 260 | 260 | | 1.6 to 2.5 | 260 | 250 | 245 | | | > 2.5 | 250 | 245 | 245 | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 19. ## 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description". ### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 15. Soldering: PCB footprints #### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic Fig 22. PCB footprint for SOT360-1 (TSSOP20); reflow soldering #### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic Fig 23. PCB footprint for SOT662-1 (HVQFN20); reflow soldering # 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 16. Abbreviations Table 13. Abbreviations | Acronym | Description | |----------------------|------------------------------| | CDM | Charged-Device Model | | ESD | ElectroStatic Discharge | | НВМ | Human Body Model | | I/O | Input/Output | | I <sup>2</sup> C-bus | Inter-Integrated Circuit bus | | LSB | Least Significant Bit | | PCB | Printed-Circuit Board | | POR | Power-On Reset | | SMBus | System Management Bus | # 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 17. Revision history #### Table 14. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | |----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PCA9544A v.5 | 20140423 | Product data sheet | - | PCA9544A v.4 | | | PCA9544A v.5 Modifications: | <ul> <li>Section 2 "Feature Table 1 "Ordering quantity" columns of the command comman</li></ul> | ures and benefits", 16th bullet item in information": added "Topside may options": added "Orderable part instructions. I register: Write — channel selectionel 3 enabled corrected from "0" in item. | arking" column number", "Packing met on; Read — channel st to "X" (correction to do d sentence: corrected fi et the device, V <sub>DD</sub> mus ly; no change to device max)" 6 V": s" T3": Max value for V <sub>IH</sub> ation only; no change to 5 V": s" | V MM per JESD22-A115" thod", and "Minimum order tatus": value for INT0, cumentation only; rom "V <sub>DD</sub> must be lowered at be lowered below 0.2 V b) corrected from o device) | | | | <ul> <li><u>Figure 15 "Definition of timing on the I<sup>2</sup>C-bus"</u> updated (added 0.3 × V<sub>DD</sub> and 0.7 × V<sub>DD</sub> reference lines)</li> <li>Added Section 15 "Soldering: PCB footprints"</li> </ul> | | | | | | PCA9544A v.4 | 20090615 | Product data sheet | - | PCA9544A v.3 | | | PCA9544A v.3 | 20081124 | Product data sheet | - | PCA9544A v.2 | | | PCA9544A v.2<br>(9397 750 13931) | 20040929 | Product data sheet | - | PCA9544A v.1 | | | PCA9544A v.1<br>(9397 750 13301) | 20040728 | Objective data sheet | - | - | | #### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 18. Legal information #### 18.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 18.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 18.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. PCA9544A All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved. 29 of 31 ### 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. #### 18.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP Semiconductors N.V. #### 19. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com **PCA9544A NXP Semiconductors** ## 4-channel I<sup>2</sup>C-bus multiplexer with interrupt logic # 20. Contents | 1 | General description | . 1 | |------------------------|---------------------------------------------|-----------| | 2 | Features and benefits | . 1 | | 3 | Ordering information | . 2 | | 3.1 | Ordering options | . 2 | | 4 | Block diagram | . 3 | | 5 | Pinning information | | | 5.1 | Pinning | | | 5.2 | Pin description | | | 6 | Functional description | | | 6.1 | Device addressing | | | 6.2 | Control register | | | 6.2.1 | Control register definition | | | 6.3 | Interrupt handling | | | 6.4 | Power-on reset | | | 6.5 | Voltage translation | | | 7 | Characteristics of the I <sup>2</sup> C-bus | | | 7.1 | Bit transfer | | | 7.2 | START and STOP conditions | | | 7.3<br>7.4 | System configuration | . 9<br>10 | | 7. <del>4</del><br>7.5 | Acknowledge | 11 | | 7.5<br><b>8</b> | Application design-in information | 12 | | 9 | | 13 | | • | Limiting values | | | 10 | Thermal characteristics | 13 | | 11 | Static characteristics | 14 | | 12 | Dynamic characteristics | 16 | | 13 | Package outline | 18 | | 14 | Soldering of SMD packages | 21 | | 14.1 | <u> </u> | 21 | | 14.2 | Wave and reflow soldering | 21 | | 14.3<br>14.4 | Wave soldering | 21<br>22 | | 14.4 | Reflow soldering | | | . • | Soldering: PCB footprints | 24 | | 16 | Abbreviations | 27 | | 17 | Revision history | 28 | | 18 | Legal information | 29 | | 18.1 | Data sheet status | 29 | | 18.2 | Definitions | 29 | | 18.3<br>18.4 | Disclaimers | 29 | | _ | Trademarks | 30 | | 19 | Contact information | 30 | | 20 | Contents | 31 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP Semiconductors N.V. 2014. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 23 April 2014 Document identifier: PCA9544A