NOT RECOMMENDED FOR NEW DESIGNS NO RECOMMENDED REPLACEMENT contact our Technical Support Center at 1-888-INTERSIL or www.intersil.com/tsc # DATASHEET FN7100 Rev 5.00 March 9, 2006 ### EL7581 3-Channel DC/DC Converter The EL7581 is a 3-channel DC/DC converter IC which is designed primarily for use in TFT/LCD applications. It features a PWM boost converter with 2.7V to 14V input capability and 5V to 17V output, which powers the column drivers and provides up to 720mA @12V, 570mA @ 15V from 5V input. A pair of charge pump control circuits provide regulated outputs of $\rm V_{ON}$ and $\rm V_{OFF}$ supplies at 8V to 40V and -5V to -40V, respectively, each at up to 60mA. The EL7581 features adjustable switching frequency, adjustable soft start, and a separate output $V_{ON}$ enable control to allow selection of supply start-up sequence. An over-temperature feature is provided to allow the IC to be automatically protected from excessive power dissipation. The EL7581 is available in a 20 Ld HTSSOP package and is specified for operation over the full -40°C to +85°C temperature range. ### Ordering Information | - · · · · · · · · · · · · · · · · · · · | | | | | | | |-----------------------------------------|-----------------|-------------|---------------------------|---------------|--|--| | PART<br>NUMBER | PART<br>MARKING | TAPE & REEL | PACKAGE | PKG.<br>DWG.# | | | | EL7581IRE | 7581IRE | - | 20 Ld HTSSOP | MDP0048 | | | | EL7581IRE-T7 | 7581IRE | 7" | 20 Ld HTSSOP | MDP0048 | | | | EL7581IRE-T13 | 7581IRE | 13" | 20 Ld HTSSOP | MDP0048 | | | | EL7581IREZ<br>(Note) | 7581IREZ | - | 20 Ld HTSSOP<br>(Pb-Free) | MDP0048 | | | | EL7581IREZ-T7<br>(Note) | 7581IREZ | 7" | 20 Ld HTSSOP<br>(Pb-Free) | MDP0048 | | | | EL7581IREZ-T13<br>(Note) | 7581IREZ | 13" | 20 Ld HTSSOP<br>(Pb-Free) | MDP0048 | | | NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### Features - · TFT/LCD display supply - Boost regulator - VON charge pump - VOFF charge pump - 2.7V to 14V V<sub>IN</sub> supply - 5V < V<sub>BOOST</sub> < 17V</li> - 5V < V<sub>ON</sub> < 40V</li> - -40V < V<sub>OFF</sub> < 0V - V<sub>BOOST</sub> = 12V @ 720mA - V<sub>BOOST</sub> = 15V @ 570mA - · High frequency, small inductor DC/DC boost circuit - · Over 90% efficient DC/DC boost converter capability - · Adjustable frequency - · Adjustable soft-start - · Adjustable outputs - · Small parts count - Pb-free plus anneal available (RoHS compliant) # **Applications** - · TFT-LCD panels - PDAs #### **Pinout** <sup>\*</sup>Refer to PCB layout guideline. ### **Absolute Maximum Ratings** $(T_A = 25^{\circ}C)$ | V <sub>IN</sub> Input Voltage14V | Storage Temperature | |--------------------------------------------------------|--------------------------------------------| | V <sub>DDB</sub> , V <sub>DDP</sub> , V <sub>DDN</sub> | Die Junction Temperature | | LX Voltage | Power Dissipation See Curves | | Maximum Continuous Output Current | Operating Ambient Temperature40°C to +85°C | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ ### **Electrical Specifications** $V_{IN}$ = 3.3V, $V_{BOOST}$ = 12V, $R_{OSC}$ = 100k $\Omega$ , $T_A$ = 25°C Unless Otherwise Specified. | PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------------------|-------------------------------|-----------------------------------------------------------|-------|-------|-------|------|--| | DC/DC BOOST CONVERTER | | | | | | | | | IQ1_B | Quiescent Current - Shut-down | ENBN = ENP = 0V | | 0.8 | 10 | μΑ | | | IQ2_B | Quiescent Current - Switching | ENBN = V <sub>DDB</sub> | | 4.8 | 8 | mA | | | V(FBB) | Feedback Voltage | | 1.275 | 1.300 | 1.325 | ٧ | | | V <sub>REF</sub> | Reference Voltage | | 1.260 | 1.310 | 1.360 | ٧ | | | V <sub>ROSC</sub> | Oscillator Set Voltage | | 1.260 | 1.325 | 1.390 | ٧ | | | I(FBB) | Feedback Input Bias Current | | | 0.1 | | μΑ | | | $V_{\text{DDB}}$ | Boost Converter Supply Range | | 2.7 | | 17 | ٧ | | | D <sub>MAX</sub> | Maximum Duty Cycle | | 85 | 92 | | % | | | I(LX) <sub>MAX</sub> | Peak Internal FET Current | | | 2.75 | | Α | | | R <sub>DS-ON</sub> | Switch On Resistance | at V <sub>BOOST</sub> = 10V, I(LX) total = 500mA | | 0.15 | | Ω | | | I <sub>LEAK-SWITCH</sub> | Switch Leakage Current | I(LX) total | | | 2 | μΑ | | | V <sub>BOOST</sub> | Output Range | V <sub>BOOST</sub> > V <sub>IN</sub> + V <sub>DIODE</sub> | 5 | | 17 | ٧ | | | $\Delta V_{BOOST}/\Delta V_{IN}$ | Line Regulation | 2.7V < V <sub>IN</sub> < 13.2V, V <sub>BOOST</sub> = 15V | | 0.1 | | % | | | ΔV <sub>BOOST</sub> /ΔI <sub>O1</sub> | Load Regulation | 50mA < I <sub>O1</sub> < 300mA | | 0.5 | | % | | | F <sub>OSC-RANGE</sub> | Frequency Range | R <sub>OSC</sub> range = 240kΩ to $60$ kΩ | 200 | | 1000 | kHz | | | F <sub>OSC1</sub> | Switching Frequency | R <sub>OSC</sub> = 100kΩ | 620 | 680 | 750 | kHz | | | POSITIVE REGI | ULATED CHARGE PUMP (VON) | <u>'</u> | I | 1 | 1 | | | Most positive VON output depends on the magnitude of the VDDP input voltage (normally connected to VBOOST) and the external component configuration (doubler or tripler) | $V_{DDP}$ | Supply Input for Positive Charge Pump | Usually connected to V <sub>BOOST</sub> output | 5 | | 17 | V | |------------------------|---------------------------------------|-------------------------------------------------------|----------------------|-------|-------|------| | IQ1(V <sub>DDP</sub> ) | Quiescent Current - Shut-down | ENP = 0V | | 11.5 | 20 | μA | | IQ2(V <sub>DDP</sub> ) | Quiescent Current - Switching | ENBN = ENP = V <sub>DDB</sub> | | 2.3 | 5 | mA | | V(FBP) | Feedback Reference Voltage | | 1.245 | 1.310 | 1.375 | V | | I(FBP) | Feedback Input Bias Current | | | 0.1 | | μA | | I(DRVP) | RMS DRVP Output Current | V <sub>DDP</sub> = 12V | | 60 | | mA | | | | V <sub>DDP</sub> = 6V | 15 | | | mA | | ILR_V <sub>ON</sub> | Load Regulation | 5mA < I <sub>L</sub> < 15mA | -0.5 | 0.03 | 0.5 | %/mA | | F <sub>PUMP</sub> | Charge Pump Frequency | Frequency set by R <sub>OSC</sub> - see boost section | 0.5*F <sub>OSC</sub> | | | | # $\textbf{Electrical Specifications} \qquad \text{$V_{IN}$ = $3.3$V, $V_{BOOST}$ = $12$V, $R_{OSC}$ = $100$k$\Omega, $T_{A}$ = $25^{\circ}$C Unless Otherwise Specified. (\textbf{Continued}) $T_{A}$ = $100$k$\Omega, $100$ k\$\text{\$T\_{A}\$}\$ = \$100\$k\$\text{\$T\_{A}\$}\$ \$100\$k\$\text{\$T\_ | PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------------|------------------------------------------------------------|----------------------|------------|-------------|---------| | | | ne V <sub>DDN</sub> input voltage (normally connected to \ | / <sub>BOOST</sub> ) | and the ex | cternal cor | nponent | | V <sub>DDN</sub> | Supply Input for Negative Charge Pump | Usually connected to V <sub>BOOST</sub> output | 5 | | 17 | V | | IQ1(V <sub>DDN</sub> ) | Quiescent Current - Shut-down | ENBN = 0V | | 1.2 | 10 | μA | | IQ2(V <sub>DDN</sub> ) | Quiescent Current - Switching | ENBN = V <sub>DDB</sub> | | 2.3 | 5 | mA | | V(FBN) | Feedback Reference Voltage | | -80 | 0 | +80 | mV | | I(FBN) | Feedback Input Bias Current | Magnitude of input bias | | 0.1 | | μΑ | | I(DRVN) | RMS DRVN Output Current | V <sub>DDN</sub> = 12V | | 60 | | mA | | | | V <sub>DDN</sub> = 6V | 15 | | | mA | | ILR_V <sub>OFF</sub> | Load Regulation | -15mA < I <sub>L</sub> < -5mA | -0.5 | 0.03 | 0.5 | %/mA | | F <sub>PUMP</sub> | Charge Pump Frequency | Frequency set by R <sub>OSC</sub> - see boost section | 0.5*F <sub>OSC</sub> | | | | | ENABLE CONTI | ROL LOGIC | | I | | | - | | V <sub>HI-ENX</sub> | Enable Input High Threshold | X = "BN", "P" | 1.4 | | | V | | V <sub>LO-ENX</sub> | Enable Input Low Threshold | X = "BN", "P" | | | 0.6 | ٧ | | IL(EN"X") | Logic Low Bias Current | X = "BN", "P" = 0V | | 0.1 | | μA | | IL(ENBN) | Logic High Bias Current | ENBN = 5V | | 7.5 | 15 | μA | | IL(ENP) | Logic High Bias Current | ENP = 5V | | 3.3 | 7.5 | μA | | OVER-TEMPER | ATURE PROTECTION | , | 1 | 1 | 1 | | | T <sub>OT</sub> | Over-temperature Threshold | | | 130 | | °C | | T <sub>HYS</sub> | Over-temperature Hysteresis | | | 40 | | °C | # **Pin Descriptions** I = Input, O = Output, S = Supply | PIN NUMBER | PIN NAME | PIN TYPE | PIN FUNCTION | | |------------|----------|----------|------------------------------------------------------------------------------------------------------------------------|--| | 1 | VSSB | S | Ground for DC/DC boost and reference circuits; chip substrate | | | 2 | SS | 1 | Soft-start input; the capacitor connected to this pin sets the current limited start time | | | 3 | FBB | 1 | Voltage feedback input for boost circuit; determines boost output voltage, V <sub>BOOST</sub> | | | 4 | VDDB | S | Positive supply input for DC/DC boost circuits | | | 5 | LX | 0 | Boost regulator inductor drive connected to drain of internal NFET | | | 6 | LX | 0 | Boost regulator inductor drive connected to drain of internal NFET | | | 7 | LX | 0 | Boost regulator inductor drive connected to drain of internal NFET | | | 8 | DRVN | 0 | Driver output for the external generation of negative charge pump voltage, V <sub>OFF</sub> | | | 9 | VDDN | S | Positive supply for input for V <sub>OFF</sub> generator | | | 10 | FBN | 1 | Voltage feedback input to determine negative charge pump output, V <sub>OFF</sub> | | | 11 | VSSP | S | Negative supply pin for both the positive and negative charge pumps | | | 12 | FBP | 1 | Voltage feedback to determine positive charge pump output, V <sub>ON</sub> | | | 13 | VDDP | S | Positive supply input for V <sub>ON</sub> generator | | | 14 | DRVP | 0 | Voltage driver output for the external generation of positive charge pump, V <sub>ON</sub> | | | 15 | PGND | 0 | Power ground, connected to source of internal NFET | | | 16 | PGND | 0 | Power ground, connected to source of internal NFET | | | 17 | VREF | 1 | Voltage reference for charge pump circuits; decouple to ground | | | 18 | ENBN | I | Enable pin for boost (V <sub>BOOST</sub> generation) and negative charge pump (V <sub>OFF</sub> generation active high | | | 19 | ENP | 1 | Enable for DRVP (V <sub>ON</sub> generation); active high | | | 20 | ROSC | I | Connected to an external resistor to ground; sets the switching frequency of the DC/DC boos | | # **Typical Performance Curves** FIGURE 1. EFFICIENCY vs I<sub>OUT</sub> FIGURE 3. EFFICIENCY vs I<sub>OUT</sub> FIGURE 5. LOAD REGULATION FIGURE 2. EFFICIENCY vs I<sub>OUT</sub> FIGURE 4. EFFICIENCY vs I<sub>OUT</sub> FIGURE 6. LOAD REGULATION FIGURE 7. LOAD REGULATION FIGURE 9. $V_{ON}$ vs $I_{ON}$ FIGURE 11. F<sub>S</sub> vs R<sub>OSC</sub> FIGURE 8. LOAD REGULATION FIGURE 10. VOFF vs IOFF FIGURE 12. SWITCHING PERIOD vs $R_{\mbox{OSC}}$ FIGURE 13. $F_S$ vs $V_{DDB}$ FIGURE 15. BOOST STAGE FIGURE 17. V<sub>ON</sub> RIPPLE FIGURE 14. $V_{REF}$ vs TEMPERATURE FIGURE 16. V<sub>ON</sub> RIPPLE FIGURE 18. V<sub>OFF</sub> RIPPLE FIGURE 19. V<sub>OFF</sub> RIPPLE FIGURE 21. START-UP VOLTAGE AND CURRENT FIGURE 23. POWER-UP, NO DELAY RC NETWORK ON ENABLE PINS FIGURE 20. BOOST CONVERTER TRANSIENT RESPONSE FIGURE 22. START-UP VOLTAGE AND CURRENT FIGURE 24. POWER-DOWN, NO DELAY RC NETWORK ON ENABLE PINS FIGURE 25. POWER-DOWN, 100K AND 0.1µF DELAY NETWORK ON ENP FIGURE 27. LX WAVEFORM - DISCONTINUOUS MODE FIGURE 29. 20-PIN HTSSOP THERMAL RESISTANCE vs PCB AREA, NO AIR FLOW FIGURE 26. POWER-UP, 100K AND $0.1\mu F$ DELAY NETWORK ON ENP FIGURE 28. LX WAVEFORM - CONTINUOUS MODE FIGURE 30. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE FIGURE 31. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE # **Block Diagram** ### Applications Information The EL7581 is high efficiency multiple output power solution designed specifically for thin-film transistor (TFT) liquid crystal display (LCD) applications. The device contains one high current boost converter and two low power charge pumps ( $V_{ON}$ and $V_{OFF}$ ). The boost converter contains an integrated N-channel MOSFET to minimize the number of external components. The converter output voltage can be set from 5V to 18V with external resistors. The $V_{ON}$ and $V_{OFF}$ charge pumps are independently regulated to positive and negative voltages using external resistors. Output voltages as high as 40V can be achieved with additional capacitors and diodes. #### **Boost Converter** The boost converter operates in constant frequency pulse-width-modulation (PWM) mode. Quiescent current for the EL7581 is only 5mA when enabled, and since only the low side MOSFET is used, switch drive current is minimized. 90% efficiency is achieved in most common application operating conditions. A functional block diagram with typical circuit configuration is shown on the previous page. Regulation is performed by the PWM comparator which regulates the output voltage by comparing a divided output voltage with an internal reference voltage. The PWM comparator outputs its result to the PWM logic. The PWM logic switches the MOSFET on and off through the gate drive circuit. Its switching frequency is external adjustable with a resistor from timing control pin $(R_{\mbox{\scriptsize OSC}})$ to ground. The boost converter has 200kHz to 1.2MHz operating frequency range. #### Start-Up After $V_{DDB}$ reaches a threshold of about 2V, the power MOSFET is controlled by the start-up oscillator, which generates fixed duty-ratio of 0.5 - 0.7 at a frequency of several hundred kilohertz. This will boost the output voltage, providing the initial output current load is not too great (<250mA). When $V_{DDB}$ reaches about 3.7V, the PWM comparator takes over the control. The duty ratio will be decided by the multiple-input direct summing comparator, Max\_Duty signal (about 90% duty-ratio), and the Current Limit Comparator, whichever is the smallest. The soft-start is provided by the current limit comparator. As the internal $12\mu A$ current source charges the external soft-start capacitor, the peak MOSFET current is limited by the voltage on the capacitor. This in turn controls the rising rate of output voltage. The regulator goes through the start-up sequence as well after the ENBN signal is pulled to HI. #### Steady-State Operation When the output reaches the preset voltage, the regulator operates at steady state. Depending on the input/output condition and component, the inductor operates at either continuous-conduction mode or discontinuous-conduction mode. In the continuous-conduction mode, the inductor current is a triangular waveform and LX voltage a pulse waveform. In the discontinuous-conduction mode, the inductor current is completely 'dried-out' before the MOSFET is turned on again. The input voltage source, the inductor, and the MOSFET and output diode parasitic capacitors forms a resonant circuit. Oscillation will occur in this period. This oscillation is normal and will not affect the regulation. At very low load, the MOSFET will skip pulse sometimes. This is normal. #### **Current Limit** The MOSFET current limit is nominal $I_{LMT}$ = 2.75A. This restricts the maximum output current $I_{OMAX}$ based on the following formula: $$I_{OMAX} = \left(I_{LMT} - \frac{\Delta L}{2}\right) \times \frac{V_{IN}}{V_{O}}$$ #### where: ΔI<sub>L</sub> is the inductor peak-to-peak current ripple and is decided by: $$\Delta I_L = \frac{V_{IN}}{L} \times \frac{D}{F_S}$$ · D is the MOSFET turn-on radio and is decided by: $$D = \frac{V_O - V_{IN}}{V_O}$$ F<sub>S</sub> is the switching frequency. The following table gives typical values: (Margins are considered in deriving $I_{OMAX}$ . They are 10%, 3%, 20%, 10%, and 20% on $V_{IN}$ , $V_{O}$ , L, $F_{S}$ , and $I_{LMT}$ , respectively.) TABLE 1. MAXIMUM CONTINUOUS OUTPUT CURRENT | V <sub>IN</sub> (V) | V <sub>O</sub> (V) | L (µH) | F <sub>S</sub> (kHz) | I <sub>OMAX</sub> (mA) | |---------------------|--------------------|--------|----------------------|------------------------| | 3.3 | 5 | 10 | 1000 | 1200 | | 3.3 | 9 | 10 | 1000 | 660 | | 3.3 | 12 | 10 | 1000 | 490 | | 3.3 | 15 | 10 | 1000 | 390 | | 5 | 9 | 10 | 1000 | 980 | | 5 | 12 | 10 | 1000 | 720 | | 5 | 15 | 10 | 1000 | 570 | | 12 | 15 | 10 | 1000 | 1300 | | 12 | 18 | 10 | 1000 | 1100 | ### **Component Considerations** #### Input Capacitor It is recommended that $C_{IN}$ is larger than 10µF. Theoretically, the input capacitor has ripple current of $\Delta I_L$ . Due to high-frequency noise in the circuit, the input current ripple may exceed the theoretical value. Larger capacitor will reduce the ripple further. #### **Boost Inductor** The inductor has peak and average current decided by: $$I_{LPK} = I_{LAVG} + \frac{\Delta I_{L}}{2}$$ $$I_{LAVG} = \frac{I_O}{1 - D}$$ The inductor should be chosen to be able to handle this current. Furthermore, due to the fixed internal compensation, it is recommended that maximum inductance of $10\mu H$ and $15\mu H$ to be used in the 5V and 12V or higher output voltage, respectively. The output diode has average current of I<sub>O</sub>, and peak current the same as the inductor's peak current. Schottky diode is recommended and it should be able to handle those currents. #### Feedback Resistor Network An external resistor divider is required to divide the output voltage down to the nominal reference voltage. Current drawn by the resistor network should be limited to maintain the overall converter efficiency. The maximum value of the resistor network is limited by the feedback input bias current and the potential for noise being coupled into the feedback pin. A resistor network in the order of $200 \text{k}\Omega$ is recommended. The boost converter output voltage is determined by the following relationship: $$V_{BOOST} = \frac{R_1 + R_2}{R_4} \times V_{FBB}$$ Where V<sub>FBB</sub> is 1.300V as specified. A 3.9nF compensation capacitor across the feedback resistor to ground is recommended to keep the converter in stable operation at low output current and high frequency conditions. ### Schottky Diode Speed, forward voltage drop, and reverse current are the three most critical specifications for selecting the Schottky diode. The entire output current flows through the diode, so the diode average current is the same as the average load current and the peak current is the same as the inductor peak current. When selecting the diode, one must consider the forward voltage drop at the peak diode current. On the Elantec demo board, MBRM120 is selected. Its forward voltage drop is 450mV at 1A forward current. ### **Output Capacitor** The EL7581 is specially compensated to be stable with capacitors which have a worst-case minimum value of $10\mu F$ at the particular $V_{OUT}$ being set. Output ripple voltage requirements also determine the minimum value and the type of capacitors. Output ripple voltage consists of two components - the voltage drop caused by the switching current though the ESR of the output capacitor and the charging and discharging of the output capacitor: $$V_{RIPPLE} = I_{LPK} \times ESR + \frac{V_{OUT} - V_{IN}}{V_{OUT}} \times \frac{I_{OUT}}{C_{OUT} \times FS}$$ For low ESR ceramic capacitors, the output ripple is dominated by the charging/discharging of the output capacitor. In addition to the voltage rating, the output capacitor should also be able to handle the RMS current is given by: $$I_{CORMS} = \sqrt{(1 - D) \times \left(D + \frac{\Delta I_L^2}{I_{LAVG}^2} \times \frac{1}{12}\right)} \times I_{LAVG}$$ ### Positive and Negative Charge Pump (VON and VOFF) The EL7581 contains two independent charge pumps (see charge pump block and connection diagram.) The negative charge pump inverts the $V_{DDN}$ supply voltage and provides a regulated negative output voltage. The positive charge pump doubles the $V_{DDP}$ supply voltage and provides a regulated positive output voltage. The regulation of both the negative and positive charge pumps is generated by the internal comparator that senses the output voltage and compares it with and internal reference. The switching frequency of the charge pump is set to $\frac{1}{2}$ the boost converter switching frequency. The pumps use pulse width modulation to adjust the pump period, depending on the load present. The pumps are short-circuit protected to 180mA at 12V supply and can provide 15mA to 60mA for 6V to 12V supply. ### Positive Charge Pump Design Considerations A single stage charge pump is shown above. The maximum V<sub>ON</sub> output voltage is determined by the following equation: $$V_{ON}(max) \leq 2 \times V_{DDCPP} - I_{OUT} \times 2 \times (R_{ONN} + R_{ONP}) - 2 \times V_{DIODE} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT1}} \times$$ #### where: • R<sub>ONN</sub> and R<sub>ONP</sub> resistance values depend on the V<sub>DDP</sub> voltage levels. For 12V supply, R<sub>ON</sub> is typically 33 $\Omega$ . For 6V supply, R<sub>ON</sub> is typically 45 $\Omega$ . If additional stage is required, the LX switching signal is recommended to drive the additional charge pump diodes. The drive impedance at the LX switching is typically $150 m\Omega.$ The figure on the next page illustrates an implementation for two-stage positive charge pump circuit. # Two-Stage Positive Charge Pump Circuit The maximum V<sub>ON</sub> output voltage for N+1 stage charge pump is: $$\begin{aligned} &V_{ON}(\text{max}) \leq 2 \times V_{DDP} - I_{OUT} \times 2 \times (R_{ONN} + R_{ONP}) - 2 \times V_{DIODE} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} \\ &\frac{1}{0.5 \times F_S \times C_{OUT1}} + N \times V_{LX}(\text{max}) - N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT1}}\right) \end{aligned}$$ $R_{11}$ and $R_{12}$ set the $V_{ON}$ output voltage: $$V_{ON} = V_{FBP} \times \frac{R_{11} + R_{12}}{R_{11}}$$ Where V<sub>FPB</sub> is nominal 1.310V. ### Negative Charge Pump Design Considerations The criteria for the negative charge pump is similar to the positive charge pump. For a single stage charge pump, the maximum $V_{\mbox{OFF}}$ output voltage is: $$V_{OFF}(max) \geq I_{OUT} \times 2 \times (R_{ONN} + R_{ONP}) + 2 \times V_{DIODE} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPN}} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT2}} - V_{DDN} \times \frac{1}{0.5 \times F_S \times C_{OUT2}} = 0$$ Similar to positive charge pump, if additional stage is required, the LX switching signal is recommended to drive the additional charge pump diodes. The figure on the next page shows a two stage negative charge pump circuit. ## Two-Stage Negative Charge Pump Circuit The maximum V<sub>OFF</sub> output voltage for N+1 stage charge pump is: $$\begin{aligned} & V_{OFF}(max) \geq I_{OUT} \times 2 \times (R_{ONN} + R_{ONP}) + 2 \times V_{DIODE} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPN}} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT2}} - \\ & V_{DDN} - N \times V_{LX}(max) + N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPN}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT2}}\right) \end{aligned}$$ R<sub>21</sub> and R<sub>22</sub> determine V<sub>OFF</sub> output voltage: $$V_{OFF} = -V_{REF} \times \frac{R_{21}}{R_{22}}$$ Where V<sub>REF</sub> is nominal 1.310V. #### Over-Temperature Protection An internal temperature sensor continuously monitors the die temperature. In the event that die temperature exceeds the thermal trip point, the device will shut down and disable itself. The upper and lower trip points are typically set to 130°C and 90°C respectively. #### PCB Layout Guidelines Careful layout is critical in the successful operation of the application. The following layout guidelines are recommended to achieve optimum performance. - V<sub>REF</sub> and V<sub>DDB</sub> bypass capacitors should be placed next to the pins. - Place the boost converter diode and inductor close to the LX pins. - Place the boost converter output capacitor close to the PGND pins. - Locate feedback dividers close to their respected feedback pins to avoid switching noise coupling into the high impedance node. - Place the charge pump feedback resistor network after the diode and output capacitor node to avoid switching noise. - Thermal pad needs to be connected to PGND pins electrically, and it should be soldered to PCB with thermal vias connecting to ground plane for maximum heat dissipation. - All low-side feedback resistors should be connected directly to V<sub>SSB</sub>. V<sub>SSB</sub> should be connected to the power ground close at one point only. A demo board is available to illustrate the proper layout implementation. # **Typical Application Circuit** <sup>\*</sup> MBRM120LT3 <sup>\*\*</sup> BAT54S ### Package Outline Drawing NOTE: The package drawing shown here may not be the latest version. To check the latest revision, please refer to the Intersil website at http://www.intersil.com/design/packages/index.asp © Copyright Intersil Americas LLC 2004-2006. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>