

## AU5426: 4 Differential and 1 LVCMOS Output Ultra Low Jitter High Performance Buffer

### **General Description**

The AU5426 is a 4 differential output and 1 LVCMOS output ultra low-jitter clock, fan-out buffer, intended to be used in low jitter, high frequency clock/data distribution. The low impedance LVCMOS outputs are designed to drive 50  $\Omega$  series or parallel terminated transmission lines.

The buffer can choose a clock input from primary, secondary or crystal source. The primary and secondary clock sources can be single ended or fully differential. The selected clock is distributed to 4 Differential and 1 LVCMOS output drivers.

The AU5426 operates from a 3.3 V/2.5 V core supply and 3.3 V/2.5 V output supply. HCSL and LVCMOS output driver can be operated at 1.8 V.The core supply and output supply are independent of each other and no supply sequencing is required.

#### Nomenclature:

AU5426: 32 pin, 5 mm x 5 mm, WQFN

#### Applications:

- Carrier Ethernet
- 5G Wireless Basestations, 5G Small Cells

#### **Features**

- Additive jitter performance of 50 fs RMS.
- Typical output skew between clock outputs is 30 ps
- Level translation with core supply voltage of 3.3 V/2.5 V and 3.3 V/2.5 V output supply for differential output drivers.
- 1.8V output supply support for LVCMOS and HCSL driver.
- The device inputs consist of primary, secondary and crystal inputs.
- The inputs are selected by programming input select pins of AU5426. The input clock receiver in AU5426 can accept LVPECL, LVDS, LVCMOS, SSTL, HCSL and OSC waveforms.
- Input frequencies are supported from DC to 2100 MHz are supported on primary and secondary inputs.
- Crystal input can be over driven with frequency up to 250 MHz in crystal bypass mode
- AU5426 buffer is available in a 32 pin, 5mm x 5mm WQFN package.



Figure 1 Functional Block Diagram



## **Table of Contents**

| General Description                                                                                                                           | 1  |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----|
| Features                                                                                                                                      | 1  |
| Table of Contents                                                                                                                             | 2  |
| List of Tables                                                                                                                                | 4  |
| List of Figures                                                                                                                               |    |
| 1 Detailed Pin Description                                                                                                                    |    |
| •                                                                                                                                             |    |
| 2 Electrical Characteristics                                                                                                                  |    |
| 3 Functional Description                                                                                                                      |    |
| 3.1 Functional Block Diagram                                                                                                                  |    |
| 3.2 VCC and VCCO Power Supplies                                                                                                               |    |
| 3.3 Clock Inputs                                                                                                                              |    |
| 3.4 Clock States (Input vs Output States)<br>3.5 Output Driver Type                                                                           |    |
| 3.6 Reference Output                                                                                                                          |    |
| 4 Application Information                                                                                                                     |    |
|                                                                                                                                               |    |
| <ul><li>4.1 Current consumption and Power Dissipation Calculations</li><li>4.2 Driving the Clock Inputs</li></ul>                             |    |
| 4.2 Driving the Clock Inputs                                                                                                                  |    |
| 4.2.2 Driving Clock Inputs with LVCMOS Driver (DC coupled)                                                                                    |    |
| 4.2.3 Driving OSC_IN with LVCMOS Driver (AC coupled)                                                                                          |    |
| 4.2.4 Driving OSC_IN with LVCMOS Driver (DC coupled)                                                                                          |    |
| 4.2.5 LVDS (DC coupled)                                                                                                                       |    |
| 4.2.6 HCSL (DC coupled)                                                                                                                       | 27 |
| 4.2.7 LVPECL (DC coupled)                                                                                                                     |    |
| 4.2.8 SSTL (DC coupled)                                                                                                                       |    |
| 4.2.9 LVDS (AC coupled)                                                                                                                       |    |
| 4.2.10 LVPECL (AC coupled)                                                                                                                    |    |
| 4.3 Termination of Output Driver of AU5426 for Various Load Configurations<br>4.3.1 AU5426 REF <sub>OUT</sub> Termination for AC Coupled mode |    |
| 4.3.2 AU5426 REF <sub>OUT</sub> Termination for DC Coupled mode                                                                               |    |
| 4.3.3 CMOS (Capacitive load)                                                                                                                  |    |
| 4.4 Termination of Output Drivers (DC coupled)                                                                                                |    |
| 4.4.1 LVDS DC Coupled Output Termination                                                                                                      |    |
| 4.4.2 HCSL DC Coupled Output Termination                                                                                                      |    |
| 4.4.3 LVPECL DC Coupled Output Termination                                                                                                    |    |
| 4.5 Termination of Output Drivers (AC coupled)                                                                                                |    |
| 4.5.1 LVDS AC Coupled Output Termination                                                                                                      |    |
| 4.5.2 LVPECL AC Coupled Output Termination                                                                                                    |    |
| 4.5.3 Termination of Output Drivers in LVPECL Mode, Single Ended, DC coupled                                                                  |    |
| 4.5.5 Termination of Output Drivers in AC coupled HCSL mode.                                                                                  |    |
| 5 Hot Swap Recommendations                                                                                                                    |    |
| 5.1 Introduction                                                                                                                              |    |
| 5.1 Introduction                                                                                                                              |    |
| 5.3 Input Clock Termination with Hot Swap Protection                                                                                          |    |
| 5.3.1 LVPECL Termination Example                                                                                                              |    |
| 5.3.2 LVDS Input Clock Termination Example                                                                                                    |    |
| 5.3.3 HCSL Input Clock Termination Example                                                                                                    |    |
| 5.3.4 LVCMOS Input Clock Termination with Hot Swap Protection                                                                                 |    |
| 5.4 LVCMOS Output Clock Termination with Hot Swap Protection                                                                                  |    |
| 6 Parameter Measurement Information                                                                                                           | 45 |
| 6.1 Differential Input Level                                                                                                                  | 45 |
|                                                                                                                                               |    |



| 6.2 Differential Output Level                 | 45 |
|-----------------------------------------------|----|
| 6.3 Skew and Input to Output Delay            |    |
| 6.4 Rise and Fall Times                       |    |
| 6.5 Isolation                                 | 46 |
| 6.6 Operation in Multiple VCCO Supply Domains | 46 |
| 7 Package Information                         | 48 |
| 8 Ordering Information                        | 49 |
| 9 Revision History                            | 50 |



## List of Tables

| Table 1 Detailed Pin Description                                                  | 7  |
|-----------------------------------------------------------------------------------|----|
| Table 2 Absolute Maximum Ratings                                                  | 9  |
| Table 3 Recommended Operating Temperatures                                        | 9  |
| Table 4 ESD Ratings                                                               | 9  |
| Table 5 Thermal Characteristics                                                   | 9  |
| Table 6 Electrical Characteristics                                                | 10 |
| Table 7 Power Supply Ripple Rejection (PSRR)                                      |    |
| Table 8 Input Control Pin Characteristic                                          | 11 |
| Table 9 CMOS Control Inputs (CLKIN_SELN, CLKOUT_TYPEN, REFOUT_EN)                 | 11 |
| Table 10 CLOCK INPUTS (CLKin0/CLKin0*, CLKin1/CLKin1*)                            | 11 |
| Table 11 Crystal Interface (OSC <sub>IN</sub> , OSC <sub>OUT</sub> )              | 12 |
| Table 12 LVPECL OUTPUTS (CLKoutAn/CLKoutAn*, CLKoutBn/CLKoutBn*)                  | 12 |
| Table 13 LVDS Outputs (CLKoutAn/CLKoutAn*, CLKoutBn/CLKoutBn*)                    | 13 |
| Table 14 LVCMOS Output (REFour)                                                   | 14 |
| Table 15 Propagation Delay and Output Skew                                        | 15 |
| Table 16 HCSL Outputs (CLKoutAn/CLKoutAn*, CLKoutBn/CLKoutBn*)                    | 15 |
| Table 17 Filtered Phase Jitter Parameters - PCIe Common Clocked (CC) Architecture | 16 |
| Table 18 Input Clock Selection                                                    | 18 |
| Table 19 Input versus Output Stages                                               | 18 |
| Table 20 Programming of Output Driver Type                                        | 18 |
| Table 21 Reference Output Enable                                                  | 19 |
| Table 22 Worst case power dissipation                                             | 21 |
| Table 23 Ordering Information for AU5426                                          | 49 |



# List of Figures

| Figure 1 Functional Block Diagram                                                            | 1    |
|----------------------------------------------------------------------------------------------|------|
| Figure 2 AU5426 Pin Diagram                                                                  | 7    |
| Figure 3 Functional Block Diagram                                                            | . 17 |
| Figure 4 REFOUT_EN: output disable                                                           | . 19 |
| Figure 5 REFOUT_EN: output enable                                                            |      |
| Figure 6 AC coupling LVCMOS clock to AU5426                                                  | . 22 |
| Figure 7 AC coupling of LVCMOS clock with single 50 $\Omega$ resistor termination to ground  |      |
| Figure 8 DC coupling of LVCMOS clock to AU5426 – configuration 1                             | . 23 |
| Figure 9 DC coupled LVCMOS input clock configuration – configuration 2                       | . 24 |
| Figure 10 DC coupled LVCMOS input clock with series RC termination – configuration 3         | . 24 |
| Figure 11: Direct coupling of LVCMOS clock to AU5426                                         | . 25 |
| Figure 12 Single ended LVCMOS input – configuration 1, AC coupling to crystal input          | . 26 |
| Figure 13 Single ended LVCMOS input – configuration 2, AC coupling to crystal input          | . 26 |
| Figure 14 Single ended LVCMOS input, DC coupling to crystal input                            | . 26 |
| Figure 15 Termination scheme for DC coupled LVDS                                             | 27   |
| Figure 16 Termination scheme for DC coupled HCSL                                             | . 27 |
| Figure 17 Termination scheme for DC coupled LVPECL                                           |      |
| Figure 18 Termination scheme for DC coupled LVPECL, Thevenin equivalent                      |      |
| Figure 19 Example of input clock termination for SSTL clock.                                 |      |
| Figure 20 Termination scheme for AC coupled LVDS                                             |      |
| Figure 21 Termination scheme for AC coupled LVPECL, Thevenin Equivalent                      |      |
| Figure 22 AC coupling of LVCMOS clock with single 50 $\Omega$ resistor termination to ground |      |
| Figure 23 DC coupling of LVCMOS output clock termination – configuration 1                   |      |
| Figure 24 DC coupled LVCMOS output clock configuration – configuration 2                     |      |
| Figure 25 DC coupled LVCMOS output clock with series RC termination – configuration 3        |      |
| Figure 26 Typical application load                                                           |      |
| Figure 27 Termination scheme for DC coupled LVDS                                             |      |
| Figure 28 Termination scheme for DC coupled HCSL                                             |      |
| Figure 29 Termination scheme for DC coupled LVPECL                                           |      |
| Figure 30 Termination scheme for DC coupled LVPECL, Thevenin equivalent                      |      |
| Figure 31 Termination scheme for AC coupled LVDS, driving LVDS receiver and CML receiver     |      |
| Figure 32 Termination scheme for AC coupled LVPECL, Thevenin Equivalent                      |      |
| Figure 33 Termination scheme for DC coupled LVPECL, single ended                             |      |
| Figure 34 Termination scheme for DC coupled LVPECL, single ended, Thevenin equivalent        |      |
| Figure 35 Termination scheme for AC coupled LVPECL, single ended                             |      |
| Figure 36 Output driver termination in HCSL AC coupled mode                                  |      |
| Figure 37 Typical input differential clock                                                   |      |
| Figure 38 LVPECL termination with hot swap protection                                        |      |
| Figure 39 LVEPCL termination with hot swap protection                                        |      |
| Figure 40 LVDS termination with hot swap protection                                          |      |
| Figure 41 HCSL termination with hot swap protection                                          |      |
| Figure 42 LVCMOS input clock termination with hot swap protection                            |      |
| Figure 43 Different types of LVCMOS output clock termination with hot swap protection        |      |
| Figure 44 Parameters related to differential input level                                     |      |
|                                                                                              |      |



| Figure 45 Parameters related to differential output clock levels | 45 |
|------------------------------------------------------------------|----|
| Figure 46 Parameter definitions of propagation delay and skew    | 45 |
| Figure 47 Parameter definitions related to rise and fall times   | 46 |
| Figure 48 Parameter definition of isolation                      | 46 |
| Figure 49: Multi Supply operation of AU5426                      | 47 |
| Figure 50 AU5426 32 Pin 5mm x 5mm Package Dimensions             | 48 |



## **1** Detailed Pin Description



### Figure 2 AU5426 Pin Diagram

| Table 4 | Detelled | <b>D</b> : | Decer  |       |
|---------|----------|------------|--------|-------|
| Table 1 | Detailed | PIN        | Descri | ption |

| Pin No     | Pin Name | I/О Туре | Function                                                                                                                                                                                                                                                                                     |
|------------|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DAP        | DAP      | GND      | Die Attach Pad. Connect to the PCB ground plane for heat dissipation                                                                                                                                                                                                                         |
| 1,8,17, 24 | GND      | GND      | Ground                                                                                                                                                                                                                                                                                       |
| 2, 5       | Vccoa    | Power    | Power supply for Bank A Output buffers. V <sub>CCOA</sub> operates from 3.3 V or 2.5 V. 1.8V is supported for HCSL driver.<br>The V <sub>CCOA</sub> pins are internally tied together. Bypass with a 0.1 uF low-ESR capacitor placed very close to each V <sub>CCO</sub> pin. <sup>(2)</sup> |



| Pin No | Pin Name                                              | I/O Type | Function                                                                                                                                                                                                                                                          |
|--------|-------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3, 4   | CLK <sub>OUT</sub> A0,<br>CLK <sub>OUT</sub> A0*      | Output   | Differential clock output A0. Output type set by CLK <sub>OUT</sub> _TYPE pins                                                                                                                                                                                    |
| 6, 7   | CLK <sub>OUT</sub> A1,<br>CLK <sub>OUT</sub> A1*      | Output   | Differential clock output A1. Output type set by CLK <sub>OUT</sub> _TYPE pins.                                                                                                                                                                                   |
| 9, 32  | CLK <sub>OUT</sub> TYPE0,<br>CLK <sub>OUT</sub> TYPE1 | Power    | Bank A and Bank B output buffer type selection pins <sup>(3)</sup>                                                                                                                                                                                                |
| 10, 28 | Vcc                                                   | Input    | Power supply for Core and Input Buffer blocks. The V <sub>CC</sub> supply operates from 3.3 V or 2.5 V. Bypass with a 0.1 uF low-ESR capacitor placed very close to each V <sub>CC</sub> pin.                                                                     |
| 11     | OSCIN                                                 | Input    | Input for crystal can also be driven by a XO, TCXO, or other external single-ended clock.                                                                                                                                                                         |
| 12     | OSCout                                                | Output   | Output for crystal. Leave OSC <sub>OUT</sub> floating if OSC <sub>IN</sub> is driven by a single ended clock.                                                                                                                                                     |
| 13, 16 | CLKINSEL0,<br>CLKINSEL1                               | Input    | Clock input selection pins <sup>(3)</sup>                                                                                                                                                                                                                         |
| 14, 15 | CLKINO,<br>CLKINO*                                    | Input    | Universal clock input 0 (differential/single-ended)                                                                                                                                                                                                               |
| 18,19  | CLKoutB1*,<br>CLKoutB1                                | Output   | Differential clock output B1. Output type set by CLK <sub>OUT</sub> _TYPE pins.                                                                                                                                                                                   |
| 20, 23 | Vссов                                                 | Power    | Power supply for Bank B Output buffers. VCCOB operates from 3.3 V or 2.5 V. 1.8V is supported for HCSL driver.<br>The VCCOB pins are internally tied together. Bypass with a 0.1 uF low-ESR capacitor placed very close to each V <sub>CCO</sub> pin. See Table 2 |
| 21, 22 | CLK <sub>оυт</sub> B0*,<br>CLK <sub>оυт</sub> B0      | Output   | Differential clock output B0. Output type set by CLK <sub>OUT</sub> _TYPE pins.                                                                                                                                                                                   |
| 25     | NC                                                    |          | Not Connected                                                                                                                                                                                                                                                     |
| 26, 27 | CLK <sub>IN</sub> 1*,<br>CLK <sub>IN</sub> 1          | Input    | Universal clock input 1 (differential/single-ended)                                                                                                                                                                                                               |
| 29     | REFOUT                                                | Output   | LVCMOS reference output. Enable output by pulling REFOUTEN pin high.                                                                                                                                                                                              |
| 30     | Vccoc                                                 | Power    | Power supply for REF <sub>OUT</sub> buffer. V <sub>CCOC</sub> operates from 3.3 V or 2.5 V or 1.8V<br>Bypass with a 0.1 uF low-ESR capacitor placed very close to each V <sub>CCO</sub> pin. <sup>(2)</sup>                                                       |
| 31     | REFOUTEN                                              | Input    | REF <sub>OUT</sub> enable input. Enable signal is internally synchronized to selected clock input <sup>(3)</sup>                                                                                                                                                  |

Notes:

1. Any unused output pins should be left floating with minimum copper length (see note in Clock Outputs), or properly terminated if connected to a transmission line, or disabled/Hi-Z if possible. See reference Clock Outputs for output configuration and Termination and Use of Clock Drivers for output interface and termination techniques.

2. The output supply voltages or pins (V<sub>CCOA</sub>, V<sub>CCOB</sub>, and V<sub>CCOC</sub>) will be called V<sub>CCO</sub> in general when no distinction is needed, or when the output supply can be inferred from the output bank/type.

3. CMOS control input with internal pull-down resistor.



## **2 Electrical Characteristics**

#### Table 2 Absolute Maximum Ratings

| Parameters                               | Conditions | Symbol | Min  | Тур | Max | Units |
|------------------------------------------|------------|--------|------|-----|-----|-------|
| Core supply voltage,<br>Analog Input     |            | Vcc    | -0.3 |     | 3.6 | V     |
| Output bank supply voltage               |            | Vcco   | -0.3 |     | 3.6 | V     |
| Input voltage, All<br>Inputs, except XIN |            | VIN    | -0.3 |     | 3.6 | V     |
| XIN                                      |            | VIN    | -0.3 |     | 1.5 | V     |
| Storage temperature                      |            | TS     | -55  |     | 150 | °C    |

Notes:

• Exceeding maximum ratings may shorten the useful life of the device.

• Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or at any other conditions beyond those indicated under the DC Electrical Characteristics is not implied. Exposure to Absolute-Maximum-Rated conditions for extended periods may affect device reliability or cause permanent device damage.

| Parameters                                 | Conditions            | Symbol                     | Min   | Тур | Max   | Units |
|--------------------------------------------|-----------------------|----------------------------|-------|-----|-------|-------|
|                                            |                       | V <sub>CC</sub>            | 3.135 | 3.3 | 3.45  | V     |
| Core supply voltage                        |                       | V <sub>CC</sub>            | 2.375 | 2.5 | 2.625 | V     |
|                                            |                       | V <sub>CCOA/B</sub>        | 3.135 | 3.3 | 3.45  | V     |
| Output supply voltage                      | Output supply voltage | Vccoa/b                    | 2.375 | 2.5 | 2.625 | V     |
| Catput capping rollage                     |                       | Vccoa/B<br>(Only for HCSL) | 1.71  | 1.8 | 1.89  | V     |
|                                            |                       | Vccoc                      | 3.135 | 3.3 | 3.45  | V     |
| Output supply voltage<br>for LVCMOS driver |                       | Vccoc                      | 2.375 | 2.5 | 2.625 | V     |
|                                            |                       | Vccoc                      | 1.71  | 1.8 | 1.89  | V     |
| Ambient Temperature                        |                       | ТА                         | -40   |     | 85    | °C    |
| Junction Temperature                       |                       | TJ                         |       |     | 125   | °C    |

#### **Table 3 Recommended Operating Temperatures**

#### **Table 4 ESD Ratings**

| Parameter               | Conditions           | Symbols | Value | Units |
|-------------------------|----------------------|---------|-------|-------|
| Electrostatic Discharge | Human Body Model     |         | ±2000 |       |
|                         | Charged Device Model |         | ±1500 | V     |

#### **Table 5 Thermal Characteristics**

| Parameter                              | Conditions | Symbol        | Min | Тур  | Max | Units |
|----------------------------------------|------------|---------------|-----|------|-----|-------|
| Junction to ambient thermal resistance |            | $\theta_{JA}$ |     | 37.4 |     | °C/W  |



#### Table 6 Electrical Characteristics

Unless otherwise specified: Vcc =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ , Vcco =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \le \text{TA} \le 85 \text{ °C}$ , CLKin0/1 driven differentially, input slew rate  $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, TA = 25 °C.

| Parameter                                                                                            | Conditions                                                                             | Symbol                    | Min | Тур  | Max  | Units |
|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------|-----|------|------|-------|
| Core Supply Current,                                                                                 | CLKIN0/1 selected                                                                      | ICC_CORE                  |     | 16.5 | 19.8 | mA    |
| All Outputs Disabled                                                                                 | XO selected                                                                            | ICORE_XO <sup>(3)</sup>   |     | 11.4 | 14   | ША    |
| Frequency dependent<br>current both bank on<br>core supply. This<br>current scales with<br>frequency | For F <sub>in</sub> = 2100 MHz                                                         | Icc_dyn <sup>(1)(3)</sup> |     | 25   | 33   | mA    |
| Increment in core                                                                                    |                                                                                        |                           |     |      |      |       |
| supply when all ODR                                                                                  |                                                                                        | ICC_ODR_EN                |     |      | 2    | mA    |
| banks are enabled                                                                                    |                                                                                        |                           |     |      |      |       |
| Additive Output Supply                                                                               |                                                                                        |                           |     |      |      |       |
| Current, LVPECL                                                                                      |                                                                                        | ICCO_PECL                 |     | 82   | 97.2 | mA    |
| Banks Enabled                                                                                        |                                                                                        |                           |     |      |      |       |
| Additive Output Supply                                                                               |                                                                                        |                           |     |      |      |       |
| Current, LVDS Banks                                                                                  |                                                                                        | ICCO_LVDS                 |     | 40   | 49   | mA    |
| Enabled                                                                                              |                                                                                        |                           |     |      |      |       |
| Additive Output Supply                                                                               |                                                                                        |                           |     |      |      |       |
| Current, HCSL Banks                                                                                  |                                                                                        | ICCO_HCSL                 |     | 59   | 70.8 | mA    |
| Enabled                                                                                              |                                                                                        |                           |     |      |      |       |
| Additive Output Supply<br>Current,LVCMOS                                                             | $F_{IN} = 200 \text{ MHz},$ $C_{LOAD} = 5 \text{ pF},$ $V_{CCO} = 3.3 \text{ V}$       | Іссо_смоз                 |     | 6    | 7.2  | mA    |
| outputs Enabled                                                                                      | $F_{IN} = 200 \text{ MHz},$ $C_{LOAD} = 5 \text{ pF}, \text{ V}_{CCO} = 2.5 \text{ V}$ |                           |     | 4.5  | 5.5  |       |

Notes:

1. Total current from core supply at frequency Fin = I<sub>CORE, STATIC</sub> + N\*(0.5\*I<sub>CC\_ODR\_EN</sub>) + N\*(0.5\*Fin/2100M)\* I<sub>CORE, DYN</sub> Detailed methodology of calculating the power dissipated in each ODR mode is given in the section "Current consumption and Power Dissipation Calculations." N is the number of output banks enabled.

2. Refer to Section 4.1 for more information on current consumption and power dissipation calculations.

3. Specification is ensured by characterization and is not tested in production.

| Table 7 | Power | Supply | Ripple | Rejection | (PSRR) |
|---------|-------|--------|--------|-----------|--------|
|---------|-------|--------|--------|-----------|--------|

| Parameter                                                        | Conditions                                                                             | Symbols              | Min | Тур   | Мах | Units |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------|-----|-------|-----|-------|
| Ripple-Induced Phase<br>Spur Level Differential<br>LVPECL Output |                                                                                        | PSRRLVPECL           |     | -67   |     |       |
| Ripple-Induced Phase<br>Spur Level Differential<br>LVDS Output   | F <sub>IN</sub> = 156.25 MHz,<br>V <sub>CCO</sub> = 2.5 V, 100 KHz<br>offset, 100m Vpp | PSRRLVDS             |     | -70   |     | dBc   |
| Ripple-Induced Phase<br>Spur Level Differential<br>HCSL Output   |                                                                                        | PSRR <sub>HCSL</sub> |     | -67.7 |     |       |

Notes:

1. Power supply ripple rejection, or PSRR, is defined as the single-sideband phase spur level (in dBc) modulated onto the clock output when a single-tone sinusoidal signal (ripple) is injected onto the Vcco supply. Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows: DJ (ps pk-pk) = [ (2 \* 10(PSRR / 20)) / ( $\pi$  \* f<sub>CLK</sub>) ] \* 1E<sup>12</sup>

2. Specification is ensured by characterization and is not tested in production.



|                                      | -          |                       |         |     |         |       |
|--------------------------------------|------------|-----------------------|---------|-----|---------|-------|
| Parameter                            | Conditions | Symbols               | Min     | Тур | Max     | Units |
| Input Low Current                    |            | lı∟                   | -20     | 0.1 |         | μA    |
| Input high voltage –<br>Logic inputs |            | Vih                   | 0.7*VCC |     | VCC     | V     |
| Input low voltage –<br>Logic inputs  |            | VIL                   | GND     |     | 0.3*VCC | V     |
| Internal Pull-down resistance        |            | R <sub>pulldown</sub> |         | 200 |         | KΩ    |

#### **Table 8 Input Control Pin Characteristic**

### Table 9 CMOS Control Inputs (CLKIN\_SELN, CLKOUT\_TYPEN, REFOUT\_EN)

| Parameter                   | Conditions                | Symbol | Min     | Тур | Мах     | Units |
|-----------------------------|---------------------------|--------|---------|-----|---------|-------|
| Low Level Input<br>Voltage  |                           | VIL    | GND     |     | 0.3*Vcc | N/    |
| High Level Input<br>Voltage |                           | VIH    | 0.7*Vcc |     | Vcc     | - V   |
| High Level Input<br>Current | $V_{IH} = V_{CC} = 3.3 V$ | Ιщ     |         | 30  | 50      |       |
| Low Level Input<br>Current  |                           | lıL.   | -20     | 0.1 |         | uA    |

### Table 10 CLOCK INPUTS (CLKin0/CLKin0\*, CLKin1/CLKin1\*)

Unless otherwise specified: Vcc =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ , Vcco =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \le \text{TA} \le 85 \text{ °C}$ , CLKin0/1 driven differentially, input slew rate  $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, TA = 25 °C.

| Parameter                                            | Conditions                                                           | Symbol             | Min  | Тур | Мах                  | Units |
|------------------------------------------------------|----------------------------------------------------------------------|--------------------|------|-----|----------------------|-------|
| Input frequency range <sup>(4)</sup>                 |                                                                      | F <sub>CLKin</sub> | DC   |     | 2100                 | MHz   |
| Differential input high voltage                      | CLKin driven                                                         | V <sub>IHD</sub>   |      |     | Vcc                  | V     |
| Differential input low voltage                       | differentially                                                       | VILD               | GND  |     |                      | V     |
| Peak differential input voltage swing <sup>(2)</sup> |                                                                      | V <sub>ID</sub>    | 0.15 |     | 1.3                  | V     |
| Differential Input<br>Common Mode Voltage            | Input differential swing<br>of 150 mV                                |                    | 0.25 |     | Vcc-1.2              | V     |
|                                                      | Input differential swing<br>of 350 mV                                | Vcmd               | 0.25 |     | Vcc-1.1              | V     |
|                                                      | Input differential swing of 800 mV                                   |                    | 0.25 |     | V <sub>CC</sub> -0.9 | V     |
| Single-Ended Input                                   | Inverting differential input held at VCC/2, $V_{CC} = 3.3 V$         | ViH                | 2    |     | Vcc                  | V     |
| High Voltage                                         | Inverting differential input held at VCC/2, $V_{CC} = 2.5 V$         |                    | 1.6  |     | V <sub>cc</sub>      | V     |
| Single-Ended Input                                   | Inverting differential input held at VCC/2, $V_{CC} = 3.3 \text{ V}$ | N                  | GND  |     | 1.3                  | V     |
| Low Voltage                                          | Inverting differential input held at VCC/2, $V_{CC} = 2.5 V$         | VIL                | GND  |     | 0.9                  | V     |
| Single ended input voltage swing <sup>(3)</sup>      |                                                                      | VI_SE              | 0.3  |     | 2                    | Vpp   |
| Single-Ended Input<br>Common Mode Voltage            |                                                                      | Vсм                | 0.25 |     | Vcc-1.2              | V     |



| Parameter                          | Conditions                          | Symbol                            | Min | Тур | Max | Units |  |
|------------------------------------|-------------------------------------|-----------------------------------|-----|-----|-----|-------|--|
| Mux Isolation, CLKin0<br>to CLKin1 | Fin = 100 MHz,<br>Foffset > 50 KHz  | ISO <sub>MUX</sub> <sup>(1)</sup> |     |     | -84 |       |  |
|                                    | Fin = 200 MHz,<br>Foffset > 50 KHz  |                                   |     | -82 |     |       |  |
|                                    | Fin = 500 MHz,<br>Foffset > 50 KHz  |                                   |     | -71 |     | dBc   |  |
|                                    | Fin = 1000 MHz,<br>Foffset > 50 KHz |                                   |     | -65 |     |       |  |

#### Table 11 Crystal Interface (OSCIN, OSCOUT)

| Parameter                                   | Conditions                                                                                                                             | Symbol               | Min | Тур             | Max | Units   |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-----------------|-----|---------|
| Equivalent series resistance                |                                                                                                                                        | ESR                  |     | 35              | 60  | Ω       |
| Load capacitance                            |                                                                                                                                        | CL                   | 6   | 8               | 10  | pF      |
| Shunt Capacitance                           |                                                                                                                                        | Со                   |     | 2               | 3   | pF      |
| Power dissipated in the crystal             |                                                                                                                                        | Drive level          |     | 100             | 200 | uW      |
| Mode of oscillation                         |                                                                                                                                        |                      |     | Funda<br>mental |     |         |
| Crystal frequency range                     |                                                                                                                                        | Fosc <sup>(1)</sup>  | 8   |                 | 50  | MHz     |
| External clock<br>frequency range           | XO over drive or<br>Bypass mode                                                                                                        | Fclk                 |     |                 | 250 | MHz     |
| Maximum swing level<br>on OSCin/OSCout pins | XO over drive or<br>Bypass mode                                                                                                        | Vmax                 |     |                 | 1.5 | V       |
| Additive jitter <sup>(3)</sup>              | RMS, integration BW<br>12 KHz to 5 MHz,<br>F <sub>crystal</sub> = 25 MHz.<br>Crystal input select<br>Measured at<br>VCC = VCCO = 2.5 V | t <sub>jit</sub> (1) |     | 155             |     | fs(rms) |
| External clock<br>frequency range           | XO over drive or<br>Bypass mode                                                                                                        | Fclk                 |     |                 | 250 | MHz     |

Notes:

- 1. Specification is ensured by characterization and is not tested in production.
- 2. Refer to Section 6 for definition of VID and VOD voltages.
- 3. For clock input frequency ≥ 100 MHz, CLKinX can be driven with single-ended (LVCMOS) input swing up to 3.3 Vpp. For clock input frequency < 100 MHz, the single-ended input swing should be limited to 2 Vpp max to prevent input saturation (refer to Driving the Clock Inputs for interfacing 2.5 V/3.3 V LVCMOS clock input < 100 MHz to CLKinX).
- 4. If the input clock is initially absent when the chip is just powered up, it will take atleast 2 falling edge of clock cycles for the output to appear. Therefore, the buffer level translates DC only after it sees two consecutive falling edge of input clock

#### Table 12 LVPECL OUTPUTS (CLKoutAn/CLKoutAn\*, CLKoutBn/CLKoutBn\*)

Unless otherwise specified: Vcc =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ , Vcco =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \le \text{TA} \le 85 \text{ °C}$ , CLKin0/1 driven differentially, input slew rate  $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, TA = 25 °C. Termination is  $50 \Omega$  to VCCO -2V

| Parameter                                     | Conditions                                                                                                      | Symbol                 | Min  | Тур  | Max | Units |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------|------|------|-----|-------|
| Maximum Output<br>Frequency Full VOD<br>Swing | Maximum output<br>frequency, full VOD<br>swing $\geq$ 600 mV<br>50 $\Omega$ termination biased<br>with VCCO -2V | F <sub>CLKOUT_FS</sub> | 1000 | 1200 |     | MHz   |



| Parameter                                                         | Conditions                                                                                                                                                                           | Symbol                 | Min                      | Тур  | Max                     | Units   |
|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------|------|-------------------------|---------|
| Maximum Output<br>Frequency Reduced<br>VOD Swing                  | Maximum output<br>frequency, full VOD<br>swing ≥ 400 mV<br>50 Ω termination biased<br>with VCCO -2V                                                                                  |                        | 1500                     | 2100 |                         | MHz     |
| Additive RMS Jitter,<br>Integration Bandwidth<br>12 kHz to 20 MHz | Integration bandwidth<br>from 12 KHz to 20 MHz,<br>$F_{IN} = 156.25$ MHz,<br>SR > 3 V/ns<br>50 $\Omega$ termination biased<br>with VCCO-2V,<br>$F_{IN} = 156.25$ MHz,<br>SR > 3 V/ns | JitterADD              |                          | 55   | 88                      | fs(rms) |
| Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz                       | 50 Ω termination biased<br>with VCCO-2V,<br>$F_{IN}$ = 156.25 MHz,<br>SR > 3 V/ns                                                                                                    | Noise <sub>FLOOR</sub> |                          | -159 |                         | dBc/Hz  |
| Duty Cycle                                                        | 50 $\Omega$ termination biased with VCCO -2V                                                                                                                                         | ODC                    | 45                       |      | 55                      | %       |
| Output High Voltage                                               | 50 $\Omega$ termination biased with VCCO -2V                                                                                                                                         | V <sub>он</sub>        | V <sub>cco</sub> – 1.165 |      | V <sub>cco</sub> – 0.75 | V       |
| Output Low Voltage                                                | 50 Ω termination biased<br>with VCCO -2V                                                                                                                                             | V <sub>OL</sub>        | V <sub>CCO</sub> -2.0    |      | V <sub>CCO</sub> – 1.45 | V       |
| Output Voltage Swing                                              | 50 $\Omega$ termination biased with VCCO -2V                                                                                                                                         | V <sub>OD</sub>        | 0.5                      |      | 0.86                    | V       |
| Output Rise Time 20% to 80%                                       | 50 Ω termination biased<br>with VCCO -2V                                                                                                                                             | t <sub>R</sub>         |                          | 210  | 350                     | ps      |
| Output Fall Time 80% to 20%                                       | 50 $\Omega$ termination biased with VCCO -2V                                                                                                                                         | t <sub>F</sub>         |                          | 210  | 350                     | ps      |

### Table 13 LVDS Outputs (CLKoutAn/CLKoutAn\*, CLKoutBn/CLKoutBn\*)

| Parameter                                                           | Conditions                                                                                                                 | Symbol                 | Min  | Тур  | Max | Units   |
|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------|------|------|-----|---------|
| Maximum Output<br>Frequency Full VOD<br>Swing                       | $R_L = 100 \Omega$ , differential                                                                                          | <b>F</b>               | 1000 | 1600 | -   | MHz     |
| Maximum Output<br>Frequency Reduced<br>VOD Swing                    | $R_L = 100 \Omega$ , differential                                                                                          | FCLKOUT_FS             | 1500 | 2100 |     | MHz     |
| Additive RMS Jitter,<br>Integration Bandwidth<br>12 kHz to 20 MHz   | Integration bandwidth<br>from 12 KHz to<br>20 MHz,<br>Fin = 156.25 MHz,<br>SR > 3 V/ns<br>RL = 100 $\Omega$ , differential | JitterADD              |      | 60   | 82  | fs(rms) |
| Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz                         | Fin = 156.25 MHz,<br>SR > 3 V/ns<br>RL = 100 $\Omega$ , differential                                                       | Noise <sub>FLOOR</sub> |      | -159 |     | dBc     |
| Duty Cycle                                                          | RL = 100 $\Omega$ , differential                                                                                           | ODC                    | 45   |      | 55  | %       |
| Output Voltage Swing                                                |                                                                                                                            |                        | 247  |      | 454 | mV      |
| Change in Magnitude<br>of VOD for<br>Complementary Output<br>States | RL = 100 Ω, differential                                                                                                   | ΔVpp                   |      |      | 50  | mV      |



| Parameter                                                           | Conditions                                                                                       | Symbol         | Min   | Тур  | Max   | Units |
|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------|-------|------|-------|-------|
| Output Offset Voltage                                               | LVDS common mode                                                                                 | Vos            | 1.125 | 1.25 | 1.375 | V     |
| Change in Magnitude<br>of VOS for<br>Complementary Output<br>States |                                                                                                  | Δ Vos          |       |      | 50    | mV    |
| Output Short Circuit<br>Current Single Ended                        |                                                                                                  |                |       |      | 9.6   | mA    |
| Output Short Circuit<br>Current Differential                        |                                                                                                  |                |       |      | 9.6   | mA    |
| Output Rise Time 20% to 80%                                         | RL = 100 Ω, differential,<br>CL < 5 pF                                                           | t <sub>R</sub> |       | 210  | 350   | ps    |
| Output Fall Time 80% to 20%                                         | Uniform transmission<br>line up to 10 inches<br>with characterisitic<br>impedance of 50 $\Omega$ | tF             |       | 210  | 350   | ps    |

### Table 14 LVCMOS Output (REFOUT)

| Parameter                                | Conditions                                                                              |                      | Symbol                          | Min              | Тур  | Мах | Units     |
|------------------------------------------|-----------------------------------------------------------------------------------------|----------------------|---------------------------------|------------------|------|-----|-----------|
| Output Frequency<br>Range                |                                                                                         |                      | fclkout                         | 0                |      | 250 | MHz       |
| Additive RMS Jitter                      | $V_{CCOC} = 3.3 V$                                                                      | ± 5%                 | litter A D D                    |                  | 22   | 45  | fa (maga) |
| Integration Bandwidth<br>12KHz to 20 MHz | Vccoc = 2.5 V                                                                           | ± 5%                 | JitterADD                       |                  | 24   | 43  | fs(rms)   |
| Noise Floor                              | V <sub>CCOC</sub> = 3.3 V                                                               |                      | NoiseFLOOR                      |                  | -159 |     | dBc       |
| foffset ≥ 10 MHz                         | $V_{CCOC} = 2.5 V$                                                                      | ± 5%                 |                                 |                  | -157 |     |           |
|                                          | Fin<=200Mhz                                                                             | Fin<=200Mhz          |                                 | 45               |      | 55  | %         |
| Duty Cycle                               | Fin>200Mhz                                                                              |                      | ODC                             | 40               |      | 60  | %         |
| Output High Voltage                      | V <sub>CCOC</sub> = 3.3 V<br>1 mA pull dow<br>V <sub>CCOC</sub> = 2.5 V<br>mA pull down | n current<br>± 5%, 1 | Vон                             | Vccoc -<br>0.1 V |      |     | V         |
| Output Low Voltage                       | Vccoc = 3.3 V<br>1 mA pull dow<br>Vccoc = 2.5 V<br>mA pull down                         | n current<br>± 5%, 1 | Vol                             |                  |      | 0.1 | v         |
| Output High                              |                                                                                         | Vcco =<br>3.3 V      |                                 |                  | 79   |     |           |
| Current(Source) Vo= Vcco/2               | VO= VCCO/2                                                                              | Vcco =<br>2.5 V      |                                 |                  | 51   |     |           |
| Output Low                               | Vo= Vcco/2                                                                              | Vcco =<br>3.3 V      |                                 |                  | 70   |     | mA        |
| Current(Sink)                            | V0= VCC0/2                                                                              | Vcco =<br>2.5 V      |                                 |                  | 46   |     |           |
| Output Rise Time20% to 80%               | $C_{LOAD} = 5 \text{ pF},$<br>$R_{LOAD} = 50 \Omega \text{ AC}$<br>coupled              |                      | t <sub>R</sub>                  |                  | 250  | 450 | ps        |
| Output Fall Time 80% to 20%              | $C_{LOAD} = 5 \text{ pF},$<br>$R_{LOAD} = 50 \Omega \text{ AC}$<br>coupled              |                      | tF                              |                  | 250  | 450 | ps        |
| Output Enable Time                       |                                                                                         |                      | ten <sup>(1)</sup>              |                  |      | 4   | cycles    |
| Output Disable Time                      |                                                                                         |                      | t <sub>DIS</sub> <sup>(1)</sup> |                  |      | 4   | cycles    |



| Table 15 Propagation Delay and Output Skew      |                                                              |                       |                   |     |     |       |    |
|-------------------------------------------------|--------------------------------------------------------------|-----------------------|-------------------|-----|-----|-------|----|
| Parameter                                       | Conditions                                                   | Symbol                | Min               | Тур | Max | Units |    |
| Propagation Delay<br>CLKin-to-LVPECL            | 50 $\Omega$ termination biased with V_{CCO} -2V              | tpd                   | 723               | 818 | 931 | ps    |    |
| Propagation Delay<br>CLKin-to-LVDS              |                                                              | tpd                   | 726               | 826 | 944 | ps    |    |
| Propagation Delay<br>CLKin-to-HCSL              |                                                              | tpd                   | 705               | 820 | 897 | ps    |    |
| Propagation Delay                               | $V_{CCO} = 3.3 V, PCB$<br>trace of 5 inch, 5 pF<br>capacitor | +                     |                   | 1.4 | 2.5 | ns    |    |
| CLKin-to-LVCMOS                                 | VCCO = 2.5 V, PCB trace<br>of 5 inch, 5 pF capacitor         | τα(''                 | td <sup>(1)</sup> |     | 1.5 | 2.7   | ns |
| Output Skew<br>LVPECL/LVDS/HCSL                 | V <sub>CCO</sub> = 3.3 V, 2.5 V                              | Tsk(o) <sup>1</sup>   |                   |     | 31  | ps    |    |
| Part-to-Part Output<br>Skew<br>LVPECL/LVDS/HCSL | VIII - 0.0 V, 2.0 V                                          | Tsk(p-p) <sup>1</sup> |                   |     | 50  | ps    |    |

### Table 15 Propagation Delay and Output Skew

Notes:

1. Specification is ensured by characterization and is not tested in production.

### Table 16 HCSL Outputs (CLKoutAn/CLKoutAn\*, CLKoutBn/CLKoutBn\*)

|                                                                 | Conditions                                                                                                        | Symbol                 | Min  | Тур  | Max  | Units   |
|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------|------|------|------|---------|
| Output Frequency<br>Range                                       | $R_L$ = 50 $\Omega$ to GND                                                                                        | FCLKOUT_FS             | DC   |      | 700  | MHz     |
| Additive RMS Jitter<br>Integration Bandwidth<br>12kHz to 20 MHz | Integration bandwidth<br>from 12 KHz to<br>20 MHz,<br>$F_{IN} = 156.25$ MHz,                                      | JitterADD              |      | 55   | 86   | fs(rms) |
| Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz                     | SR > 3 V/ns R <sub>L</sub> = 50 $\Omega$ to GND                                                                   | Noise <sub>FLOOR</sub> |      | -159 |      | dBc     |
| Duty Cycle                                                      |                                                                                                                   | ODC                    | 45   |      | 55   | %       |
| Output High Voltage                                             |                                                                                                                   | Vон                    | 600  | 840  | 1150 | mV      |
| Output Low Voltage                                              |                                                                                                                   | Vol                    | -150 | 28   | 150  | mV      |
| Absolute Crossing<br>Voltage                                    | $R_L = 50 \Omega$ to GND,<br>C <sub>L</sub> < 5 pF                                                                | Vcross                 | 250  |      | 550  | mV      |
| Total Variation of<br>V <sub>CROSS</sub>                        |                                                                                                                   | V <sub>CROSSDELT</sub> |      |      | 140  | mV      |
| Output Rise Time20% to 80%                                      | F <sub>IN</sub> = 156.25 MHz,<br>Uniform transmission<br>line up to 10 inches                                     | t <sub>R</sub>         |      | 210  | 500  | ps      |
| Output Fall Time 80% to 20%                                     | with characterisitic<br>impedance of 50 $\Omega$<br>R <sub>L</sub> = 50 $\Omega$ to GND,<br>C <sub>L</sub> < 5 pF | t⊧                     |      | 210  | 500  | ps      |



| Parameters            | Conditions                  | Symbol                    | Min | Тур  | Max  | Units    |
|-----------------------|-----------------------------|---------------------------|-----|------|------|----------|
|                       | PCIe Gen 1 <sup>[1-6]</sup> | $tj_{phPCleG1-CC}$        |     | 2    | 5    | ps (p-p) |
| Additive Phase Jitter | PCIe Gen 2 <sup>[1-6]</sup> | $tj_{phPCleG2-CC}$        |     | 0.08 | 0.15 | ps(rms)  |
|                       | PCIe Gen 3 <sup>[1-6]</sup> | tj <sub>phPCleG3-CC</sub> |     | 0.03 | 0.07 | ps(rms)  |
|                       | PCIe Gen4 <sup>[1-6]</sup>  | tj <sub>phPCleG4-CC</sub> |     | 0.03 | 0.07 | ps(rms)  |
|                       | PCIe Gen5 <sup>[1-6]</sup>  | tj <sub>phPCleG5-CC</sub> |     | 0.01 | 0.02 | ps(rms)  |

### Table 17 Filtered Phase Jitter Parameters - PCIe Common Clocked (CC) Architecture

Notes:

1. Applies to all the differential outputs, gauranteed by design and characterization.

2. Applies to all the Outputs when driven by a low phase noise source SMA100B.

3. Additive RMS Jitter Measurements were made using DSA90804A for minimum waveform length of ≥ 100k cycles with a minimum sampling rate of ≥ 40GSa/s with the waveform covering 90% of the DSO screen. All the post processing the DSO is disabled to decrease the additonal jitter impact from oscilloscope. Broadband oscilloscope noise is also minimized in the measurement.

4. Additive jitter for RMS values is calculated by solving the equation for b [ b=sqrt(c^2-a^2) where 'a' the rms input jitter and "c" is the rms total jitter.

5. Input to AU5426 is fed using low phase noise source SMA100B, AU5426 is configured as 100MHz HCSL Output Driver [VCCOx = 3.3V] and fed to the channels of DSA90804A using the exact measurement set up [Refer Note 6]

6.AU5426 PCI Express Additive RMS Jitter Measurement Set up configuration





## **3 Functional Description**

### **3.1 Functional Block Diagram**

The AU5426 is a 4 differential output, 1 LVCMOS clock fan out buffer with low additive jitter that can operate up to 2.1 GHz. It features a 3:1 input multiplexer with an optional crystal oscillator input, two banks of 4 differential outputs with multi-mode buffers (LVPECL, LVDS, HCSL, or Hi-Z), one LVCMOS output, and 3 independent output buffer supplies. The input selection and output buffer modes are controlled via pin strapping. The device is offered in a 32-pin WQFN package.



### 3.2 Vcc and Vcco Power Supplies

The AU5426 has separate 3.3/2.5 core (Vcc) and 3 independent 3.3 V/2.5 V output power supplies (VccoA, VccoB). HCSL can support 1.8V output power supplies (VccoA, VccoB). Vccoc supply can operate on 3.3 V/2.5 V/1.8 V rail. Output supply operation at 2.5 V enables lower power consumption and output-level compatibility with 2.5 V receiver devices. The output levels for LVPECL (VoH, VoL) and LVCMOS (VoH) are referenced to its respective Vcco supply, while the output levels for LVDS and HCSL are relatively constant over the specified Vcco range.



### 3.3 Clock Inputs

The input clock can be selected from CLKin0/CLKin0\*,  $CLK_{IN}1/CLK_{IN}1^*$ , or OSC<sub>IN</sub>. Clock input selection is controlled using the CLKin\_SEL[1:0] inputs as shown in Table 18. When CLK<sub>IN</sub>0 or CLK<sub>IN</sub>1 are selected, the oscillator is power down. The user can float OSCin and OSCout pins, since these pins are internally pulled down. OSCin is pulled down with a 56 K $\Omega$  resistance.

| CLKin_SEL[1] | CLKin_SEL[0] | Selected Clock                                     |
|--------------|--------------|----------------------------------------------------|
| 0            | 0            | CLKIN0, CLKIN0*                                    |
| 0            | 1            | CLKIN1, CLKIN1*                                    |
| 1            | 0            | Crystal<br>Or<br>Crystal bypass AC<br>coupled mode |
| 1            | 1            | Crystal bypass DC coupled mode                     |

#### Table 18 Input Clock Selection

### 3.4 Clock States (Input vs Output States)

#### Table 19 Input versus Output Stages

| State of Selected Clock input | Output State |
|-------------------------------|--------------|
| Inputs are floating           | Logic low    |
| Inputs are logic low          | logic low    |
| Inputs are logic high         | logic high   |

### 3.5 Output Driver Type

The differential output buffer type for Bank A and Bank B outputs can be configured using the CLK<sub>OUT</sub>\_TYPE[1:0] inputs, respectively, as shown Table 20. For applications where all differential outputs are not needed, any unused output pin should be left floating with a minimum copper length to minimize capacitance and potential coupling and reduce power consumption. If an entire output bank will not be used, it is recommended to disable (Hi-Z) the bank to reduce power.

| CLKOUT_TYPE1 | CLKOUT_TYPE0 | CLK Buffer Type |  |  |  |
|--------------|--------------|-----------------|--|--|--|
| 0            | 0            | LVPECL          |  |  |  |
| 0            | 1            | LVDS            |  |  |  |
| 1            | 0            | HCSL            |  |  |  |
| 1            | 1            | HIZ             |  |  |  |

### Table 20 Programming of Output Driver Type



### **3.6 Reference Output**

The reference output (REF<sub>OUT</sub>) provides a LVCMOS copy of the selected input clock. The LVCMOS output high level is referenced to the V<sub>CCOC</sub> voltage. REF<sub>OUT</sub> can be enabled or disabled using the enable input pin, REF<sub>OUT\_EN</sub>, as shown in Table 21. The reference output clock is internally synchronized to the selected clock. This avoids any glitches or runt pulses while enabling or disabling the reference clock. Pulling REF<sub>OUT\_EN</sub> to LOW, forces the outputs to the high-impedance state within 4 falling edges of the input signal. The outputs remain in the high-impedance state as long as REF<sub>OUT\_EN</sub> is LOW. When REF<sub>OUT\_EN</sub> goes from HIGH to LOW, the output clock is enabled within 4 falling edges of the input clock signal. The output is enabled at the falling edge of the input clock. This allows to enable the output clock in a glitch free manner.

When REF<sub>OUT\_EN</sub> goes from low to high, the output clock is enabled within a time delay td, where td is given by the following equation.

 $t_{d,refout en} = 0.5n + 3 * T_{in}$ . Tin is the time period of the input clock.

When  $\text{REF}_{\text{OUT}_{\text{EN}}}$  is disabled, the use of a resistive loading can be used to set the output to a predetermined level. For example, if  $\text{REF}_{\text{OUT}_{\text{EN}}}$  is configured with a 1K  $\Omega$  load to ground, then the output will be pulled to low when disabled.



Table 21 Reference Output Enable





## **4** Application Information

### 4.1 Current consumption and Power Dissipation Calculations

The current consumption specified in the Electrical Characteristics can be used to calculate the total power dissipation and the IC power dissipation for any output driver configuration. The total current drawn from the VCC is given by the equation below.

$$I_{CC} = I_{CORE,STATIC} + N * (0.5 * I_{ODR_{ENABLE}}) + N * \left(0.5 * \frac{f_{in}}{2.1G}\right) * I_{CORE,DYN}$$

 $I_{CC}$ , is the total core current drawn from VCC.  $I_{CORE,STATIC}$ , is the current taken from VCC, if not clocks are toggling and both the output driver banks are in HIZ state.  $I_{ODR\_ENABLE}$  is the increment current taken from VCC if all ODR banks are enabled  $.I_{CORE,DYN}$ , is the switching current taken from VCC when the selected input clock is toggling at a frequency of  $f_{in}$ (Hz). N is the number of output banks enabled.

Current consumed by the output supplies in each mode are listed below. The current in output bank A/B in LVPECL mode is given below.

$$I_{CCOA} = I_{CCOB} = I_{CC\_LVPECL}$$

The current in output bank A/B in LVDS mode is given below.

$$I_{CCOA} = I_{CCOB} = I_{CC\_LVDS}$$

The current in output bank A/B in HCSL mode is given below.

$$I_{CCOA} = I_{CCOB} = I_{CC\_HCSL}$$

The current in output bank C is given below.

$$I_{CCOC} = I_{CC\_LVCMOS}$$

The equation for the total power dissipation is given below.

$$P_{TOTAL} = V_{CC} * I_{VCC} + V_{CCOA} * I_{CCOA} + V_{CCOB} * I_{CCOB} + V_{CCOC} * I_{CCOC}$$

If the output driver configuration is LVPECL or LVDS, then the power dissipated in any termination resistors and termination voltages need to be accounted to calculate the power dissipation in the device.

The power dissipated in the termination resistor in LVPECL mode is given below.

$$P_{RT\_PECL} = \frac{(V_{OH\_PECL} - V_{TT})^2}{R_T} + \frac{(V_{OL\_PECL} - V_{TT})^2}{R_T}$$

The power dissipated in the termination voltage for LVPECL mode is given below

$$P_{VTT\_PECL} = V_{TT} * \left( \frac{\left( V_{OH\_PECL} - V_{TT} \right)}{R_T} + \frac{\left( V_{OL\_PECL} - V_{TT} \right)}{R_T} \right)$$

The power dissipated in the ground referenced termination resistor for HCSL is given below.

$$P_{RT\_HCSL} = \frac{V_{OH\_HCSL}^2}{R_T}$$

The power dissipated in the device is given below.

$$P_{DEVICE} = P_{TOTAL} - N_1 * \left( P_{RT_{PECL}} + P_{VTT_{PECL}} \right) - N_2 * P_{RT_{HCSL}}$$

where

- N1 is the number of LVPECL output pairs with termination resistors to  $V_{TT}$  (usually Vcco-2V).
- N2 is number of HCSL output pairs with termination resistors to GND.



### Example: Worst case power dissipation

BANK A and B output drivers are configured in LVPECL mode. The input frequency is 2100 MHz.  $V_{CC} = 3.465$ ,  $V_{CCOA} = V_{CCOB} = V_{CCOC} = 3.465$ , REF<sub>OUT</sub> is enabled. Assume 5 pF load for REF<sub>OUT</sub>.

| Parameter             | Value | Unit |
|-----------------------|-------|------|
| V <sub>CC</sub>       | 3.465 | V    |
| V <sub>CCOA</sub>     | 3.465 | V    |
| V <sub>CCOB</sub>     | 3.465 | V    |
| V <sub>ccoc</sub>     | 3.465 | V    |
| I <sub>CC</sub>       | 49    | mA   |
| I <sub>CCOA</sub>     | 84    | mA   |
| I <sub>CCOB</sub>     | 84    | mA   |
| I <sub>ccoc</sub>     | 10    | mA   |
| P <sub>TOTAL</sub>    | 569   | mW   |
| V <sub>OH_PECL</sub>  | 2.5   | V    |
| V <sub>OL_PECL</sub>  | 1.8   | V    |
| V <sub>TT</sub>       | 1.465 | V    |
| P <sub>RT_PECL</sub>  | 23.6  | mW   |
| P <sub>VTT_PECL</sub> | 40    | mW   |
| P <sub>DEVICE</sub>   | 532   | mW   |

|  | Table 22 Worst ca | se power dissipation |
|--|-------------------|----------------------|
|--|-------------------|----------------------|

### 4.2 Driving the Clock Inputs

The AU5426 has two universal clock inputs (CLK<sub>IN</sub>0/CLK<sub>IN</sub>0\* and CLK<sub>IN</sub>1/CLK<sub>IN</sub>1\*). AU5426 can accept 3.3 V/2.5 V LVPECL, LVDS, CML, SSTL, and other differential and single-ended signals that meet input common mode, slew rate and swing requirements specified in the Electrical Characteristics. The AU5426 supports a wide common mode voltage range and input signal swing

To achieve the best possible phase noise and jitter performance, it is mandatory for the input to have high slew rate of 3 V/ns (differential) or higher. Driving the input with a lower slew rate will degrade the noise floor and jitter.

It is recommended to drive the input signal differentially for better slew rate and jitter. The user can also drive a single ended clock. If the user is driving the single ended clock signal on say  $CLK_{IN}0$ , then  $CLK_{IN}0^*$  pin need to be connected to a 0.1 uF capacitor on the PCB.

### 4.2.1 Driving Clock Inputs with LVCMOS Driver (AC coupled)

Figure 6 shows how a differential input can be wired to accept LVCMOS single ended levels in AC coupled mode. The bypass capacitor (C1) is used to help filter noise on the DC bias on the inverting pin of the clock



input. This bypass should be located as close to the input pin as possible. Two resistors  $R_{T1}$  and  $R_{T2}$  set the common mode voltage at the output of the LVCMOS driver to  $V_{CC}/2$ . This prevents average DC leakage current from the LVCMOS driver and avoids unnecessary power dissipation.

For example, if the input clock is driven from a single-ended 2.5 V LVCMOS driver and the DC offset (or swing center) of this signal is 1.25 V, the  $R_{T1}$  and  $R_{T2}$  values should be adjusted to set the V1 at 1.25 V. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in the following way. First,  $R_{T1}$  and  $R_{T2}$  in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications,  $R_{T1}$  and  $R_{T2}$  can be 100  $\Omega$ .

 $Z_{o} = R_{o} + R_{s} = 50 Ohm$  $\frac{R_{T1} * R_{T2}}{R_{T1} + R_{T2}} = 50 Ohm$  $\frac{VCC * R_{T2}}{R_{T1} + R_{T2}} = \frac{VCC}{2}$ 



Figure 6 AC coupling LVCMOS clock to AU5426

The inverting differential input can be connected to a 0.1 uF bypass capacitor. This pin is biased internally to a voltage close to VCC/2.

Another variant of the AC coupling of LVCMOS input clock is shown in Figure 7. We use single termination resistor of 50  $\Omega$  to ground. A 0.1 uF (C<sub>3</sub>) ac coupling capacitor is connected in series with the LVCMOS clock source to prevent DC leakage current.

$$Z_o = R_o + R_s = 50 Ohm$$







### 4.2.2 Driving Clock Inputs with LVCMOS Driver (DC coupled)

Figure 8 shows how a differential input can be wired to accept LVCMOS single ended clock signals in DC coupled mode. The reference voltage V1 =  $V_{CC}/2$  is generated by the bias resistors  $R_{S1}$  and  $R_{S2}$ . The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of  $R_{S1}$  and  $R_{S2}$  might need to be adjusted to position the bias voltage V2 in the center of the input voltage swing.

$$Z_{o} = R_{o} + R_{s} = 50 \text{ Ohm}$$
$$\frac{VCC * R_{s2}}{R_{s1} + R_{s2}} = \frac{VCC}{2}$$
$$\frac{R_{T1} * R_{T2}}{R_{T1} + R_{T2}} = 50 \text{ Ohm}$$
$$\frac{VCC * R_{T2}}{R_{T1} + R_{T2}} = \frac{VCC}{2}$$



Figure 8 DC coupling of LVCMOS clock to AU5426 – configuration 1

For example, if the input clock is driven from a single-ended 2.5 V LVCMOS driver and the DC offset (or swing center) of this signal is 1.25 V, the  $R_{S1}$  and  $R_{S2}$  values should be adjusted to set the V2 at 1.25 V. The values below are for when both the single ended swing and  $V_{CC}$  are at the same voltage.

This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First,  $R_{T1}$  and  $R_{T2}$  in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications,  $R_{T1}$  and  $R_{T2}$  can be 100  $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver.

Figure 9 shows a second input clock configuration where  $R_{T1}$ ,  $R_{T2}$  are removed and replaced with a 50  $\Omega$  termination resistor RT to ground. It is possible that LVCMOS driver (or clock source) may not be able to drive 50  $\Omega$  load in DC coupled mode. The user can use series RC termination to overcome this limitation. The design equations for the input clock configuration shown in Figure 9 is given below







Figure 9 DC coupled LVCMOS input clock configuration – configuration 2

The LVCMOS single ended clock input with series RC termination near the buffer is shown in Figure 10. There is a single termination resistor RT which is connected to ground through a capacitor  $C_{AC}$ . The value of series capacitor is given by a formula.

$$C_{AC} \ge \frac{3T_D}{50\Omega}$$
,  $T_D$  is the transmission line delay





For low frequencies we can direct couple the LVCMOS clock to AU5426 input clock pin as shown in Figure 11.





Figure 11: Direct coupling of LVCMOS clock to AU5426

### 4.2.3 Driving OSC\_IN with LVCMOS Driver (AC coupled)

The crystal input OSC\_IN can be overdriven with single ended clock (LVCMOS driver or one side of a differential driver). The peak swing at OSC\_IN should be limited to 1.5 V. The OSC\_OUT pin, in this case can be floating. The SEL1, SEL0 should be 2'b10. The maximum voltage at OSC\_IN should not exceed1.5 V and minimum voltage should not go below -0.3 V. The slew rate at OSC\_IN should be greater than 0.2 V/ns.

For 3.3 V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. Figure 12 shows an example of the interface diagram for a high speed 3.3 V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First,  $R_{T1}$  and  $R_{T2}$  in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications,  $R_{T1}$  and  $R_{T2}$  can be 100  $\Omega$ .

$$Z_{o} = R_{o} + R_{s} = 50 \text{ Ohm}$$
$$\frac{R_{T1} * R_{T2}}{R_{T1} + R_{T2}} = 50 \text{ Ohm}$$
$$\frac{VCC * R_{T2}}{R_{T1} + R_{T2}} = \frac{VCC}{2}$$

For both the AC coupled configurations, the maximum peak to peak swing before the ac coupling capacitor is 1.65 V. The maximum DC bias voltage of OSC\_IN is 0.675 V. Therefore the maximum swing at the OSC\_IN pin is given by the equation given below.

$$V_{swing,pk,XTAL_{IN}} = 0.675 + 0.5 * 1.65 = 1.5V$$





Figure 12 Single ended LVCMOS input – configuration 1, AC coupling to crystal input

Figure 13 shows a second input clock configuration where  $R_{T1}$ ,  $R_{T2}$  are removed and replaced with a 50  $\Omega$  termination resistor RT to ground. A 0.1 uF is in series with the CMOS driver to prevent any DC leakage current.



Figure 13 Single ended LVCMOS input – configuration 2, AC coupling to crystal input

### 4.2.4 Driving OSC\_IN with LVCMOS Driver (DC coupled)

The crystal input OSC\_IN can be overdriven with single ended clock as shown in Figure 14, in DC couple mode. The peak swing at OSC\_IN should be limited to 1.5 V (voltage at the crystal input pin). The OSC\_OUT pin, in this case can be floating. The SEL1, SEL0 should be 2'b11. If the LVCMOS driver is on higher supply, say 3.3 V, use a resistor divider on the PCB to scale down the peak output voltage to 1.5 V.







### 4.2.5 LVDS (DC coupled)

Terminate with a differential 100  $\Omega$  as close to the receiver as possible. This is shown in Figure 15.



Figure 15 Termination scheme for DC coupled LVDS

### 4.2.6 HCSL (DC coupled)

Termination resistor is 50  $\Omega$  to ground, close to the output driver. A series resistance Rs is sometimes used to limit the overshoot during fast transients. The termination scheme is shown in Figure 16.



Figure 16 Termination scheme for DC coupled HCSL

#### 4.2.7 LVPECL (DC coupled)

For DC couple operation, the 50  $\Omega$  termination resistors are placed close to the receiver. The termination resistors are biased with a voltage source VTT.

$$V_{TT} = V_{DDO} - 2V.$$

This termination scheme is shown in Figure 17, the user can also implement a Thevenin equivalent of VTT using a resistor divider. This scheme and the values of the resistors in the resistor divider are given in Figure 18





| VCCO  | RPU   | RPD    | VTT    |
|-------|-------|--------|--------|
| 3.3 V | 120 Ω | 82 Ω   | ~1.3 V |
| 2.5 V | 250 Ω | 62.5 Ω | 0.5 V  |



#### Figure 18 Termination scheme for DC coupled LVPECL, Thevenin equivalent

3.3 V

2.5 V



The design equations for the LVPECL Thevenin equivalent termination are given below.

$$\frac{R_{PD} * R_{PU}}{R_{PD} + R_{PU}} = 50\Omega$$
$$\frac{R_{PD} * VCCO}{R_{PD} + R_{PU}} = VCCO - 2V$$

#### 4.2.8 SSTL (DC coupled)

The SSTL input clock configuration is shown in Figure 19. The transmission line impedance is 60  $\Omega$  in the application example given. Therefore we use two 120  $\Omega$  resistors from VCCO to ground for biasing the clock input pins. The effective termination impedance in this case is 60  $\Omega$ .



Figure 19 Example of input clock termination for SSTL clock.

### 4.2.9 LVDS (AC coupled)

The load termination resistor should be placed before the AC coupling capacitors. The load termination resistor and the AC coupling capacitors should be placed close to the receiver. The termination scheme is shown in Figure 20.



Figure 20 Termination scheme for AC coupled LVDS

#### 4.2.10 LVPECL (AC coupled)

The LVPECL should have a DC path to ground. So, the user must place a resistance R<sub>T</sub>, close to the output driver. The LVPECL AC coupling and Thevenin equivalent VTT termination scheme is shown in Figure 21.





Figure 21 Termination scheme for AC coupled LVPECL, Thevenin Equivalent

The pull up resistance R<sub>PU</sub> and pull down resistance R<sub>PD</sub> sets the input common mode voltage for AU5426. The value of the input common mode voltage can be estimated by the equation given below

$$V_{ICM} = \frac{VCC * R_{PD}}{R_{PU+R_{PD}}} = \frac{3.3 * 120}{120 + 82} = 1.961V$$

The differential input common mode specification of AU5426 (from data sheet) is VCC -1.1 = 2.2 V, therefore the input common mode set by LVPECL AC coupled termination meets the AU5426 input common mode specification.

The LVPECL driver chip has resistance RT providing DC path for the output driver current in the LVPECL driver.

The effective load impedance at the input side of AU5426 (receiver side) is formed by parallel combination of RPU, RPD.

The effective termination resistor value is given by the equation below

$$R_{termination} = \frac{R_{PU} * R_{PD}}{R_{PU} + R_{PD}} = \frac{120 * 82}{120 + 82} = 48.7 \Omega$$

### **4.3 Termination of Output Driver of AU5426 for Various Load Configurations 4.3.1 AU5426 REF**our Termination for AC Coupled mode

AC coupling of AU5426 LVCMOS output driver is shown in Figure 22. We use single termination resistor of 50  $\Omega$  to ground. A 0.1 uF AC coupling capacitor is connected in series with the LVCMOS clock source to prevent DC leakage current. The receiver side is terminated with a single 50  $\Omega$  resistance to ground. The clock signal is then AC coupled to the receiver, in this example. C1 is a bypass capacitor that is used to suppress noise on the inverting differential input of the receiver.

$$Z_o = R_o + R_s = 50 \ Ohm$$



Figure 22 AC coupling of LVCMOS clock with single 50  $\Omega$  resistor termination to ground

### 4.3.2 AU5426 REF<sub>OUT</sub> Termination for DC Coupled mode

Figure 23 shows how AU5426 LVCMOS output drive can be terminated to send clock signals in DC coupled mode. The reference voltage V1=  $V_{CC}/2$  is generated by the bias resistors  $R_{S1}$  and  $R_{S2}$ . The bypass capacitor (C<sub>1</sub>) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of  $R_{S1}$  and  $R_{S2}$  might need to be adjusted to position the bias voltage V2 in the center of the input voltage swing.



Figure 23 DC coupling of LVCMOS output clock termination – configuration 1

For example, if the AU5426 supply is 2.5 V then the DC offset (or swing center) of this signal is 1.25 V, the  $R_{S1}$  and  $R_{S2}$  values should be adjusted to set the V2 at 1.25 V. The values below are for when both the single ended swing and  $V_{CC}$  are at the same voltage.

This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the



signal in half. This can be done in one of two ways. First,  $R_{T1}$  and  $R_{T2}$  in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications,  $R_{T1}$  and  $R_{T2}$  can be 100  $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver.

Figure 24 shows a second input clock configuration where  $R_{T1}$ ,  $R_{T2}$  are removed and replaced with a 50  $\Omega$  termination resistor  $R_T$  to ground. There will be DC leakage current from AU5426, for the output termination shown in Figure 24. The user can use series RC termination to overcome this limitation. The design equations for the input clock configuration shown in Figure 24 is given below

$$Z_o = R_o + R_s = 50 \text{ Ohm}$$

$$\frac{VCC * R_{s2}}{R_{s1} + R_{s2}} = \frac{Vpp}{2} = \frac{VCC}{4}, Typical \text{ value of } R_{s1} = 3K\Omega, R_{s2} = 1K\Omega$$



Figure 24 DC coupled LVCMOS output clock configuration – configuration 2

The AU5426 LVCMOS output driver termination with series RC termination near the buffer is shown in Figure 25. There is a single termination resistor RT which is connected to ground through a capacitor CAC. The value of series capacitor is given by a formula.

 $C_{AC} \ge \frac{3T_D}{50\Omega}$ ,  $T_D$  is the transmission line delay

Typical value for  $C_{AC}$  is 60 pF, assuming delay of  $T_D = 200$  ps/inch and 5 inch input clock route length.







### 4.3.3 CMOS (Capacitive load)

The capacitive load can be driven as shown in Figure 26. For AU5426 LVCMOS driver the R<sub>0</sub> is very close to 50  $\Omega$  by design. Therefore R<sub>s</sub> = 0  $\Omega$  is recommended.



#### Figure 26 Typical application load

### 4.4 Termination of Output Drivers (DC coupled)

### 4.4.1 LVDS DC Coupled Output Termination

Terminate with a differential 100  $\Omega$  as close to the receiver as possible. This is shown in Figure 27.



Figure 27 Termination scheme for DC coupled LVDS



### 4.4.2 HCSL DC Coupled Output Termination

Termination resistor is 50  $\Omega$  to ground, close to the output driver. A series resistance Rs is sometimes used to limit the overshoot during fast transients. The termination scheme is shown in Figure 28.



Figure 28 Termination scheme for DC coupled HCSL

### 4.4.3 LVPECL DC Coupled Output Termination

For DC couple operation, the 50  $\Omega$  termination resistors are placed close to the receiver. The termination resistors are biased with a voltage source V<sub>TT</sub>. Typically,  $V_{TT} = V_{CCO} - 2V$ . This termination scheme is shown in Figure 29



| vcco  | RPU   | RPD    | VTT    |
|-------|-------|--------|--------|
| 3.3 V | 120 Ω | 82 Ω   | ~1.3 V |
| 2.5 V | 250 Ω | 62.5 Ω | 0.5 V  |

#### Figure 29 Termination scheme for DC coupled LVPECL



Alternatively, the user can also implement a Thevenin equivalent of VTT using a resistor divider. This scheme and the values of the resistors in the resistor divider are given in Figure 30

$$\frac{R_{PD} * R_{PU}}{R_{PD} + R_{PU}} = 50\Omega$$
$$\frac{R_{PD} * VDDO}{R_{PD} + R_{PU}} = VCCO - 2V$$



| VCCO  | RPU   | RPD    | VTT    |
|-------|-------|--------|--------|
| 3.3 V | 120 Ω | 82 Ω   | ~1.3 V |
| 2.5 V | 250 Ω | 62.5 Ω | 0.5 V  |

# 4.5 Termination of Output Drivers (AC coupled)

### 4.5.1 LVDS AC Coupled Output Termination

The load termination resistor should be placed before the AC coupling capacitors. The load termination resistor and the AC coupling capacitors should be placed close to the receiver. The termination scheme is shown in Figure 31. First figure shows AU5426 output driver configured in LVDS mode. The receiver in this case is shown as LVDS receiver. The second figure shows AU5426 output driver configured in LVDS mode and the receiver in this case is shown as CML receiver. As long as the LVDS swing is okay with the receiver the AC coupled output termination is same.





Figure 31 Termination scheme for AC coupled LVDS, driving LVDS receiver and CML receiver

### 4.5.2 LVPECL AC Coupled Output Termination

The LVPECL should have a DC path to ground. So the user must place a resistance  $R_T$ , close to the output driver. The LVPECL AC coupling and Thevenin equivalent VTT termination scheme is shown in Figure 32. AU5426 swing reduces by about 20% as the effective load resistor is now the parallel combination of RT at the driver side and 50  $\Omega$  at the receiver side.






The pull up resistance R<sub>PU</sub> and pull down resistance R<sub>PD</sub> sets the input common mode voltage for LVPECL receiver.

The value of the input common mode voltage can be estimated by the equation given below

$$V_{ICM} = \frac{VCC * R_{PD}}{R_{PU+R_{PD}}} = \frac{3.3 * 120}{120 + 82} = 1.961V$$

The LVPECL driver of AU5426 has resistance RT providing DC path for the output driver current in the LVPECL driver. The effective load impedance at the receiver side is formed by parallel combination of  $R_{PU}$ ,  $R_{PD}$ . The effective termination resistor value is given by the equation below

$$R_{termination} = \frac{R_{PU} * R_{PD}}{R_{PU} + R_{PD}} = \frac{120 * 82}{120 + 82} = 48.7\Omega$$

#### 4.5.3 Termination of Output Drivers in LVPECL Mode, Single Ended, DC coupled

Single ended LVPECL operation is possible. The user can use a balun to convert differential output to single ended output. It is also possible to use the LVPECL driver as one or two separate 700 mV - PP signal. The unused output need to be terminated close to the output driver. These termination schemes are shown in Figure 33 and Figure 34



Figure 33 Termination scheme for DC coupled LVPECL, single ended



3.3 V

2.5 V



Figure 34 Termination scheme for DC coupled LVPECL, single ended, Thevenin equivalent

#### 4.5.4 Termination of Output Drivers in LVPECL Mode, Single Ended, AC coupled

LVPECL output driver needs a DC path to ground from its output. Therefore 160  $\Omega$  (if V<sub>CC</sub> = 3.3 V) resistor to ground is connected from the output of the LVPECL driver to ground. If Vcc = 2.5 V, the DC path resistance should be 91  $\Omega$ . The 50  $\Omega$  load termination resistor must be placed close to input receiver and biased to a suitable voltage.



Figure 35 Termination scheme for AC coupled LVPECL, single ended

#### 4.5.5 Termination of Output Drivers in AC coupled HCSL mode

Termination resistor is 50  $\Omega$  to ground, close to the output driver. A series resistance Rs is sometimes used to limit the overshoot during fast transients. AC coupling capacitor of 0.1 uF is used to couple the output HCSL signal in to the receiver. The same termination can be used for CML receiver.









## **5 Hot Swap Recommendations**

#### **5.1 Introduction**

Hot-swap is a term used to refer to the insertion and removal of a daughter card from a backplane without powering down the system power. With today's high speed data and redundancy requirements, many systems are required to run continuously without being powered down. If special considerations are not taken, the device can be damaged.

## **5.2 Typical Differential Input Clock**

For example, Figure 37 shows a typical LVPECL driver and differential input. If the power of the driver ( $V_{CCO}$ ) is turned on before the input supply ( $V_{CCI}$ ), there is a possibility that the input current could exceed the limit and damage diode D1.



Figure 37 Typical input differential clock

To ensure the input current does not exceed its limit and damage the device, a current limiting resistor can be used. Below are examples of the most common termination topologies using a series current limiting resistor. Though it's not necessary, but if board space allows, some of the examples have an optional 100pf capacitor which assists with the integrity of the rise time. It is also recommended that the current limiting resistor be as close to the receiver as possible.



## 5.3 Input Clock Termination with Hot Swap Protection

## 5.3.1 LVPECL Termination Example



Figure 38 LVPECL termination with hot swap protection



Figure 39 LVEPCL termination with hot swap protection

## 5.3.2 LVDS Input Clock Termination Example



#### Figure 40 LVDS termination with hot swap protection



## 5.3.3 HCSL Input Clock Termination Example



Figure 41 HCSL termination with hot swap protection



#### 5.3.4 LVCMOS Input Clock Termination with Hot Swap Protection



Figure 42 LVCMOS input clock termination with hot swap protection



# 5.4 LVCMOS Output Clock Termination with Hot Swap Protection



LVCMOS Receiver





Figure 43 Different types of LVCMOS output clock termination with hot swap protection



# **6** Parameter Measurement Information

## **6.1 Differential Input Level**

The parameter definitions related to differential input level is shown in Figure 44.



Figure 44 Parameters related to differential input level

### **6.2 Differential Output Level**

The parameter definitions related to differential output level is shown in Figure 45



Figure 45 Parameters related to differential output clock levels

### 6.3 Skew and Input to Output Delay

The parameter definitions related to propagation delay and skew are shown in Figure 46



Figure 46 Parameter definitions of propagation delay and skew

## 6.4 Rise and Fall Times

The parameter definitions related to propagation rise and fall times are shown in Figure 47.



Figure 47 Parameter definitions related to rise and fall times

### 6.5 Isolation

Isolation is a measure of the coupling of clock toggling in unselected input clock path on the output clock. Let us say that CLOCK0 path is selected and there the clock frequency is 156.5 MHz at 0 dBm power. If a clock is toggling in CLOCK1 path at 156 MHz at 0 dBm, then there may be a tone at an offset of 0.5 MHz from the carrier, in the output clock. The power of this tone with respect to the carrier is called isolation.



Figure 48 Parameter definition of isolation

## 6.6 Operation in Multiple VCCO Supply Domains

The V<sub>CCOA</sub> pins, 2 and 5 on the left side are shorted internally. These pins along with ODR CLK<sub>OUT</sub>A0 to CLK<sub>OUT</sub>A1 belong to a single supply domain. The V<sub>CCOB</sub> pins, 20 and 23 on the right side are shorted internally. These pins along with ODR CLK<sub>OUT</sub>B0 to CLK<sub>OUT</sub>B1 belong to a single supply domain. These two supply domains are totally independent of each other. Pin 2 and 5 can be connected to say 3.3 V while pin 20 and 23 can be connected to 2.5 V. In this example, CLK<sub>OUT</sub>A0 to CLK<sub>OUT</sub>A1 will be 3.3 V output driver. CLK<sub>OUT</sub>B0 to CLK<sub>OUT</sub>B1 will be 2.5 V output driver.





Figure 49: Multi Supply operation of AU5426



# 7 Package Information



#### Figure 50 AU5426 32 Pin 5mm x 5mm Package Dimensions

#### Notes:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only.
- This drawing is subject to change without notice.
- The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **8 Ordering Information**

| Ordering Part<br>Number<br>(OPN) | Marking | Package              | Shipping Packaging | Temp<br>Range   |
|----------------------------------|---------|----------------------|--------------------|-----------------|
| AU5426A-QMR <sup>(1)</sup>       | AU5426A | 32 WQFN<br>5mm x 5mm | Tape and Reel      | -40 °C to 85 °C |
| AU5426A-EVB                      | _       | _                    | Evaluation Board   | —               |

#### Table 23 Ordering Information for AU5426

Notes:

1. Add an R at the end of the OPN to denote tape and reel ordering option.



# **9 Revision History**

#### Table 23 Revision History of AU5426

| Revision | Date                            | Description                                                                                                                                                                                                                | Author   |
|----------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 0.1      | 27 <sup>th</sup> September 2021 | AU5426 Datasheet                                                                                                                                                                                                           | Aurasemi |
| 0.2      | 19 <sup>th</sup> May 2022       | <ol> <li>Added the support for 1.8V V<sub>CCOA</sub>, V<sub>CCOB</sub> power<br/>supply for HCSL driver.</li> <li>Added Table 17 for Filtered Phase Jitter Parameters<br/>PCIe Common Clocked (CC) Architecture</li> </ol> | Aurasemi |



#### IMPORTANT NOTICE AND DISCLAIMER

AURASEMI PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Aurasemi products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Aurasemi grants you permission to use these resources only for development of an application that uses Aurasemi products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Aurasemi intellectual property or to any third-party intellectual property. Aurasemi disclaims responsibility for, and you will fully indemnify Aurasemi and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Aurasemi products are provided only subject to Aurasemi Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Aurasemi resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

## **Contact Information**

For more information visit www.aurasemi.com For sales related information please send an email to sales@aurasemi.com

#### **Trademarks**

Aurasemi and Aurasemi Logo are trademarks of Ningbo Aura Semiconductor Private Limited. All referenced brands, product names, service names and trademarks are the property of their respective owners.