

### **Product Highlights**

- Integrated 600V startup cell
- Integrated floating driver based on coreless transformer technology
- Digital multi-mode operation for higher efficiency curve
- Supports low stand-by power by means of direct X-cap discharge function and adaptive burst mode control
- Eliminates the auxiliary power supply by means of integrated startup cell and burst mode
- UART interface for communication and in-circuit configuration
- Flexible design-in by means of one time programming capability for a wide range of parameters



### Description

The IDP2303A is a multi-mode PFC and LLC controller combined with a floating high side driver and a startup cell. A digital engine provides advanced algorithms for multi-mode operation to support highest efficiency over the whole load range. A comprehensive and configurable protection feature set is implemented. Only a minimum of external components are required with the low pin count DSO-16 package. The integrated HV startup cell and adaptive burst mode enable to achieve low stand-by power and low output ripple. In addition a one-time-programming (OTP) unit is integrated to provide a wide set of configurable parameters that help to ease the design in phase.

#### Features

- Multi-mode PFC
- Configurable PFC gate driver
- Synchronous PFC and LLC burst mode control
- Configurable non-linear LLC VCO curve

## Applications

- Adaptors for TV, notebook and industry from 75W to 300W
- Generarl SMPS



#### Figure 1 Typical Application

| Product Type | Package   |
|--------------|-----------|
| IDP2303A     | PG-DSO-16 |

- Configurable soft-start
- V<sub>AC</sub> input voltage sensing and X cap discharge via HV pin



# **Table of Contents**

| Table of C | ontents                                                                        | 2 |
|------------|--------------------------------------------------------------------------------|---|
| 1          | Pin Configuration and Description                                              | 4 |
| 2          | Representative Blockdiagram                                                    | 6 |
| 3          | Functional Description                                                         | 7 |
| 3.1        | Introduction                                                                   |   |
| 3.2        | Overview Controller Features                                                   | 7 |
| 3.3        | Overview Controller Features                                                   | 7 |
| 3.3.1      | System and Device overview                                                     |   |
| 3.3.1.1    | Processor and memory operations                                                |   |
| 3.3.1.2    | Communication interface                                                        |   |
| 3.3.1.3    | Voltage and current sensors                                                    |   |
| 3.3.2      | IC Power Supply and High Voltage Startup Cell                                  |   |
| 3.3.2.1    | Direct AC input monitoring combined with VCC startup function                  |   |
| 3.3.2.2    | X-cap discharge function via the integrated HV startup-cell                    |   |
| 3.3.3      | Standby Mode with synchronous PFC-LLC burst operation                          |   |
| 3.3.4      | IC protection                                                                  |   |
| 3.3.4.1    | Undervoltage lockout for VCC                                                   |   |
| 3.3.4.2    | Overvoltage protection for VCC                                                 |   |
| 3.3.4.3    | Over temperature protection                                                    |   |
| 3.3.4.4    | Auto Restart Mode                                                              |   |
| 3.3.5      | AC detection                                                                   |   |
| 3.4        | PFC Controller                                                                 |   |
| 3.4.1      | PFC Softstart                                                                  |   |
| 3.4.2      | PFC Multi-mode operation                                                       |   |
| 3.4.3      | PFC Protection                                                                 |   |
| 3.4.3.1    | PFC Open Control Loop Protection (PFCOCLP)                                     |   |
| 3.4.3.2    | PFC Inductor Over Current Protection (PFCOCP)                                  |   |
| 3.4.3.3    | PFC Output Over Voltage Protection (PFCOVP)                                    |   |
| 3.4.3.4    | PFC Output Under Voltage Protection (PFCUVP)                                   |   |
| 3.4.3.5    | PFC Brownin Protection for AC Input Line (PFCBIP)                              |   |
| 3.4.3.6    | PFC Brownout Protection for AC Input Line (PFCBOP)                             |   |
| 3.4.3.7    | PFC Long Time Continuous Conduction Mode Protection (PFCCCMP)                  |   |
| 3.5        | Half-bridge LLC Controller                                                     |   |
| 3.5.1      | LLC Softstart (Time Controlled Oscillator TCO)                                 |   |
| 3.5.2      | LLC Normal Operation (Voltage Controlled Oscillator VCO)                       |   |
| 3.5.3      | LLC Smooth Transition of Frequency Control from TCO to VCO                     |   |
| 3.5.4      | LLC Half-bridge Protection                                                     |   |
| 3.5.4.1    | LLC Open Control Loop Protection (LLCOCLP)                                     |   |
| 3.5.4.2    | LLC Over Load Protection (LLCOLP)                                              |   |
| 3.5.4.3    | LLC Over Current Protection Level 1 (LLCOCP1)                                  |   |
| 3.5.4.4    | LLC Over Current Protection Level 2 (LLCOCP2)                                  |   |
| 3.6        | Operation Flow                                                                 |   |
| 3.6.1      | IC Initialization                                                              |   |
| 3.6.2      | Operation Flow of the PFC Controller                                           |   |
| 3.6.3      | Operation Flow of the Halfbridge LLC Controller                                |   |
| 3.7        | Overview Protection Features                                                   |   |
| 3.7.1      | Undervoltage Lockout for VCC                                                   |   |
| 3.7.2      | Overvoltage Protection for VCC                                                 |   |
| 3.7.3      | Overtemperature Protection by means of internal Temperature Detection          |   |
| 51710      | event competituate restored of systems of internal rempetituate betecholissing |   |



| 3.8<br>3.8.1<br>3.8.2 | Fixed and Configurable Parameters<br>Fixed Parameters<br>Configurable Parameters | 28<br>28<br>28 |  |  |
|-----------------------|----------------------------------------------------------------------------------|----------------|--|--|
| 4                     | Electrical Characteristics                                                       | 31             |  |  |
| 4.1                   | Absolute Maximum Ratings                                                         | 31             |  |  |
| 4.2                   | Package Characteristics                                                          | 32             |  |  |
| 4.3                   | Package Characteristics                                                          | 32             |  |  |
| 4.4                   | DC Electrical Characteristics                                                    | 32             |  |  |
| 4.4.1                 | Power Supply Characteristics                                                     | 32             |  |  |
| 4.4.2                 | Characteristics of the MFIO Pin                                                  | 33             |  |  |
| 4.4.3                 | Characteristics of the HBFB Pin                                                  | 33             |  |  |
| 4.4.4                 | Characteristics of the Current Sense Inputs CSx                                  | 33             |  |  |
| 4.4.5                 | Characteristics of the Zero Crossing Input ZCD                                   | 34             |  |  |
| 4.4.6                 | Characteristics of the Gate Driver Pins GDx                                      | 34             |  |  |
| 4.4.7                 | Characteristics of the High-Voltage Pin HV                                       | 35             |  |  |
| 4.4.8                 | Characteristics of the VS Pin                                                    | 35             |  |  |
| 4.4.9                 | Characteristics of the HSGD Pin                                                  | 35             |  |  |
| 5                     | Outline Dimensions                                                               | 37             |  |  |
| Revision H            | Revision History                                                                 |                |  |  |



Pin Configuration and Description

# 1 Pin Configuration and Description

The pin configuration is shown in Figure 2 and Table 1. The Pin functions are described below.



Figure 2 Pin Configuration

#### Table 1Pin Definitions and Functions

| Symbol        | Pin | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GD0           | 1   | 0    | Gate Driver Output 0 (PFC Gate Driver)                                                                                                                                                                                                                                                                                                                                                                      |
| (PFCGD)       |     |      | Output for directly driving the PFC PowerMOS. The default peak source current capability is 85 mA and the peak sink current capability is 800 mA.                                                                                                                                                                                                                                                           |
| CS0           | 2   | Ι    | Current Sense 0 (PFC Current Sense)                                                                                                                                                                                                                                                                                                                                                                         |
| (PFCCS)       |     |      | Pin CS0 is connected to an external shunt resistor and the source of the PFC PowerMOS.                                                                                                                                                                                                                                                                                                                      |
| VCC           | 3   | Р    | Positive Voltage Supply<br>IC power supply                                                                                                                                                                                                                                                                                                                                                                  |
| GND           | 4   | G    | Ground<br>IC ground                                                                                                                                                                                                                                                                                                                                                                                         |
| ZCD           | 5   | Ι    | <b>Zero Crossing Detection</b><br>Pin ZCD is connected to the auxiliary winding of the PFC choke.                                                                                                                                                                                                                                                                                                           |
| VS            | 6   | I    | <b>Voltage Sensing</b><br>Pin VS is connected to a high ohmic resistor divider for directly sensing the bus voltage.                                                                                                                                                                                                                                                                                        |
| N.C.          | 7   | —    | Creepage Distance                                                                                                                                                                                                                                                                                                                                                                                           |
| ΗV            | 8   | Ι    | <b>High Voltage Input</b><br>Pin HV is connected to the AC input via an external resistor and 2 diodes or<br>connected after rectifier bridge. There is a 600 V HV startup-cell internally<br>connected that is used for initial VCC charge. It is also used to discharge the x-<br>capacitors of the EMI network. Furthermore sampled high voltage sensing is<br>supported for brownin/brownout detection. |
| MFIO          | 9   | I    | MFIO<br>Pin MFIO provides a half duplex UART communication IO interface for<br>parameter configuration and AC voltage detection.                                                                                                                                                                                                                                                                            |
| HBFB          | 10  | Ι    | Half Bridge Feedback<br>Pin HBFB is connected to an optocoupler for the feedback path to control the<br>LLC switching frequency.                                                                                                                                                                                                                                                                            |
| CS1<br>(HBCS) | 11  | Ι    | <b>Current Sense 1 (Hallf Bridge current Sense)</b><br>Pin CS1 is connected to an external shunt resistor and the source of the                                                                                                                                                                                                                                                                             |



## Pin Configuration and Description

| Symbol        | Pin | Туре | Function                                                                                                                                                                                                                                                |
|---------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |     |      | PowerMOS in the half-bridge stage.                                                                                                                                                                                                                      |
| GD1<br>(LSGD) | 12  | 0    | <b>Gate Driver Output 1 (Half Bridge Low Side Gate Driver)</b><br>Output for directly driving the lowside PowerMOS in the half-bridge. The peak<br>source current capability is 120 mA and the peak sink current capability is 500<br>mA.               |
| N.C.          | 13  | —    | Creepage Distance                                                                                                                                                                                                                                       |
| HSGND         | 14  | G    | High side Ground<br>Ground for floating high side driver                                                                                                                                                                                                |
| HSVCC         | 15  | Р    | <b>High side VCC</b><br>Power supply of the high side floating driver, supplied via bootstrap                                                                                                                                                           |
| HSGD          | 16  | 0    | <b>High side floating Gate Driver</b><br>Output for directly driving the high side PowerMOS in the half-bridge. The<br>peak source current capability is 0.52 A and the peak sink current capability is<br>1.3 A. Refer to item 4.4.9 for more details. |



Representative Blockdiagram

# 2 Representative Blockdiagram

A simplified functional block diagram is given in Figure 3. Note that this figure only represents the principle functionality.

IDP2303A digital combo-PFC & LLC controller consists of an Infineon 66MHz ( $f_{MCLK}$ ) NanoDSP processor to actualize both the power factor correction (PFC) and a half-bridge resonant function. The PFC and LLC controllers function with their configured parameter to optimize the performance. The current sense, zero-crossing and voltage sense provide the controller as well as the processor inputs for its control.







# 3 Functional Description

The functional description gives an overview about the integrated functions and features and their relationship. The mentioned parameters and equations are based on typical values at  $T_A = 25$  °C. The correlated minimum and maximum values are shown in the electrical characteristics in Chapter 4.

This chapter contains following main descriptions:

- Introduction (Chapter 3.1)
- Overview Controller Features (Chapter 3.2)
- General control features (Chapter 3.3)
- PFC Controller (Chapter 3.4)
- Half-bridge LLC Controller (Chapter 3.5)
- Operation Flow (Chapter 3.6)
- Overview Protection Features (Chapter 3.7)
- Fixed and configurable parameters (Chapter 3.8)

#### 3.1 Introduction

The IDP2303A is a digital Combo-LLC controller to support application topologies with a multi-mode PFC and half-bridge LLC stage. The IC consists of a smart digital core that provides advanced algorithms for multi-mode operation and a variety of protection features. A high degree of forward integration is realized by implementing a floating HV gate driver and a HV startup cell in a slim PG-DSO-16 package. Multifunctional pins ensure a very low component count in the application. General controller features are summarized in Table 2.

The IC supports highest design-in flexibility in the application by means of an advanced set of configurable parameters. The configuration can be done via a half duplex UART interface at pin MFIO.

#### 3.2 Overview Controller Features

- General Controller Features (Table 2)
- PFC Controller Features (Table 5)
- LLC Controller Features (Table 6)

#### 3.3 Overview Controller Features

This chapter provides an overview of functional blocks for Figure 3. The general control features are

| System and Devices overview                                   | Chapter 3.3.1   |
|---------------------------------------------------------------|-----------------|
| IC Power System and High Voltage Startup Cell                 | Chapter 3.3.2   |
| Direct AC input monitoring combined with VCC startup function | Chapter 3.3.2.1 |
| X-cap discharge function via the integrated HV startup-cell   | Chapter 3.3.2.2 |
| Standby Mode with synchronous PFC-LLC burst operation         | Chapter 0       |
| IC protection                                                 | Chapter 3.3.4   |
| Auto restart mode                                             | Chapter 3.3.4.4 |
| AC detection                                                  | Chapter 3.3.5   |

#### Table 2 General Controller Features



#### 3.3.1 System and Device overview

The device is dominantly used in an AC/DC application with a working scenario as illustrated below. The device on powering-up enters start-up and soft-start stage. Once the voltage at the primary side and secondary side of the transformer stabilizes, depending on the load condition, the device operates in extremely light load or normal operation.

In extremely light load condition, the device operates in burst, meaning the gate drivers are driven at a lower frequency ranges and switching on periodically only to maintain the supply voltage and the VCC of the device.

In normal operating condition, the device actively switches its gate driver to regulate the voltage and current supplies to the load.

In Figure 4, when overcurrent protection mechanism is triggered, the device shall shut down its LLC and PFC controller and enter a restart of the system and attempt to re-power the system. There are many protection and shut-down scenario. For further detail, please refer to Chapter 3.7.



Figure 4 IDP2303A Operation Overview

#### 3.3.1.1 **Processor and memory operations**

This chapter describes the IC power processor function and its operation.

On powering up, the device's processor initializes and loads its configuration from its one-timeprogrammable memory and configures the device to its application needs. The timer for the scheduler is programmed and the processor run within a scheduler timing function to continuous monitor for any protection event as well as optimize the parameter for the PFC and LLC controllers.

The processor runs in an active scheduler mode when the PFC and the LLC controller are running and runs in the following mode in specific condition of the system.

- HV-startup: System "cold start" with VCC startup via the integrated HV startup cell.
- Standby: System operates in synchronous PFC-LLC burst operation to keep output voltage regulated and yet maintain very low system power consumption



#### Functional Description

• Auto-restart: A protection mode that stops all PFC and LLC switching operations, puts the IC into a suitable sleep mode, and initiates a new startup after a configurable break time <sup>1</sup>.



Figure 5 Overview of Processor operations

The processor runs its program from its Read Only Memory (ROM) with random access memory (RAM) as main data space for computation and control-flow state records during operation.

The processor monitors and processes the analog-to-digital (ADC) data. The processed data is provided to control the power-factor-correction (PFC) and Resonant LLC converter. The processor also monitors the input line (AC), its own monitoring lines as well as the output load feedback voltage for protection condition and mitigates according to the conditions with the protection function. All the information are registered and interrupts are triggered when interrupt event occurs.

<sup>&</sup>lt;sup>1</sup> Please refer to Chapter 4.7 for more detail about the protection mechanisms.



### 3.3.1.2 Communication interface

The communication to external host is via the MFIO pin and is handled by the processor in firmware. A half-duplex UART communication data between the host and the device is transferred through internal UART.

### 3.3.1.3 Voltage and current sensors

IDP2303A sensing nodes are multiplexed to an analog-to-digital (ADC) module to allow the device to monitor the system behavior and its internal behavior. The voltage and current sensors are multiplexed to the ADC as well.

Each of the sensing node samples its voltage or current and the sampling is multiplexed onto the ADC where the digital read-out is measured.



Figure 6 Voltage and current sensing multiplexing to ADC

Figure 6 shows the sensing paths that are multiplexed to the ADC. The ADC sensing is time-multiplexed to the sensing nodes and is managed internally by the processor. Timers are used to enable and disable the sample and hold circuit in the current sense block. Within each of the sensing block, there are sub-sensing



#### **Functional Description**

nodes that allow measurement for each specific function. See Chapter 4.4.3 and Chapter 4.4.4 for further details.

### 3.3.2 IC Power Supply and High Voltage Startup Cell

This chapter describes the IC power supply approach and the functions correlated with the high voltage startup cell for Figure 1. The functions supported by the high voltage startup cell are

- Direct AC input monitoring combined with VCC startup function (Chapter 3.3.2.1)
- X-cap discharge function via the integrated HV startup-cell (3.3.2.2)

IDP2303A contains four power supply pins VCC, GND, HSVCC and HSGND. The VCC is the main low voltage supply input at the IC. All the internal circuits except the integrated floating driver are connected to pin VCC and pin GND, which is the common ground. A capacitor needs to be placed directly at the pins VCC and GND to provide a proper buffering of the IC power supply voltage.

The pins HSVCC and HSGND are the power supply pins for the integrated floating high side driver. The high side driver is supplied by an external bootstrap buffer capacitor that also needs to be connected close to pins HSVCC and HSGND. The external bootstrap capacitor is charged via an external bootstrap diode and resistor which are connected in serial to the VCC supply.

In order to avoid unexpected delay of startup cell, upper resistance of the voltage divider at VS pin is strongly suggested to be over  $8M\Omega$ .

#### 3.3.2.1 Direct AC input monitoring combined with VCC startup function

There are two main functions supported at pin HV, with the connection of the rectified input voltage via a resistor,  $R_{HV}$  (51k $\Omega$ ) (See Figure 8).

The integrated HV startup-cell is switched on during the VCC startup phase, when the IC is inactive. A current is flowing from pin HV to pin VCC via an internal diode, which charges the capacitor at pin VCC. This current is limited by the  $R_{HV}$  and the  $R_{DS(on)}$  of the HV startup-cell. Once the voltage at pin VCC exceeds the VCC on- threshold, the active operating phase is entered.



Figure 7 VCC voltage illustration of Direct AC input powering up behavior

Within the device, the rectified input voltage monitoring is supported by a resistive sense that is switched on periodically by an internal timer. The timer switches on the HV startup cell and the switch T2 for a



very short time after a defined period. During this short on-time, the voltage across  $R_{SH}$  is sensed to estimate the HV voltage (See Figure 8).



Figure 8 High voltage sensing at MFIO pin

### 3.3.2.2 X-cap discharge function via the integrated HV startup-cell

Safety standard requires X-caps to be discharged within two seconds once the switching mode power supply is disconnected from the AC line. The AC waveform is closely monitored via a signal conditioning circuit (R3, R4, R5, C1, ZD1 and Q1 in Figure 8) via a dedicated MFIO pin of IDP2303A.

An AC detection algorithm checks if there is an alternating voltage at the converter input. This function works reliably for input voltages as specified in Table 3. As soon as the voltage stops alternating an AC unplug event is detected and input capacitors (X-CAPs) are getting discharged via the depletion cell of IDP2303A between pins HV and GND. AC unplug detection time is typically within a few hundred Milliseconds and maximum 800 ms. The maximum discharge time constant for the maximum XCAP



#### Functional Description

capacitance value of  $2\mu F$  (see Table 4) is then appr. 104 ms (with  $R_{HV} = 51k\Omega$  and the IC internal resistance of about  $1k\Omega$ ). Therefore the X-CAPs are safely discharged within 1s to ES1 or SELV limits according to IEC62368 and IEC60950.

The X-caps are then discharged to fulfil the safety standard. The discharging current is determined by the external resistor  $R_{HV}$  (51 k $\Omega$ ) and  $R_{BLD}$  (see Figure 8). The X-cap discharge function is a configurable parameter.

| Parameters    |         | Min. | Max. | Unit | Remarks |
|---------------|---------|------|------|------|---------|
| Input voltage |         | 90   | 264  | VAC  |         |
|               | Range 1 | 47   | 53   | Hz   |         |
| Frequency     | Range 2 | 57   | 63   | Hz   |         |

| Table 3 Input voltage ratings for reliable AC detection | Table 3 | Input voltage ratings for reliable AC detection |
|---------------------------------------------------------|---------|-------------------------------------------------|
|---------------------------------------------------------|---------|-------------------------------------------------|

#### Table 4X-CAP discharge component ratings

| Parameters                                           | Min. | Max. | Unit | Remarks         |
|------------------------------------------------------|------|------|------|-----------------|
| Total capacitance of all XCAPs                       | 0.1  | 2    | μF   |                 |
| Total discharge resistance from AC voltage to HV pin | 51   | 51   | kΩ   | R <sub>HV</sub> |

#### 3.3.3 Standby Mode with synchronous PFC-LLC burst operation

For IDP2303A, IC enters standby mode by detecting HBFB voltage. If  $V_{HBFB}$  is less than  $V_{\_burst\_enter}$  for a blanking time of  $t_{\_blk\_burst}$ , both PFC and LLC will stop switching immediately. The IC is put into power saving mode. The controller enters into burst pause phase of standby mode.

During the standby mode, the HBFB pin is monitored to control the burst mode operation. When the HBFB voltage rises up and reaches the burst on threshold  $V_{burst_on}$ , or VCC drops below  $V_{VCC_burst_off}$ , the device will wake up and start burst mode operation. LLC burst on time  $t_{burst_on_max}$  is constant and configurable with soft-start and soft-stop. After LLC completes one full busrt on switching, the device will stop switching and enters sleep mode to save the power consumption.

The LLC busrt frequency  $f_{sw_{busrt}}$  and  $t_{burst_{on_{max}}}$  are optimized at typical standby power load in order to achieve lowest input power and output ripple. Meanwhile, under ultra light load condition, e.g. no load condition, LLC will increase burst frequency adaptively according burst off time. In the end, burst frequency is stabilized so as to regulate busrt off time around maximum burst off time  $t_{burst_{off_{max}}}$ . By setting proper  $t_{burst_{off_{max}}}$ , LLC can deliver right-fit energy adaptively to different load and avoid deep saturation of feedback loop, which is able to reduce output ripple, minimize power consumption at secondary feedback path and perform excellent dynamic load response.

When heavy load comes, the HBFB voltage will rise up and hit the leaving burst mode threshold  $V_{burst_exit}$ . Then the device will leave burst mode operation. Another leaving burst mode condition is when the burst off time reaches the minimum burst off time limit  $t_{burst_off_min}$ .



#### 3.3.4 IC protection

#### 3.3.4.1 Undervoltage lockout for VCC

There is an undervoltage lockout unit (UVLO) implemented, that ensures a defined enabling and disabling of the IC operation depending on the supply voltage at pin VCC. The UVLO contains a hysteresis with the voltage thresholds  $V_{VCCon}$  for enabling the IC and  $V_{VCCoff}$  for disabling the IC.

#### 3.3.4.2 Overvoltage protection for VCC

Overvoltage protection at VCC is triggered when  $V_{VCC}$  exceeds a threshold of  $V_{_{VCCOVP}}$  for a blanking time of  $t_{_{VCCOVP}}$ . The system enters into auto restart mode then.

#### 3.3.4.3 Over temperature protection

When the internal temperature exceeds the over temperature protection level  $T_{_OTP}$ , the system enters into auto restart mode. If the temperature is lower than  $T_{_OTP\_reset}$  at the end of the auto restart breaktime, the system exits auto restart mode and enters startup mode. Otherwise, if the temperature is higher than  $T_{_OTP\_reset}$  at the end of the auto restart breaktime, the system remains in auto restart mode.

#### 3.3.4.4 Auto Restart Mode

Once the auto restart mode is entered, the IC stops both PFC and LLC switching operations and enters sleep mode. During this auto restart off-phase the HV startup-cell is activated to maintain the VCC voltage. After the configurable auto restart breaktime  $t_{AR}$  the IC initiates a new start-up.

#### 3.3.5 AC detection

This feature is used for detecting AC unplug condition during standby mode and is implemented via the firmware. The figure below shows the configuration of the EMI filter and where input voltage is sensed through detecting circuit. In normal operation, MFIO pin can receive one regular pulse signal with same frequency as AC voltage. Once AC unplugged, MFIO pin pulse will disappear and IC will enable X-cap discharge function via HV pin after 240ms blanking time.



Figure 9 Circuit with AC detection with EMI filter



#### 3.4 PFC Controller

The PFC controller turns on and off the PFC gate driver so that a desired bus voltage is maintained while the AC input current is approximately proportional to the AC line voltage resulting in high power factor and low THD. A gate driver switching cycle has divided into three phases:

- the on-time,  $t_{on}$ , where the PFC MOSFET is turned on, and the PFC choke current increases
- the freewheeling time, t<sub>f</sub>, where the PFC MOSFET is turned off, the choke current decreases and charges the PFC output capacitor via the freewheeling diode
- the waiting time t<sub>w</sub>, which starts when the choke current decreased to zero and an oscillation is observed at the drain-source voltage of the switching MOSFET and the voltage at the auxiliary winding.



Figure 10 PFC control at GD0 pin and Voltage and current sensing at VS and CS pins

The following PFC functionality of the controller is described:

#### Table 5 PFC Controller Features

| PFC Softstart                                                 | Chapter 3.4.1   |
|---------------------------------------------------------------|-----------------|
| Multi-mode PFC control                                        | Chapter 3.4.2   |
| PFC Protection                                                | Chapter 3.4.3   |
| PFC Open Control Loop Protection (PFCOLP)                     | Chapter 3.4.3.1 |
| PFC Inductor Over Current Protection (PFCOCP)                 | Chapter 3.4.3.2 |
| PFC Output Over Voltage Protection (PFCOVP)                   | Chapter 3.4.3.3 |
| PFC Output Under Voltage Protection (PFCUVP)                  | Chapter 3.4.3.4 |
| PFC Brownin Protection for AC Input Line (PFCBID)             | Chapter 3.4.3.5 |
| PFC Brownout Protection for AC Input Line (PFCBOD)            | Chapter 3.4.3.6 |
| PFC Long Time Continuous Conduction Mode Protection (PFCCCMP) | Chapter 3.4.3.7 |

#### 3.4.1 PFC Softstart

PFC softstart, a PI controller calculates the on-time as a function of the difference between the reference bus voltage and the actual PFC bus voltage. To compensate for the on-time and hence line dependency of the boost power stage, the output of the PI controller is multiplied with on-time. The PFC operates in fixed QR-1 operation with minimum on-time. With the minimum on-time multiplied to the output of the PI controller, it will form an exponential softstart ramp for on-time that limits the switching frequency



#### Functional Description

and startup current. Once the desired PFC bus voltage is reached, it resumes to normal multimode PFC operation.

### 3.4.2 PFC Multi-mode operation

For PFC operating in critical conduction mode CrCM, the MOSFET is turned on with a constant on-time throughout the complete AC half cycle and the off-time is varying during the AC half cycle depending on the instantaneous input voltage applied. Thus, the switching frequency is varying within each AC half cycle with the lowest switching frequency at the peak of the AC input voltage and the highest switching frequency near the zero crossings of the input voltage. A new switching cycle starts immediately when the inductor current reaches zero. CrCM is also equivalent to quasi-resonant switching at first inductor current valley or QR1 operation. The switching period of CrCM operation is given by

$$T_{sw} = t_{cyc} = t_{on} + t_{off} \tag{1}$$

CrCM is ideal for full load operation, where the constant on-time is large. However, the constant on-time reduces at light load, resulting in very high switching frequency particularly near the zero crossings of the input voltage. The high switching frequency will increase the switching losses, resulting in poor efficiency at light load.

The new multimode PFC control algorithm implemented in IDP2303A can lower the switching frequency by adding an additional delay into each switching cycle through selecting further inductor current valleys to achieve QR2, QR3 and up to QR10 operation. In this way, the switching frequency is limited between a minimum and maximum value. The switching period of the multimode PFC operation, consisting of QR1 to QR10 operation and DCM, is given by

$$T_{sw} = t_{cyc} + t_w \tag{2}$$



#### **Functional Description**



Figure 11 Current and timing in QR2 Operation

Introduction of the delay helps to reduce switching frequency but it also distorts the input current waveform and thus affects the PFC THD performance. The multimode PFC control also consists of an algorithm that optimizes the applied on-time on a cycle by cycle basis so as to ensure good input current shaping and improve PFC THD performance.

### 3.4.3 PFC Protection

The PFC stage is protected against:

- PFC Open Control Loop Protection (PFCOCLP) (Chapter 3.4.3.1)
- PFC Inductor Over Current Protection (PFCOCP) (Chapter 3.4.3.2)
- PFC Output Over Voltage Protection (PFCOVP) (Chapter 3.4.3.3)
- PFC Output Under Voltage Protection (PFCUVP) (Chapter 3.4.3.4)
- PFC Brownin Protection for AC Input Line (PFCBID) (Chapter 3.4.3.5)
- PFC Brownout Protection for AC Input Line (PFCBOD) (Chapter 3.4.3.6)
- PFC Long Time Continuous Conduction Mode Protection (PFCCCMP) (Chapter 3.4.3.7)

## 3.4.3.1 PFC Open Control Loop Protection (PFCOCLP)

Open control loop is detected if the voltage value at pin VS is lower than the threshold  $V_{OlpPFC}$ . This may happen in case that the voltage sensing loop is highside open circuit or the input voltage is too low. If



#### Functional Description

open loop is detected at the IC startup, both the PFC and the HB LLC controller do not start up. If this open loop condition is detected during system operation, the system enters into auto restart mode.

### 3.4.3.2 PFC Inductor Over Current Protection (PFCOCP)

In the converter system, the peak current through the MOSFET is monitored via the PFC shunt resistor  $R_{PCS}$  to minimise stress for the MOSFET, the inductor  $L_{PFC}$  and the diode  $D_{PFC}$ . Once the voltage across the shunt resistor exceeds the over current threshold  $V_{\_CS0ocpset}$ , the MOSFET gate is turned off. Afterwards, the ZCD signal, or the PFC maximal period time-out signal, initializes the next switching cycle. This protection mechanism is active in every switching cycle.

### 3.4.3.3 PFC Output Over Voltage Protection (PFCOVP)

A two stage overvoltage protection scheme is implemented where a slower average measurement of the bus voltage shall trigger a shutdown of the PFC under OVP1 of a lower threshold by firmware, and a faster immediate measurement of the bus voltage shall also trigger a shutdown of the PFC under OVP2 by hardware. For OVP1, if the average sensed PFC bus voltage exceeds the threshold V\_OVPSWSetPFC, the PFC will stop switching while the LLC continues to run. OVP2 is implemented by hardware. The threshold of this comparator is fixed at V\_OVPHWSetPFC = 2.8V. Once the sensed bus voltage exceeds this threshold for a configurable filter delay time, the PFC will stop switching while the LLC continues to run. Once the average sensed PFC bus voltage reduces and reaches the reference bus voltage V\_RefPFC, the PFC converter resumes normal operation.

### 3.4.3.4 PFC Output Under Voltage Protection (PFCUVP)

The PFC undervoltage protection (UVP) is a protection for the LLC converter from entering capacitive operation range. Since UVP is detected by sensing the PFC bus voltage, it is placed under PFC protection features. UVP is implemented by firmware. If the average sensed PFC bus voltage falls below a configurable UVP threshold  $V_{UvpSetPFC}$  for a blanking time of  $t_{UvpBlkPFC}$ , PFC undervoltage is detected. PFC will stop switching and LLC will continue switching.

### 3.4.3.5 PFC Brownin Protection for AC Input Line (PFCBIP)

PFC brownin protection is implemented by firmware and it utilizes HV pin for AC input voltage sampling for better input voltage measurement.

The desired brownin input voltage threshold is  $V_{\mu\nu\mu}$ . If  $V_{ACrms} > V_{\mu\nu\mu}$ , brown-in is detected and the system enters into startup.

### 3.4.3.6 PFC Brownout Protection for AC Input Line (PFCBOP)

The PFC brownout protection prevents the system from operating at very low input voltage that is out of the normal operating range. This helps to protect the system from high current stress or device failures at very low input voltage. PFC brownout protection is implemented by firmware and it utilizes HV pin for AC input voltage sampling for better input voltage measurement.

The desired brownout input voltage threshold is  $V_{_HVBOD}$ . If  $V_{AC,rms} < V_{_HVBOD}$  and after a blanking time of  $t_{_HVBODblank}$ , brownout is detected. PFC will stop switching and LLC will continue switching.

## 3.4.3.7 PFC Long Time Continuous Conduction Mode Protection (PFCCCMP)

Continuous conduction mode (CCM) operation may occur during PFC startup for limited time duration. It is considered as a failure in the system only if CCM operation of the PFC converter is observed over a longer period of time. The PFC converter may run into CCM operation for a longer period due to shorted



#### Functional Description

bypass diode, heavy load step that is out of specification or very low input voltage that is out of the normal operating range.

When CCM occurs, the magnetizing current in the PFC choke does not have a chance to decay to zero before the MOSFET turns on. There will be no quasi-resonant oscillation observed at the ZCD signal before the maximum switching period time-out is reached that turns the MOSFET on. This turn-on event without ZCD oscillation is monitored to protect the PFC converter from continuous CCM operation. The long time CCM protection is implemented by firmware.

At every sampling period, if the maximum switching period time-out occurs before any quasi-resonant oscillation is observed at the ZCD signal, the CCM time counter is increased by 1. If the PFC switching period is less than the time-out period, the CCM time counter is decreased by 1. Once the CCM time counter exceeds  $t_{CcmpPFC}$ , the system enters into auto restart mode. The long time CCM protection is active only if the PFC on-time is above the threshold  $t_{OnMinPFC}$  by 200ns.

### 3.5 Half-bridge LLC Controller

Following LLC functionality is described:

| Table 6 | Half-bridge LLC Controller Features |
|---------|-------------------------------------|
|---------|-------------------------------------|

| Chapter 3.5.1   |
|-----------------|
| Chapter 3.5.2   |
| Chapter 3.5.3   |
| Chapter 3.5.4   |
| Chapter 3.5.4.1 |
| Chapter 3.5.4.2 |
| Chapter 3.5.4.3 |
| Chapter 3.5.4.4 |
|                 |

## 3.5.1 LLC Softstart (Time Controlled Oscillator TCO)

The half-bridge LLC controller enters softstart for every VCC power up and upon recovering from certain protection mode provided the bus voltage is in the proper range. In softstart, the switching frequency changes with the elapsing time (a time controlled oscillator - TCO), as shown in Figure 12.

The switching frequency starts at a maximum value and decrease with a defined frequency step change at every 512us. The initial frequency step change is larger and the frequency step change will gradually decrease at every 512us until it reaches the minimum frequency step change value.

Once the softstart switching frequency is close to the switching frequency output of the free-running voltage controlled oscillator (VCO), the external secondary side LLC bus voltage controller and VCO will take over the regulation of the LLC output voltage. The LLC enters into normal operation.



**Functional Description** 





### 3.5.2 LLC Normal Operation (Voltage Controlled Oscillator VCO)

During normal operation, a voltage controlled oscillator (VCO) generates the HB LLC converter switching frequency  $f_{HB}$  based on the HB feedback voltage  $V_{HBFB}$ . In this controller, the curve of the HB switching frequency  $f_{HB}$  in response to the feedback voltage  $V_{HBFB}$  is schematically shown as in Figure 13.

The VCO switching period vs. feedback voltage inside this controller consists of three pieces of direct line with different slew rate. As shown in Figure 13, the line in area II (normal operation) has much lower slew rate than the area I (Light Load) and III (Heavy Load). Therefore, the VCO in the area II has a much better frequency resolution than in the area I and III. In this way, fine frequency resolution around the nominal operating point  $V_{\text{NomHB}}$  is realized, while a wide operating frequency range can be covered with fast response to the load change in both heavy and light load is realized.



Figure 13 Frequency vs. Feedback Voltage of the VCO



#### Functional Description

The switching period curve is defined by following key points: feedback origin (0,  $T_{MinVCO}$ ), VCO light load (V\_LLVCO, T\_LLVCO), VCO nominal point (V<sub>NomVCO</sub>, T<sub>NomVCO</sub>), VCO heavy load (V\_HLVCO, T\_HLVCO</sub>) and feedback maximal point (V\_MaxVCO, T\_MaxVCO). In this controller, all values are calculated based on the VCO nominal frequency  $f_{NomVCO}$  and nominal feedback voltage V\_NomVCO with certain factors, as:

the minimal and maximal HB LLC switching frequency  $f_{\_MinVCO}$  and  $f_{\_MaxVCO}$  :

| $f_{MinVCO} = k_{fMinVCO} \cdot f_{NomVCO} $ | -  |
|----------------------------------------------|----|
| $f_{MaxVCO} = k_{fMaxVCO} \cdot f_{NomVCO} $ | 4) |
| the frequency at the corners:                |    |

| 1 0                                           |     |
|-----------------------------------------------|-----|
| $f_{\_HLVCO} = k_{fHLVCO} \cdot f_{\_NomVCO}$ | (5) |
| $f_{\_LLVCO} = k_{fLLVCO} \cdot f_{\_NomVCO}$ | (6) |

and the feedback voltages:.

| $V_{HLVCO} = k_{vHLVCO} \cdot V_{NOMVCO}$     | (7) |
|-----------------------------------------------|-----|
| $V_{\_LLVCO} = k_{vLLVCO} \cdot V_{\_NomVCO}$ | (8) |

Once these points are defined, the switching period is calculated by a linear interpolation of the switching period to the feedback voltage, and the switching frequency curve over the whole feedback range is resulted, which is naturally non-linear function of the feedback voltage, as shown in Figure 13.

For an optimal HB LLC operation, the frequency  $f_{NomVCO}$  should be set as the resonant frequency of the LLC resonant tank, while the respected feedback voltage  $V_{NomVCO}$  is taken at the middle of the regulation feedback range.

### 3.5.3 LLC Smooth Transition of Frequency Control from TCO to VCO

With built-in HB LLC softstart, the output voltage rises up smoothly and feedback voltage  $V_{HBFB}$  is available once the output voltage reaches in the regulation range. During the startup, LLC leaves the softstart mode and enters normal operation mode if the switching frequency determined by the VCO is equal to or higher than the switching frequency determined by the TCO, then the voltage controlled oscillator (VCO) takes over the frequency control.

#### 3.5.4 LLC Half-bridge Protection

The LLC half-bridge is protected against:

- LLC Open Control Loop Protection (LLCOCLP) (Chapter 3.5.4.1)
- LLC Over Load Protection (LLCOLP) (Chapter 3.5.4.2)
- LLC Over Current Protection 1 (LLCOCP1) (Chapter 3.5.4.3)
- LLC Over Current Protection 2 (LLCOCP2) (Chapter 3.5.4.4)

In this controller, the HB LLC converter is protected against HB open loop and over load (OLP), over current

### 3.5.4.1 LLC Open Control Loop Protection (LLCOCLP)

Open control loop may happen due to open circuit in opto-coupler either at the diode or at the transistor, open circuit in HB feedback pin or the broken connection of the IC pin to the opto-coupler transistor source terminal. In this case, the HB feedback  $V_{HBFB}$  stays at high. After the end of the softstart, the averaged value of the feedback voltage  $V_{HBFB}$  over time period of  $N_{AccHB} * t_{SrHB}$  is compared with the threshold  $V_{OlpHB}$ . If the measured value is higher than the threshold for time  $t_{OlpHB}$ , then the open loop



protection is triggered and the whole system enters auto-restart mode. The system will be stopped and a time break  $t_{AR}$  follows. After this time break, the HB LLC converter restarts again with softstart. This is open loop protection.

### 3.5.4.2 LLC Over Load Protection (LLCOLP)

Over load at the HB LLC output during normal operation leads to rise of the feedback voltage  $V_{HBFB}$ . Once the averaged value of the feedback voltage  $V_{HBFB}$  over time period of  $N_{AccHB} * t_{SrHB}$  is high than the threshold  $V_{OlpHB}$  for time  $t_{OlpHB}$ , the over load protection is triggered and the HB controller, together with PFC, enters auto-restart mode. The HB LLC converter will be stopped and a time break  $t_{AR}$  follows. After this time break, the HB LLC converter restarts again with softstart.

### 3.5.4.3 LLC Over Current Protection Level 1 (LLCOCP1)

LLC OCP1 is implemented with hardware comparator and firmware handling and the condition is checked at every LLC switching. The voltage across the shunt resistor  $R_{HB}$  at the low-side MOSFET is sensed via the CS1 pin.

There are three different over current protection thresholds  $V_{_{Ocp1\_norm}}$ ,  $V_{_{Ocp1\_burst}}$  and  $V_{_{Ocp1\_startup}}$  to cover various operation conditions. The threshold  $V_{_{Ocp1\_startup}}$  is applied during startup, the threshold  $V_{_{Ocp1\_burst}}$  is applied during leaving burst mode transition to avoid the OCP1 mis-triggered and the relatively lower threshold  $V_{_{Ocp1\_norm}}$  is applied during normal operation.

If the voltage across the shunt resistor  $R_{HB}$  at the low-side MOSFET exceeds the OCP1 threshold, OCP1 protection is triggered to increase the current switching frequency to  $f_{Ocp1}$  to limit the power. The higher switching frequency results in reduced current flowing in the LLC tank and limits the output power transfer. If the sensed current falls below the OCP threshold, the LLC switching frequency starts to be reduced. At the point where the calculated LLC switching frequency based on the HBFB signal is higher than the switching frequency as defined by the OCP1 protection, the LLC converter resumes control under VCO.

If above scenario occurs continuously more than  $N_{_{Ocp1_max}}$  times, then there will be a serious fault condition, IC will enter auto restart protection mode to protect the whole system. In the meantime, due to the limited power transfer during OCP1 protection, the open loop protection or overload protection could also be triggered to enter auto restart protection mode.

| Parameters                      |                         | Symbol                    | Values |       | /alues Unit I |    | Note/Test Condition |
|---------------------------------|-------------------------|---------------------------|--------|-------|---------------|----|---------------------|
|                                 |                         |                           | Min.   | Тур.  | Max.          |    |                     |
| LLC OCP1                        | detection during        | V <sub>0cp1_startup</sub> | -      | 550   | -             | mV | 13                  |
| startup <sup>2</sup>            |                         |                           |        |       |               |    |                     |
| LLC OCP1                        | detection during        | V <sub>Ocp1_burst</sub>   | -      | 750   | -             | mV | 13                  |
| leaving burst mode <sup>2</sup> |                         | -                         |        |       |               |    |                     |
| LLC OCP1                        | detection during        | V <sub>0cp1_norm</sub>    | -      | 427.5 | -             | mV |                     |
| normal opera                    | ation mode <sup>4</sup> | • -                       |        |       |               |    |                     |
| Maximum overcurrent count for   |                         | N <sub>Ocp1_max</sub>     | -      | 8     | -             | -  |                     |
| overcurrent                     | protection to           |                           |        |       |               |    |                     |
| trigger                         | -                       |                           |        |       |               |    |                     |

 Table 7
 LLC Overcurrent protection 1 parameters 1

<sup>1</sup> This setting is application specific and is changed accordingly for application. Please check setting when application varies.

<sup>2</sup> Voltage level triggered only during start up and burst mode.

<sup>3</sup> Parameter is not tested in production test.

<sup>&</sup>lt;sup>4</sup> Applicable in normal operation only. Voltage level not triggered for soft-start and burst mode.



## 3.5.4.4 LLC Over Current Protection Level 2 (LLCOCP2)

LLC OCP2 could be triggered by a large primary side current through the shunt resistor. OCP2 is implemented by hardware via the OCP2 comparator. The status of OCP2 hardware can be read by firmware to detect if OCP2 event has occurred for subsequent action to be taken. If the voltage across the shunt resistor is higher than the threshold  $V_{0cp2}$ , the system enters into auto restart mode.

### 3.6 Operation Flow

In this chapter the control flow of the IC are described. Operating flowchart is shown in Figure 14.

- IC Initialization (Section 4.6.1)
- Operation flow of the PFC Controller (Section 4.6.2)
- Operation flow of the HB LLC Controller (Section 4.6.3)

#### 3.6.1 IC Initialization

As mentioned previously, once the VCC is above the turn-on threshold, the IC is active. The IC enters initialization state immediately after the VCC is powered up. In the initialization state, the correct setup values are assigned to the control units and then both PFC and HB are enabled. Also refer to Figure 5 for scheduler.



#### **Functional Description**



Figure 14 General Operation Flow of the Controller



### 3.6.2 Operation Flow of the PFC Controller

If the PFC is disabled, there is no sensing of any PFC related signal and no switching of the PFC gate driver, the PFC MOSFET gate is actively pulled down to ground.

Once the PFC is enabled, the bus voltage is checked against open loop. If no open loop is detected, the PFC begins its operation with softstart.

During PFC softstart, the PFC starts its operation according to the sensed signals at ZCD, CSO, and VS. The voltage control loop (PI regulator) is kept fast enough and the integrator of the PI regulator growth is limited to avoid output voltage overshoot. As soon as the bus voltage is getting close to the rated value, the PFC enters normal operation state where it is regulated to improve the power factor. The bus voltage is regulated to its rated value.

From the PFC protections, OCP does not cause any break of the PFC converter operation but OVP1 and OVP2 will cause a short break of the PFC operation. After the bus voltage comes back to the rated value, the PFC resumes its operation immediately. In case of long time CCM operation, the PFC enters auto-restart state. After the auto-restart time break, the PFC restarts with softstart.

### 3.6.3 Operation Flow of the Halfbridge LLC Controller

If the HB LLC is disabled, there is no sensing of any HB LLC converter related signal and no switching of the high and low side gate driver. The MOSFET gates are actively pulled down to ground.

Once the HB LLC is enabled, the controller checks the bus voltage against the HB startup bus voltage  $V_{HBstrt}$ . After the HB startup voltage at the PFC bus is reached, the HB LLC controller enters softstart state. In this state, the HB LLC converter switching frequency is controlled by TCO and decreases with time. The output will be built up and feedback signal should be available within the softstart time,  $t_{ss_max}$ . Once the feedback voltage reaches a certain value that the frequency determined by VCO is equal to current frequency determined by the TCO, the controller enters normal operation state, feedback signal is then used for the output regulation by the VCO.

Some failures may stop the HB operation and lead the controller back to valid bus voltage check, i.e. by bus under voltage, or the softstart state after the HB auto-restart time break, i.e. by open loop or over load. In case of the over current protection 2 (OCP2), the HB LLC converter enters system auto-restart mode.

A comprehensive set of protection is integrated inside this controller for PFC and HB LLC converter. Some of them have just influence on the PFC or HB LLC only while some have influence on the other part of the controller. This information is summarized as in the Table 8 and Table 9.

| Protection                    | Effect on PFC converter                                                                                                             | Effect on HB converter                             |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| Bus over voltage protection 1 | $V_{VS} > V_{_{OvpSwSetPFC}}$ : blocks gate signal;<br>$V_{VS} < V_{_{RefPFC}}$ : releases gate signal                              | no influence                                       |
| Bus over voltage protection 2 | $V_{VS} > V_{_{OvpHwSetPFC}}$ : blocks gate signal<br>$V_{VS} < V_{_{RefPFC}}$ : releases gate signal                               | no influence                                       |
| Bus under voltage             | $V_{VS} < V_{UvpSetPFC}$ : stops operation                                                                                          | $V_{VS} < V_{UvpSetPFC}$ : LLC continues switching |
| VS open loop<br>protection    | $V_{VS} < V_{_{OlpPFC}}$ for : no startup of PFC                                                                                    | no start up                                        |
| PFC over current protection   | $V_{CS0} > V_{CS0ocpSet}$ for $t_{OcpLebPFC}$ : stops gate<br>immediately;<br>next gate turn-on triggered by ZCD or<br>$t_{maxPFC}$ | no effect                                          |
| PFC minimal on-time           | PFC on time from regulator $t_{on} < t_{OnMinPFC}$ :<br>blocks PFC gate signal;                                                     | no effect                                          |

Table 8PFC Protections If Enabled



#### Functional Description

| Protection                   | Effect on PFC converter                            | Effect on HB converter  |
|------------------------------|----------------------------------------------------|-------------------------|
|                              | $t_{on} > t_{OnMinPFC}$ : releases PFC gate signal |                         |
| PFC maximal on-time          | $t_{on} > t_{OnMaxPFC}$ : $t_{on} = t_{OnMaxPFC}$  | no effect               |
| PFC Brownin                  | $V_{ACrms} > V_{HVBID}$ : Enters startup           | no effect               |
| PFC Brownout                 | t_HVBODblank, Stops PFC operation                  | LLC continues switching |
| PFC long time CCM protection | CCM operation for longer than $t_{CCMPPFC}$ : sys  | tem Auto-restart        |

#### Table 9LLC Protections If Enabled

| Protection                                             |              | Effect on PFC converter                                        | Effect on HB converter |  |  |
|--------------------------------------------------------|--------------|----------------------------------------------------------------|------------------------|--|--|
| HB over cu protection 1                                | rrent        | $V_{CS1} > V_{\_OCP1}$ for $N_{\_Ocp1\_max}$ : system Auto-res | tart                   |  |  |
| HB over cu protection 2                                | rrent        | $V_{CS1} > V_{-OCP2}$ : system Auto-restart                    |                        |  |  |
| HB open control<br>protection<br>HB over<br>protection | loop<br>load | $V_{HBFB} > V_{OlpHB}$ for $t_{OlpHB}$ : system Auto-resta     | rt                     |  |  |

#### 3.7 Overview Protection Features

The following table provides an overview about the complete protection feature set. The corresponding default actions are listed for the cases where a protection feature is triggered.

If the application requires different behavior for the items in the table 8, please contact Infineon representatives.

| Protection Fatures                   | Symbol  | Default Action                      | Description     |
|--------------------------------------|---------|-------------------------------------|-----------------|
| Undervoltage Lockout for VCC         | ULVO    | PFC and LLC stop switching          | Chapter 3.7.1   |
| Overvoltage Protection for VCC       | VCCOVP  | Auto restart                        | Chapter 3.7.2   |
| Overtemperature Protection by means  | OTP     | Auto restart                        | Chapter 3.7.3   |
| of internal Temperature Detection    |         |                                     |                 |
| PFC Open Control Loop Protection     | PFCOCLP | Auto restart                        | Chapter 3.4.3.1 |
| PFC Inductor Over Current Protection | PFCOCP  | PFC turns off switch immediately    | Chapter 3.4.3.2 |
| PFC Output Over Voltage Protection   | PFCOVP  | PFC stops switching                 | Chapter 3.4.3.3 |
| PFC Output Under Voltage Protection  | PFCUVP  | PFC stops switching while LLC       | Chapter 3.4.3.4 |
|                                      |         | continues switching                 |                 |
| PFC Brownin Protection for AC Input  | PFCBIP  | IC starts switching operation after | Chapter 3.4.3.5 |
| Line (PFCBIP)                        |         | threshold exceeded                  |                 |
| PFC Brownout Protection for AC Input | PFCBOP  | PFC stops switching while LLC       | Chapter 3.4.3.6 |
| Line                                 |         | continues switching                 |                 |
| PFC Long Time Continuous Conduction  | PFCCMP  | Auto restart                        | Chapter 3.4.3.7 |
| Mode Protection                      |         |                                     |                 |
| LLC Open Control Loop Protection     | LLCOCLP | Auto restart                        | Chapter 3.5.4.1 |
| LLC Over Load Protection             | LLCOLP  | Auto restart                        | Chapter 3.5.4.2 |
| LLC Over Current Protection 1        | LLCOCP1 | Frequency increases                 | Chapter 3.5.4.3 |
| LLC Over Current Protection 2        | LLCOCP2 | Auto restart                        | Chapter 3.5.4.4 |



Functional Description

### 3.7.1 Undervoltage Lockout for VCC

There is an undervoltage lockout unit (UVLO) implemented, that ensures a defined enabling and disabling of the IC operation depending on the supply voltage at pin VCC. The UVLO contains a hysteresis with the voltage thresholds  $V_{VCCon}$  for enabling the IC and  $V_{VCCoff}$  for disabling the IC.

Once the mains input voltage is applied, a current is flowing through an external resistor into pin HV via the integrated diode to pin VCC. The IC is enabled once VCC exceeds the threshold  $V_{VCCon}$  and enters normal operation if no fault condition is detected. In this phase  $V_{VCC}$  will drop until the self supply via the auxiliary winding takes over the supply at pin VCC. The self supply via the auxiliary winding must be therefore in place before  $V_{VCC}$  undershoots the  $V_{VCCoff}$  threshold.

### 3.7.2 Overvoltage Protection for VCC

There is an over voltage detection at pin VCC implemented. The detection function consists of a threshold  $V_{VCCOVP}$  and a blanking time of  $t_{VCCOVP}$ . The IC is disabled once the overvoltage protection is triggered at pin VCC.

### 3.7.3 Overtemperature Protection by means of internal Temperature Detection

There is an over temperature protection implemented, that initiates a thermal shutdown once the internal temperature level  $T_{_{OTP}}$  is exceeded. Subsequently if the temperature falls down and hits the reset value  $T_{_{OTP},reset}$ , device will resume switching with softstart.



Functional Description

### 3.8 Fixed and Configurable Parameters

In this chapter all the fixed and configurable parameters are shown. The list of parameters shown in the following tables is default value and has been verified in a reference design system.

#### 3.8.1 Fixed Parameters

The below parameters are fixed and cannot be changed.

| Table 11 | General Parameters |
|----------|--------------------|
|----------|--------------------|

| Parameter Symbol | Parameter Description     | Pin | Fixed Value | Unit |
|------------------|---------------------------|-----|-------------|------|
| V_vccovp         | VCC OVP                   | VCC | 23.5        | V    |
| t_HVBODBlank     | AC brownout blanking time | -   | 120         | ms   |
| T_otp            | IC OTP                    | -   | 125         | °C   |
| $T_{OTP\_reset}$ | IC OTP reset              | -   | 90          | °C   |

#### Table 12PFC Parameters

| Parameter Symbol | Parameter Description                             | Pin | Fixed Value | Unit |
|------------------|---------------------------------------------------|-----|-------------|------|
| V_OlpPFC         | PFC open loop                                     | VS  | 0.39        | V    |
| V_startup        | PFC startup voltage                               | VS  | 0.59        | V    |
| V_RefPFC         | PFC control_normal                                | VS  | 2.45        | V    |
| t_ZCDfilter      | PFC ZCD filter time                               | ZCD | 160         | ns   |
| t_ringsup        | PFC Ringing suppression time                      | ZCD | 400         | ns   |
| $n_{valley_min}$ | Minimum PFC valley number for multimode operation | -   | 1           | -    |
| n_valley_max     | Maximum PFC valley number for multimode operation | -   | 10          | -    |
| t_CcmpPFC        | PFC Blanking time for CCM protection              | -   | 60          | ms   |
| t_maxPFC         | PFC max switching period                          | -   | 40          | μs   |
| $t_{OcpLebPFC}$  | Blanking time for PFC OCP                         | CS0 | 0           | S    |

#### Table 13 LLC Parameters

| Parameter Symbol            | Parameter Description                                              | Pin  | Fixed Value | Unit         |
|-----------------------------|--------------------------------------------------------------------|------|-------------|--------------|
| Step_LLC_VCO_decrease       | LLC VCO frequency decrement step                                   | HBFB | 6           | $1/f_{MCLK}$ |
| Step_LLC_VCO_increase       | LLC VCO frequency increment step                                   | HBFB | 6           | $1/f_{MCLK}$ |
| t_Ocp1_leb                  | LLC LEB of OCP1                                                    | CS1  | 0.4         | μs           |
| Slope_after OCP1            | LLC softstart slope after OCP1 event                               | CS1  | 80          | ns/32µs      |
| V_burst_on                  | LLC HBFB voltage burst on in burst mode                            | HBFB | 1.65        | V            |
| $t_{0cp1_blk\_Leave_burst}$ | LLC OCP1 blanking time during burst mode to normal mode transition | CS1  | 200         | ms           |
| t_ss_max                    | LLC max. soft start duration                                       | -    | 131         | ms           |

#### 3.8.2 Configurable Parameters

#### Table 14 The below parameters are defined and can be configured.General Parameters

| Parameter Symbol | Parameter Description   | Pin | Default | Range          | Unit |
|------------------|-------------------------|-----|---------|----------------|------|
| V_hvbid          | AC brownin              | HV  | 70      | 1~255          | Vac  |
| V_hvbod          | AC brownout             | HV  | 60      | 1~255          | Vac  |
| t_AR             | Auto restart break time | -   | 2000    | $10 \sim 2088$ | ms   |



### Functional Description

| Parameter Symbol | Parameter Description | Pin | Default | Range | Unit |
|------------------|-----------------------|-----|---------|-------|------|
| t_VCCOVP         | VCC OVP blanking time | -   | 2       | 1~17  | ms   |

#### Table 15PFC Parameters

| Parameter Symbol         | Parameter Description                   | Pin | Default | Range         | Unit |
|--------------------------|-----------------------------------------|-----|---------|---------------|------|
| V_gdoh 1                 | PFC GD0 drive voltage                   | GD0 | 10.5    | 4.5 ~ 15      | V    |
| I_gdoh 1                 | PFC GD0 drive current                   | GD0 | 0.156   | 0.087 ~ 0.36  | А    |
| V_UvpSetPFC              | PFC bus under voltage                   | VS  | 1.77    | 0.1 ~ 2.3     | V    |
| V_RefPFC_burst           | PFC control_burst                       | VS  | 2.26    | 0.1 ~ 2.3     | V    |
| V_HBstrt                 | LLC enter soft start                    | VS  | 2.05    | 0.1 ~ 2.3     | V    |
| t_UvpBlkPFC              | PFC blanking time for bus under voltage | VS  | 3       | 0.128 ~ 8388  | ms   |
| t_ovc                    | PFC over voltage comparator filter time | VS  | 10000   | 0~31500       | ns   |
| V_OvpSwSetPFC            | PFC bus over voltage                    | VS  | 2.572   | 2~2.8         | V    |
| V_OvpSwClearPFC          | PFC bus over voltage clear              | VS  | 2.45    | 2~2.8         | V    |
| V_CS0ocpSet <sup>2</sup> | PFC over current                        | CS0 | 0.6     | 0.05 ~ 1.15   | V    |
| f_sw_max_pfc             | PFC max switching frequency             | -   | 120     | 1 ~ 300       | kHz  |
| f_sw_min_pfc             | PFC min switching frequency             | -   | 60      | 1~300         | kHz  |
| svp_startup              | PFC PIT1 P-coe during startup           | -   | 4       | 0~7           | -    |
| svp                      | PFC PIT1 P-coe                          | -   | 6       | 0~7           | -    |
| svi                      | PFC PIT1 I-coe                          | -   | 7       | 0~7           | -    |
| svt                      | PFC PIT1 T-coe                          | -   | 4       | 0~7           | -    |
| t_OnMinPFC               | PFC min on time                         | -   | 0.1     | 0.016 ~ 63.98 | μs   |
| t_OnMaxPFC               | PFC max on time                         | -   | 20      | 0.016 ~ 63.98 | μs   |

<sup>1</sup> Refer to 5.4.6 for limits

 $^{\rm 2}$  Refer to 5.4.4 for limits

#### Table 16 LLC Parameters

| Parameter Symbol    | Parameter Description                       | Pin  | Default | Range        | Unit |
|---------------------|---------------------------------------------|------|---------|--------------|------|
| V_gd1H 1            | LLC GD1 drive voltage                       | GD1  | 10.5    | 4.5 ~ 15     | V    |
| I_GD1H <sup>1</sup> | LLC GD1 drive current                       | GD1  | 0.12    | 0.026 ~ 0.12 | А    |
| V_burst_enter       | LLC HBFB voltage when entering a burst mode | HBFB | 0.2     | 0.1 ~ 2.3    | V    |
| V_burst_exit        | LLC HBFB voltage when exiting burst mode    | HBFB | 1.75    | 0.1 ~ 2.3    | V    |
| V_Olphb             | LLC open-loop / overload<br>protection      | HBFB | 2.1     | 0.1 ~ 2.3    | V    |
| V_hlvco             | LLC VCO heavy load voltage                  | HBFB | 2.0     | 0.1 ~ 2.3    | V    |
| V_llvco             | LLC VCO light load voltage                  | HBFB | 0.6     | 0.1 ~ 2.3    | V    |
| f_maxVCO            | LLC VCO max frequency                       | -    | 270     | 1 ~ 300      | kHz  |
| f_llvco             | LLC VCO light load frequency                | -    | 130     | 1 ~ 300      | kHz  |
| f_NomVCO            | LLC nominal operating frequency             | -    | 110     | 1 ~ 300      | kHz  |
| f_hlvco             | LLC VCO heavy load frequency                | -    | 90      | 1 ~ 300      | kHz  |
| f_MinVCO            | LLC VCO minimal frequency                   | -    | 70      | 1 ~ 300      | kHz  |
| f_sw_burst_start    | LLC starting frequency in burst mode        | -    | 130     | 80 ~ 300     | kHz  |
| f_sw_burst_stop     | LLC ending frequency in burst mode          | -    | 130     | 80 ~ 300     | kHz  |



### Functional Description

| Parameter Symbol             | Parameter Description                                                               | Pin  | Default | Range             | Unit          |
|------------------------------|-------------------------------------------------------------------------------------|------|---------|-------------------|---------------|
| f_sw_burst                   | LLC switching frequency during burst mode                                           | -    | 90      | 50 ~ 200          | kHz           |
| f_MaxTCO                     | LLC max. soft start frequency                                                       | -    | 270     | 100 ~ 300         | kHz           |
| V_0cp1_norm <sup>2</sup>     | LLC OCP1 during steady state                                                        | CS1  | 0.4275  | 0.05 ~ 1.15       | V             |
| V_0cp1_start <sup>2</sup>    | LLC OCP1 during softstart                                                           | CS1  | 0.55    | 0.05 ~ 1.15       | V             |
| V_0cp1_burst <sup>2</sup>    | LLC OCP1 during burst mode                                                          | CS1  | 0.75    | 0.05 ~ 1.15       | V             |
| N_0cp1_max                   | LLC max number of OCP1<br>events                                                    | CS1  | 8       | 1 ~ 255           | -             |
| $f_{_0cp1}$                  | LLC switching frequency during OCP1                                                 | CS1  | 200     | 100 ~ 600         | kHz           |
| t_burst_off_min              | Minimum burst off time                                                              |      | 2       | 0.08 ~ 20.4       | ms            |
| $t_{_{0cp1}blk_{startup}}$   | LLC OCP1 blanking time from<br>startup threshold to low<br>threshold during startup | -    | 200     | 0.032 ~ 2097      | ms            |
| t_0cp1_release               | LLC releasing OCP1 lapse time                                                       | CS1  | 100     | 0.032 ~ 2097      | ms            |
| t_0cp1_filter                | LLC blanking filter time CS1<br>OCP1                                                | CS1  | 0       | 0~984             | ns            |
| t_blk_Ocp2                   | LLC blanking time for OCP2                                                          | CS1  | 0       | 0~8               | ms            |
| t_0cp2_filter                | LLC noise blanking for OCP2                                                         | CS1  | 110     | 0 ~ 984           | ns            |
| t_dead_llc                   | LLC dead time                                                                       | -    | 0.5     | 0.0157 ~<br>0.984 | μs            |
| t_OlpHB                      | LLC blanking time before open-<br>loop / overload protection                        | -    | 100     | 0.032 ~ 2097      | ms            |
| t_blk_burst                  | Blanking time to enter burst mode                                                   | -    | 20      | 0.032 ~ 2097      | ms            |
| Slope_tco_init               | LLC initial slope during soft start                                                 | -    | 0.85    | 0.0157 ~<br>3.984 | μs/<br>128 μs |
| Slope_tco_min                | LLC min slope during soft start                                                     | -    | 0.36    | 0.0157 ~<br>3.984 | μs/<br>128 μs |
| N_burst_sstart               | LLC soft start steps                                                                | -    | 2       | 1 ~ 218           |               |
| N_burst_sstop                | LLC soft stop steps                                                                 | -    | 2       | 1~218             |               |
| T_burst_on_max               | LLC burst on time (excluding soft stop time)                                        | -    | 64      | 32 ~ 8160         | us            |
| Slope_burst_leave            | LLC slope of soft start when leaving burst mode                                     | HBFB | 2.74    | 0.0157 ~<br>3.984 | μs/<br>128 μs |
| High_limit<br>Burst_off_time | High limit of burst off time for<br>adaptive minimum frequency<br>during burst on   | -    | 80      | 20~200            | ms            |

<sup>1</sup> Refer to 5.4.6 for limits

<sup>2</sup> Refer to 5.4.4 for limits



**Electrical Characteristics** 

# 4 Electrical Characteristics

All signals are measured with respect to ground pin GND, except the highside signals at pins HSVCC and HSGD, which are measured with respect to pin HSGND. The voltage levels are valid if other ratings are not violated.

### 4.1 Absolute Maximum Ratings

*Note : Stresses above the values listed above may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit. These values are not tested during production test. For the same reason make sure that any capacitors that will be connected to pins VCC and HSVCC are discharged before assembling the application circuit.* 

| Parameters                                               | Symbol                        | Limit | Values                 | Unit | Remarks                                               |
|----------------------------------------------------------|-------------------------------|-------|------------------------|------|-------------------------------------------------------|
|                                                          |                               | Min.  | Max.                   |      |                                                       |
| Voltage externally supplied to pin VCC                   | VVCCEXT                       | - 0.5 | 26                     | V    |                                                       |
| Voltage at pin GDx                                       | $V_{\text{GDx}}$              | -0.5  | V <sub>vcc</sub> + 0.3 | V    |                                                       |
| Junction temperature                                     | $T_J$                         | - 40  | 125                    | °C   |                                                       |
| Storage temperature                                      | Ts                            | - 55  | 150                    | °C   |                                                       |
| Soldering temperature                                    | T <sub>SOLD</sub>             | _     | 260                    | °C   | Wave Soldering <sup>1</sup>                           |
| Latch-up capability                                      | $I_{LU}$                      | _     | 150                    | °C   | <sup>2</sup> Pin voltages acc. to abs<br>max. ratings |
| ESD capability HBM                                       | $V_{\text{HBM}}$              |       | 2000                   | V    | 3                                                     |
| ESD capability CDM                                       | Vcdm                          | _     | 500                    | V    | 4                                                     |
| Input Voltage Limit for pin MFIO,<br>HBFB, VS, CS, ZCD   | $V_{\text{IN\_DC}}$           | - 0.5 | 3.6                    | V    |                                                       |
| Maximum permanent clamping<br>current for pin ZCD and CS | $-I_{\text{CLN}_{DC}}$        | _     | 2.5                    | mA   | RMS                                                   |
| Maximum transient clamping current for pin ZCD and CS    | $-I_{\text{CLN}_{\text{TR}}}$ | _     | 10                     | mA   | pulse < 500ns                                         |
| Maximum negative transient input voltage for ZCD         | $-V_{IN_{ZCD}}$               |       | 1.5                    | V    | pulse < 500ns                                         |
| Maximum negative transient input voltage for CS          | $-V_{IN\_CS}$                 | _     | 3.0                    | V    | pulse < 500ns                                         |
| Maximum permanent positive clamping current for CS       | I <sub>CLP_DC</sub>           | _     | 2.5                    | mA   | RMS                                                   |
| Maximum transient positive clamping current for CS       | I <sub>CLP_TR</sub>           | _     | 10                     | mA   | pulse < 500ns                                         |
| Maximum voltage at pin HV                                | $V_{\rm HV}$                  | -0.3  | 600                    | V    |                                                       |
| Maximum current at pin HV                                | I <sub>HV</sub>               |       | 10                     | mA   |                                                       |

#### Table 17 Absolute Maximum Ratings



#### Electrical Characteristics

| Parameters                 | Symbol           | Limit Values |      | Unit | Remarks                                  |
|----------------------------|------------------|--------------|------|------|------------------------------------------|
|                            |                  | Min.         | Max. |      |                                          |
| Maximum voltage at HS pins | V <sub>HSx</sub> | -650         | +650 | V    | Isolation voltage,<br>referred to IC GND |

<sup>1</sup> According to JESD22-A111 Rev A.

 $^{\rm 2}$  Latch-up capability according to JEDEC JESD78D, TA= 85°C.

<sup>3</sup> ESD-HBM according to ANSI/ESDA/JEDEC JS-001.

<sup>4</sup> ESD-CDM according to JESD22-C101F.

### 4.2 Package Characteristics

#### Table 18 Package Characteristics

| Parameters                                      | Symbol            | Limit Values |      | Unit | Remarks |
|-------------------------------------------------|-------------------|--------------|------|------|---------|
|                                                 |                   | Min.         | Max. |      |         |
| Thermal resistance                              | R <sub>thJA</sub> | _            | 119  | K/W  |         |
| Creepage distance HV vs.<br>GND-related pins.   | D <sub>CRHV</sub> | 2.1          | _    | mm   |         |
| Creepage distance HSGND vs.<br>GND-related pins | D <sub>CRHS</sub> | 2.1          | _    | mm   |         |

#### 4.3 Operating Conditions

#### Table 19Operating Range

| Parameters                             | Symbol           | Limit Values       |                        | Unit | Remarks                                                                               |
|----------------------------------------|------------------|--------------------|------------------------|------|---------------------------------------------------------------------------------------|
|                                        |                  | Min.               | Max.                   |      |                                                                                       |
| Junction Temperature                   | TJ               | -40                | 125                    | °C   |                                                                                       |
| Lower VCC limit                        | V <sub>VCC</sub> | V <sub>UVOFF</sub> |                        | V    | device is held in reset<br>when V <sub>VCC</sub> < V <sub>UVOFF</sub>                 |
| Voltage externally supplied to VCC pin | Vvccext          |                    | 24                     | V    | maximum voltage that<br>can be applied to pin<br>VCC by an external<br>voltage source |
| Gate driver pin voltage                | $V_{\text{GD}}$  | -0.5               | V <sub>VCC</sub> + 0.3 | V    |                                                                                       |

### 4.4 DC Electrical Characteristics

The electrical characteristics involve the spread of values given within the specified supply voltage and junction temperature range,  $T_J$  from -40 °C to +125 °C.

Typical values represent the median values related to  $T_A = 25$  °C. All voltages refer to GND, and the assumed supply voltage is  $V_{VCC} = 18$  V, if not specified otherwise.

Not all values given in the tables are tested during production test. The values not tested are explicitly marked.

#### 4.4.1 Power Supply Characteristics

#### Table 20 Electrical Characteristics of the Power Supply

#### Datasheet



#### Electrical Characteristics

| Parameters                                                                      | Symbol                 |      | Values |       |    | Note/Test Condition                                                     |
|---------------------------------------------------------------------------------|------------------------|------|--------|-------|----|-------------------------------------------------------------------------|
|                                                                                 |                        | Min. | Тур.   | Max.  |    |                                                                         |
| VCC Turn_On threshold                                                           | V <sub>VCCon</sub>     | 19   | 20.5   | 22    | V  | $dV_{CC}/dt = 0.2 V/ms$                                                 |
| VCC active current in normal mode with open gates                               | I <sub>VCCactive</sub> |      | 18     |       | mA |                                                                         |
| VCC Turn_Off <sup>1</sup> threshold                                             | V <sub>VCCoff</sub>    | 7.12 | 7.5    | 7.88  | V  |                                                                         |
| VCC Tun_Off <sup>1</sup> threshold in burst<br>off mode <sup>2</sup>            |                        | 9.97 | 10.5   | 11.03 | V  | VCC Tun_Off <sup>1</sup><br>threshold in burst off<br>mode <sup>2</sup> |
| VCC quiescent current in burst                                                  |                        | _    | 0.6    | 1.4   | mA | T <sub>j</sub> ≤ 85°C                                                   |
| off mode <sup>2</sup> , not include current<br>drawn from HBFB pin <sup>3</sup> | $I_{VCC\_burst\_off}$  | _    | _      | 3.3   | mA | $T_j \leq 125^{\circ}C$                                                 |
| IC Power down threshold                                                         | $V_{VCC\_PD}$          | 5.7  | 6      | 6.3   | V  |                                                                         |
| VCC quiescent current in Power down mode                                        | I <sub>VCC_PD</sub>    | 5    | 20     | 40    | μA | $V_{VCC} < V_{VCC_PD}(min) - 0.3V$                                      |

<sup>1</sup>VCC Turn\_Off means IC is in UVLO mode and the startup cell is turned on.

<sup>2</sup> Burst on and burst off mode are both in burst mode while the current consumption of the IC is same as in normal mode during burst on mode and the processor is turned off in burst off mode (refer to Figure 4).

<sup>3</sup> Total current in burst off mode =  $I_{VCC\_burst\_off} + V_{HBFB\_open}/R_{HBFB\_PU}$ , refer to Figure 3 for internal connection of HBFB pin.

### 4.4.2 Characteristics of the MFIO Pin

#### Table 21 Electrical Characteristics of the MFIO Pin

| Parameters                           | Symbol            | Values |      |      | Unit | Note/Test Condition                                        |
|--------------------------------------|-------------------|--------|------|------|------|------------------------------------------------------------|
|                                      |                   | Min.   | Тур. | Max. |      |                                                            |
| Output low voltage                   | V <sub>OL</sub>   |        |      | 0.8  | V    | $I_{OL} = 2 \text{ mA}$                                    |
| Output high voltage                  | V <sub>OH</sub>   | 2.2    | —    | _    | V    | $I_{OH} = -2 \text{ mA}$                                   |
| Output sink current                  | Iol               | _      | —    | 2    | mA   |                                                            |
| Output source current                | -I <sub>OH</sub>  | _      | —    | 2    | mA   |                                                            |
| Output rise time $(0 \rightarrow 1)$ | t <sub>RISE</sub> | _      | —    | 25   | ns   | 20 pF load, push/pull<br>output <sup>1</sup>               |
| Output fall time $(1 \rightarrow 0)$ | t <sub>FALL</sub> | _      | —    | 25   | ns   | 20 pF load, push/pull<br>or open-drain output <sup>1</sup> |

<sup>1</sup> Not tested in production test.

### 4.4.3 Characteristics of the HBFB Pin

#### Table 22 Electrical Characteristics of the HBFB Pin 1

| Parameters                 | Symbol                 |      | Values |             | Unit | Note/Test Condition |
|----------------------------|------------------------|------|--------|-------------|------|---------------------|
|                            |                        | Min. | Тур.   | Max.        |      |                     |
| HBFB open voltage          | V <sub>HBFB_open</sub> | 3.04 | 3.20   | 3.36        | V    |                     |
| Pull-up resistor           | R <sub>hbfb_pu</sub>   | _    | 22     | _           | kΩ   |                     |
| Pull-up resistor tolerance | $\Delta R_{HBFB_PU}$   | _    | _      | <u>±</u> 20 | %    |                     |

<sup>1</sup> Not tested in production test.

### 4.4.4 Characteristics of the Current Sense Inputs CSx

#### Table 23 Electrical Characteristics of the CSx Pin



#### Electrical Characteristics

| Parameters                                                                              | Symbol            | ol Values |      |            |    | Note/Test Condition                                                           |
|-----------------------------------------------------------------------------------------|-------------------|-----------|------|------------|----|-------------------------------------------------------------------------------|
|                                                                                         |                   | Min.      | Тур. | Max.       |    |                                                                               |
| OCP2 threshold voltage                                                                  | $V_{0CP2}$        |           | 1.2  |            | V  |                                                                               |
| OCP2 threshold tolerance                                                                | $\Delta_{VOCP2}$  | _         | _    | <u>+</u> 5 | %  | voltage divider<br>tolerance                                                  |
| OCP, OCP1 threshold tolerance                                                           | $\Delta V_{OCP1}$ |           | _    | ±6.2       | %  |                                                                               |
|                                                                                         |                   | 20        | 320  | 620        | ns | <sup>1</sup> input signal slope<br>$dV_{CS}/dt = 10 \text{ mV/}\mu\text{s}^2$ |
| Delay from V <sub>CSx</sub> crossing V <sub>CSxOCP1</sub> to CSx_OCP1 rising edge, 1.2V |                   | 90        | 170  | 250        | ns | $^{1}$ input signal slope $dV_{CS}/dt = 150 mV/\mu s$                         |
| range                                                                                   |                   | 90        | 140  | 210        | ns | $^{1}$ input signal slope<br>dV <sub>CS</sub> /dt = 300mV/µs<br>$^{2}$        |

<sup>1</sup> Not tested in production test.

<sup>2</sup> This slope represents a use case of a switch-mode power supply with minimum input voltage.

## 4.4.5 Characteristics of the Zero Crossing Input ZCD

#### Table 24 Zero-Crossing Comparator Characteristics

| Parameters                            | Symbol             |      | Values |      | Unit | Note/Test Condition      |
|---------------------------------------|--------------------|------|--------|------|------|--------------------------|
|                                       |                    | Min. | Тур.   | Max. |      |                          |
| Zero-crossing threshold               | V <sub>ZCTHR</sub> | 15   | 40     | 70   | mV   |                          |
| Comparator propagation delay          | t <sub>zcpd</sub>  | 30   | 50     | 70   | ns   | $dV_{ZCD}/dt = 4V/\mu s$ |
| Input voltage negative clamping level | -Vinpcln           | 140  | 180    | 220  | mV   |                          |

#### 4.4.6 Characteristics of the Gate Driver Pins GDx

#### Table 25Electrical Characteristics of the Gate Driver Pins GD0 and GD1

| Parameters                                                                                            | Symbol              |                        | Values |             | Unit | Note/Test Condition                                              |
|-------------------------------------------------------------------------------------------------------|---------------------|------------------------|--------|-------------|------|------------------------------------------------------------------|
|                                                                                                       |                     | Min.                   | Тур.   | Max.        |      |                                                                  |
| APD low voltage<br>(Active Pull Down while device<br>is not powered or gate driver is<br>not enabled) | Vapd                | _                      | _      | 1.6         | V    | $I_{GDx} = 5mA^{1}$                                              |
| R <sub>PPD</sub> tolerance                                                                            | $\Delta R_{PPD}$    | —                      |        | <u>+</u> 25 | %    | permanent pull-<br>down resistor inside<br>gate driver           |
| Driver Output low impedance for GD0                                                                   | $R_{\text{GDL}}$    | —                      | —      | 4.4         | Ω    | $T_J \le 125^{\circ}$ C, $I_{GD} = 0.1$                          |
| Driver Output low impedance for GD1                                                                   | $R_{\text{GDL}}$    | —                      |        | 7.0         | Ω    | $T_J \le 125^{\circ}$ C, $I_{GD} = 0.1$                          |
| Output voltage tolerance                                                                              | $\Delta V_{GDxH}$   | —                      |        | ±5          | %    | tolerance of<br>programming<br>options if V <sub>GDH</sub> > 10V |
| Rail-to-rail output high voltage                                                                      | V <sub>GDxHRR</sub> | V <sub>VCC</sub> - 0.5 | _      | Vvcc        | V    | if $V_{VCC}$ < programmed $V_{GDH}$ and output at high           |



#### **Electrical Characteristics**

| Parameters                                | Symbol               |      | Values                     |             | Unit | Note/Test Condition                                                        |
|-------------------------------------------|----------------------|------|----------------------------|-------------|------|----------------------------------------------------------------------------|
|                                           |                      | Min. | Тур.                       | Max.        |      |                                                                            |
|                                           |                      |      |                            |             |      | state                                                                      |
| Output high current tolerance in PWM mode | $\Delta I_{GDxH}$    |      | —                          | <u>+</u> 15 | %    |                                                                            |
| Discharge current for GD0                 | I <sub>GD0DIS</sub>  | 800  | _                          | —           | mA   | $V_{GD} = 4 V$ and driver at low state <sup>1</sup>                        |
| Discharge current for GD1                 | I <sub>GD1DIS</sub>  | 500  | —                          | —           | mA   | $V_{GD} = 4 V$ and driver at low state <sup>1</sup>                        |
| Output low reverse current                | -I <sub>GDREVL</sub> |      | _                          | 100         | mA   | applies if $V_{GD} < 0 V$<br>and driver at low<br>state <sup>1</sup>       |
| Output high reverse current in PWM mode   | I <sub>gdrevh</sub>  | _    | 1/6 of<br>I <sub>GDH</sub> | _           | mA   | applies if $V_{GDxH} < V_{GD}$<br>and driver at high<br>state <sup>1</sup> |

<sup>1</sup> Not tested in production test

### 4.4.7 Characteristics of the High-Voltage Pin HV

#### Table 26Electrical Characteristics of the HV PIN

| Parameters                               | Symbol              |      | Values |      |    | Note/Test Condition                              |
|------------------------------------------|---------------------|------|--------|------|----|--------------------------------------------------|
|                                          |                     | Min. | Тур.   | Max. |    |                                                  |
| Leakage current at HV pin                | $I_{\rm HVleak}$    | —    | —      | 10   | μA | $V_{\rm HV} = 600  \rm V$<br>HV startup cell off |
| Resistor value for bleeding path         | $R_{HV\_discharge}$ | 200  |        | 1000 | Ω  | Overall resistance<br>between VIN to GND         |
| Current charging capability for VCC cap. | I <sub>LD</sub>     | 3.2  | 5      | 7.5  | mA | $V_{VCC} < V_{VCCon} - 0.3V$                     |

#### 4.4.8 Characteristics of the VS Pin

#### Table 27 Electrical Characteristics of the VS pin

| Parameters                               | Symbol          | Values |      |      | Unit | Note/Test Condition          |
|------------------------------------------|-----------------|--------|------|------|------|------------------------------|
|                                          |                 | Min.   | Тур. | Max. |      |                              |
| Input leakage current, no pull<br>device | I <sub>LK</sub> | _      | _    | 200  | nA   | $V_{VS} \leqslant 2.9 V^{1}$ |
| PFC Overvoltage protection 2,<br>OVP2    | VOvpHwSetPFC    | 2.70   | 2.8  | 2.90 | V    |                              |

<sup>1</sup> Pad leakage verified with guard bands at  $T_A = 25$  °C.

#### 4.4.9 Characteristics of the HSGD Pin

The electrical characteristics involve the spread of values given within the specified supply voltage and junction temperature range,  $T_J$  from -40 °C to +125 °C. Typical values represent the median values related to  $T_J = 25$  °C. All voltages refer to HSGND, and the assumed supply voltage is  $V_{HSVCC} = 14$  V, if not specified otherwise.



**Electrical Characteristics** 

#### Table 28 Electrical Characteristics of the HSGD pin

| Parameters                               | Symbol                  |      | Values |      | Unit | Note/Test Condition                                                                                      |
|------------------------------------------|-------------------------|------|--------|------|------|----------------------------------------------------------------------------------------------------------|
|                                          |                         | Min. | Тур.   | Max. |      |                                                                                                          |
| Operating voltage range                  | V <sub>HSVCC</sub>      | _    |        | 24   | V    | lower limit defined<br>by V <sub>HSVCCon</sub> , V <sub>HSVCCoff</sub>                                   |
| HSVCC turn on threshold                  | V <sub>HSVCCon</sub>    | 8.7  | 9.2    | 9.7  | V    |                                                                                                          |
| HSVCC turn off threshold                 | V <sub>HSVCCoff</sub>   | 6.2  | 6.7    | 7.2  | V    |                                                                                                          |
| HSVCC turn on/off hysteresis             | V <sub>HSVCChy</sub>    | 2    | 2.5    | 3    | V    |                                                                                                          |
|                                          |                         |      | 25     | 100  | mV   | $I_{HSGD} = 20 \text{ mA} (\text{sink})$                                                                 |
| Output voltage at low state              | V <sub>HSGDlow</sub>    |      | 125    | 500  | mV   | $I_{HSGD} = 100 \text{ mA} (\text{sink})$                                                                |
|                                          | $-V_{HSGDlow}$          |      | 25     | 100  | mV   | $I_{HSGD} = -20 \text{ mA} (\text{src})$                                                                 |
|                                          |                         | 10   | 11     | 12   | V    | $I_{HSGD} = -20 \text{ mA} (\text{src})$                                                                 |
| Output voltage at high state             | $V_{ m HSGDhigh}$       | 7    | _      | _    | V    | $I_{HSGD} = -20 \text{ mA (src)}$<br>$V_{HSVCC} = 8 \text{ V}$                                           |
| Output voltage at active shutdown        | V <sub>HSGDuvlo</sub>   |      | 25     | 200  | mV   | $I_{HSGD} = 20 \text{ mA (sink)}$<br>$V_{HSVCC} = 5 \text{ V}$                                           |
| Output low impedance                     | R <sub>HSGDLS</sub>     | _    | _      | 5    | Ω    | $I_{HSGD} = 20 \text{ mA} (\text{sink})$                                                                 |
| Peak source current                      | I <sub>HSGDpksrc</sub>  | 0.13 | _      | 0.52 | Α    | 1                                                                                                        |
| Peak sink current                        | -I <sub>HSGDpksnk</sub> | 0.45 | _      | 1.3  | Α    | 1                                                                                                        |
| Output low reverse current               | -I <sub>hsgdrevl</sub>  |      | _      | 100  | mA   | applies if $V_{HSGD} < 0 V$<br>and driver at low<br>state <sup>1</sup>                                   |
| Rising time 2V < V <sub>HSGD</sub> < 8V  | t <sub>HSGDrise</sub>   | 20   | 60     | 140  | ns   | $\begin{array}{l} C_{\text{LOAD}} = 3.3 \text{ nF,} \\ R_{\text{LOAD}} = 6.8 \ \Omega^{\ 1} \end{array}$ |
| Falling time 8V > V <sub>HSGD</sub> > 2V | t <sub>HSGDfall</sub>   | 4    | 20     | 40   | ns   | $C_{\text{LOAD}} = 3.3 \text{ nF},$<br>$R_{\text{LOAD}} = 6.8 \Omega^{1}$                                |

<sup>1</sup> Not tested in production test



**Outline Dimensions** 



Figure 15 PG-DSO-16

*Note: Please read the Getting Started guide to learn how to use the macro's and styles in this template.* 

- 1) You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.
- 2) Dimensions in mm.



**Revision History** 

# **Revision History**

#### Major changes since the last revision

| Page or Reference | Description of change |
|-------------------|-----------------------|
| V2.0              | Final release         |
|                   |                       |
|                   |                       |
|                   |                       |
|                   |                       |
|                   |                       |
|                   |                       |

#### Trademarks of Infineon Technologies AG

AURIX™, C166™, CanPAK™, CIPOS™, CIPURSE™, CoolGaN™, CoolMOS™, CoolSET™, CoolSiC™, CORECONTROL™, CROSSAVE™, DAVE™, DI-POL™, DrBLADE™, EasyPIM™, EconoBRIDGE™, EconoDUAL™, EconoPACK™, EconoPIM™, EiceDRIVER™, eupec™, FCOS™, HITFET™, HybridPACK™, ISOFACE™, IsoPACK™, i-Wafer™, MIPAQ™, ModSTACK™, my-d™, NovalithIC™, OmniTune™, OPTIGA™, OptiMOS™, ORIGA™, POWERCODE™, PRIMARION™, PrimePACK™, PrimeSTACK™, PROFET™, PRO-SIL™, RASIC™, REAL3™, ReverSave™, SatRIC™, SIEGET™, SIPMOS™, SmartLEWIS™, SOLID FLASH™, SPOC™, TEMPFET™, thinQ!™, TRENCHSTOP™, TriCore™.

#### Other Trademarks

Other Trademarks Advance Design System<sup>™</sup> (ADS) of Agilent Technologies, AMBA<sup>™</sup>, ARM<sup>™</sup>, MULTI-ICE<sup>™</sup>, KEIL<sup>™</sup>, PRIMECELL<sup>™</sup>, REALVIEW<sup>™</sup>, THUMB<sup>™</sup>, µVision<sup>™</sup> of ARM Limited, UK. ANSI<sup>™</sup> of American National Standards Institute. AUTOSAR<sup>™</sup> of AUTOSAR development partnership. Bluetooth<sup>™</sup> of Bluetooth SIG Inc. CAT-iq<sup>™</sup> of DECT Forum. COLOSSUS<sup>™</sup>, FirstGPS<sup>™</sup> of Trimble Navigation Ltd. EMV<sup>™</sup> of EMVCo, LLC (Visa Holdings Inc.). EPCOS<sup>™</sup> of Epcos AG. FLEXGO<sup>™</sup> of Microsoft Corporation. HYPERTERMINAL<sup>™</sup> of Hilgraeve Incorporated. MCS<sup>™</sup> of Intel Corp. IEC<sup>™</sup> of Commission Electrotechnique Internationale. IrDA<sup>™</sup> of Infrared Data Association Corporation. ISO<sup>™</sup> of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB<sup>™</sup> of MathWorks, Inc. MAXIM<sup>™</sup> of Maxim Integrated Products, Inc. MICROTEC<sup>™</sup>, NUCLEUS<sup>™</sup> of Mentor Graphics Corporation. MIPI<sup>™</sup> of MIPI Alliance, Inc. MIPS<sup>™</sup> of MIPS Technologies, Inc., USA. muRata<sup>™</sup> of MURATA MANUFACTURING CO., MICROWAVE OFFICE<sup>™</sup> (MWO) of Applied Wave Research Inc., OmniVision<sup>™</sup> of OmniVision Technologies, Inc. Openwave<sup>™</sup> of Openwave Systems Inc. RED HAT<sup>™</sup> of Red Hat, Inc. RFMD<sup>™</sup> of F Micro Devices, Inc. SIRIUS<sup>™</sup> of Sirius Satellite Radio Inc. SOLARIS<sup>™</sup> of Sun Microsystems, Inc. SPANSION<sup>™</sup> of Spansion LLC Ltd. Symbian<sup>™</sup> of Symbian Software Limited. TAIYO YUDEN<sup>™</sup> of Taiyo Yuden Co. TEAKLITE<sup>™</sup> of CeVA, Inc. TEKTRONIX<sup>™</sup> of Tektronix Inc. TOKO<sup>™</sup> of ToKO KABUSHIKI KAISHA TA. UNIX<sup>™</sup> of X/Open Company Limited. VERILOG<sup>™</sup>, PALLADIUM<sup>™</sup> of Cadence Design Systems, Inc. VLYNQ<sup>™</sup> of Texas Instruments Incorporated. VXWORKS<sup>™</sup>, WIND RIVER<sup>™</sup> of WIND RIVER SYSTEMS, INC. ZETEX<sup>™</sup> of Diodes Zetex.

Last Trademarks Update 2014-07-17

#### www.infineon.com

Edition 2016-12-14 Published by Infineon Technologies AG 81726 Munich, Germany

© 2017 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

Document reference ifx000000000001

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.