**4 STAGE FET LNA BIAS CONTROLLER** ### **ZNBG4008** ### **Description** The ZNBG4008 is a GaAs and HEMT FET bias controller intended primarily for satellite Low Noise Blocks (LNBs). With the addition of two capacitors and resistors, the device provides drain voltage and current control for up to 4 external grounded source FETs, generating the regulated negative rail required for FET gate biasing while operating from a single supply. The negative bias, at -3 volts, can also be used to supply other external circuits. In setting drain current, ZNBG4008 uses two resistors to split control between two and four FETs. This allows the operating current of input FETs to be adjusted to minimize noise, while the following FET stages can be separately adjusted for maximum gain. ### **Pin Assignments** ### **Features** - Provides Bias for up to 4 GaAs and HEMT FETs - Operating Range of 5.0 to 12.0V - Dynamic FET Protection - Amplifier FET Drain Current Selectable (0 to 15mA) - Regulated Negative Rail Generator Requires only 2 External Capacitors - Wide Supply Voltage Range - QSOP-16 Surface Mount Package - Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2) - Halogen and Antimony Free. "Green" Device (Note 3) ## Notes: - 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS) & 2011/65/EU (RoHS 2) compliant. - 2. See http://www.diodes.com/quality/lead\_free.html for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free. - 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds. ## **Twin LNB System Diagrams** - Twin LNB's - Quad LNB's - Microwave Links - PMR and Cellular Telephone Systems ### **Detailed Description** The ZNBG series of devices are designed to meet the bias requirements of GaAs and HEMT FETs commonly used in satellite receiver LNBs with a minimum of external components while operating from a minimal voltage supply and using minimal current. The ZNBG4008 has four FET bias stages that can be programmed to provide a constant drain current. Programming of the FET bias stage arrangement and the operating currents of each FET group is achieved by having resistors connected to the $R_{CAL1}$ and $R_{CAL2}$ pins, allowing input FETs to be biased for optimum noise, and amplifier FETs for optimum gain. Amplifier FETs can be operated at currents in the range 0 to 15mA. Drain voltages of amplifier stages are set at 2.2V and are current limited to the approximate current set by their associated R<sub>CAL</sub> resistors. Depletion mode FETs require a negative voltage bias supply when operated in grounded source circuits. The ZNBG4008 includes an integrated switched capacitor DC-DC converter generating a regulated output of -3V to allow single supply operation. The ZNBG4008 is design to be used with supply rails of 5V to 12V. It is possible to use less than the device's full complement of FET bias controls, and unused drain and gate connections can be left open circuit without affecting operation of the remaining bias circuits. To protect the external FETs, the circuits are designed to ensure that under any conditions, including power-up/down transients, the gate drive from the bias circuits cannot exceed -3.5V. Additionally, each stage has its own individual current limiter. Furthermore, if the negative rail experiences a fault condition, such as overload or short circuit, the drain supply to the FETs will shut down to avoid excessive current flow. The ZNBG4008 is available in the 16-pin QSOP-16 package. The device's operating temperature is -40°C to +70°C in order to suit a wide range of environmental conditions. ### Maximum Ratings (@T<sub>A</sub> = +25°C, unless otherwise specified.) | Parameter | Rating | Unit | |---------------------------|-------------|------| | Supply Voltage | -0.6 to +15 | V | | Supply Current | 100 | mA | | Power Dissipation | 500 | mW | | Junction Temperature | +125 | °C | | Storage Temperature Range | -40 to +150 | °C | ### Recommended Operating Conditions (Note 4) (@TA = +25°C, unless otherwise specified.) | Parameter | Symbol | Min. | Max. | Unit | |-----------------------------|----------------|------|------|------| | Operating Voltage Range | $V_{DD}$ | 4.5 | 12 | V | | Operating Temperature Range | T <sub>A</sub> | -40 | +70 | °C | Note: 4. ESD sensitive, handling precautions are recommended. # Electrical Characteristics (@ T<sub>AMB</sub> = +25°C, V<sub>CC</sub> = 5V, R<sub>CAL1</sub> = R<sub>CAL2</sub> = 33K (setting I<sub>D1</sub> to I<sub>D6</sub> to 10mA), unless otherwise stated.) | Parameter | Conditions | Symbol | Min. | Тур. | Max. | Unit | |------------------------------------------|---------------------------------------------------------------|-----------------------------------|------|------|-------|--------| | Supply Current | $I_{D1-6} = 0$ | Icc | _ | _ | 10 | mA | | Зирріу Сипені | I <sub>D1-6</sub> = 10mA | I <sub>CC(L)</sub> | _ | _ | 50 | mA | | Substrate Voltage (Note 6) | I <sub>CSUB</sub> = 0 | Vcsub | -3.5 | -3.0 | -2.0 | V | | Substrate voltage (Note 6) | I <sub>CSUB</sub> = -200uA | V <sub>CSUB(L)</sub> | _ | _ | -2.0 | V | | Oscillator Frequency | _ | Fosc | 200 | 350 | 800 | kHz | | Drain Voltage (Note 7) | C <sub>GATE-GND</sub> = 10nF<br>C <sub>DRAIN-GND</sub> = 10nF | V <sub>D(NOISE)</sub> | _ | _ | 0.02 | Vpk-pk | | Gate Voltage (Note 7) | C <sub>GATE-GND</sub> = 10nF<br>C <sub>DRAIN-GND</sub> = 10nF | V <sub>G(NOISE)</sub> | _ | _ | 0.005 | Vpk-pk | | Gate Characteristics (Pins G1 to G4) | | | | | | | | Current Range | _ | IG | -30 | _ | 2,000 | μA | | Voltage Low | $I_D = 12mA, I_G = -10\mu A$ | V <sub>G(L)</sub> | -3.5 | _ | -2.0 | V | | Voltage High | $I_D = 8mA, I_G = 0$ | V <sub>G(H)</sub> | 0 | _ | 1.0 | V | | Drain Characteristics (Pins D1 to D4) | • | | | | | | | Current Range | _ | I <sub>D</sub> | 0 | _ | 15 | mA | | Current Operating (Note 5) | Standard Application Circuit | I <sub>D(OP)</sub> | 8 | 10 | 12 | mA | | Voltage Operating | I <sub>D</sub> = 10mA | V <sub>D(OP)</sub> | 2.0 | 2.2 | 2.4 | V | | Delta V <sub>D</sub> vs. V <sub>CC</sub> | V <sub>CC</sub> = 5V to 12V | dV <sub>D</sub> /dV <sub>CC</sub> | _ | 0.5 | _ | %/V | | Delta V <sub>D</sub> vs. T <sub>OP</sub> | $T_{OP} = -40^{\circ}\text{C to } +100^{\circ}\text{C}$ | $dV_D/dT_{OP}$ | _ | 50 | _ | ppm | Notes: 5. The characteristics are measured using up to two external reference resistors, R<sub>CAL1</sub> and R<sub>CAL2</sub> wired from pins R<sub>CAL1/2</sub> to ground. Resistor R<sub>CAL1</sub> sets the drain current of FETs 1 and 3. R<sub>CAL2</sub> sets the drain currents of FETs 2 and 4. <sup>6.</sup> The negative bias voltages are generated on-chip using an internal oscillator. Two external capacitors, C<sub>NB</sub> and C<sub>SUB</sub> of value 47nF are required for this purpose. <sup>7.</sup> Noise voltage measurements are made with FETs and gate and drain capacitors of value 10nF in place. Noise voltages are not measured in production. # Drain Voltage vs. Drain Current **C**<sub>SUB</sub> vs. Temperature ### **Application Information** Below is a partial applications circuit for the ZNBG4008 showing all external components needed for biasing one of the four FET stages available as a normal LNA bias. Each bias stage is provided with a gate and drain pin. The drain pin provides a regulated 2.2V supply that includes a drain current monitor. The drain current taken by the external FET is compared with a user-selected level, generating a signal that adjusts the gate voltage of the FET to obtain the required drain current. If for any reason, an attempt is made to draw more than the user set drain current from the drain pin, the drain voltage will be reduced to ensure excess current is not taken. The gate pin drivers are also current limited. The bias stages are split up into two groups, with the drain current of each group set by an external $R_{CAL}$ resistor. $R_{CAL1}$ sets the drain currents for stages 1 and 3, while $R_{CAL2}$ sets the drain currents for stages 2 and 4. This allows the optimization of drain currents for differing tasks such as input stages where noise can be critical and later amplifier stages where gain may be more important. A graph showing the relationship between the value of $R_{CAL}$ and $I_D$ is provided in the Typical Characteristics section of this datasheet. The ZNBG4008 includes a switched capacitor DC-DC converter that is used to generate the negative supply required to bias depletion mode FETs used in common source circuit configuration as shown above. This converter uses two external capacitors, C<sub>NB</sub>, the charge transfer capacitor, and C<sub>SUB</sub>, the output reservoir capacitor. The circuit provides a regulated -3V supply for both gate driver use and external use, if required (for extra discrete bias stages, mixer bias, local oscillator bias etc.). The -3V supply is available from the C<sub>SUB</sub> pin. If any bias stages are not required, their gate and drain pins may be left open circuit. If all bias stages associated with an $R_{CAL}$ resistor are not required, then this resistor may be omitted. ### Ordering Information (Note 8) | Device | Package | Reel Size (inches) | Tape Width (mm) | Quantity per Reel | |---------------|---------|--------------------|-----------------|-------------------| | ZNBG4008Q16TC | QSOP-16 | 13 | 16 | 2,500 | Note: 8. For packaging details, go to our website at http://www.diodes.com/products/packages.html. ### **Marking Information** # **Package Outline Dimensions** Please see http://www.diodes.com/package-outlines.html for the latest version. | QSOP-16 | | | | | |----------------------|-----------|---------|-----|--| | Dim | Min | Max | Тур | | | Α | 1.55 | 1.73 | - | | | A1 | 0.10 | 0.25 | - | | | A2 | 1.40 | 1.50 | - | | | b | 0.20 | 0.30 | - | | | С | 0.18 | 0.25 | - | | | D | 4.80 | 5.00 | - | | | Е | 5.79 | 6.20 | - | | | E1 | 3.81 | 3.99 | - | | | е | 0. | 635 BSC | | | | h | 0.254 | 0.508 | - | | | L | 0.41 | 1.27 | - | | | L1 | 1.03 REF | | | | | L2 | 0.254 BSC | | | | | R | 0.0762 | - | - | | | R1 | 0.0762 | - | - | | | ZD | 0.23 REF | | | | | θ | 0° | 8° | - | | | θ1 | 5° | 15° | - | | | θ2 | 0° | - | - | | | All Dimensions in mm | | | | | ## **Suggested Pad Layout** Please see http://www.diodes.com/package-outlines.html for the latest version. QSOP-16 | Dimensions | Value<br>(in mm) | | | |------------|------------------|--|--| | C | 0.635 | | | | Х | 0.350 | | | | X1 | 4.795 | | | | Y | 1.450 | | | | Y1 | 6 400 | | | #### **IMPORTANT NOTICE** DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages. Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application. Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated. #### LIFE SUPPORT Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein: - A. Life support devices or systems are devices or systems which: - 1. are intended to implant into the body, or - 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user. - B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness. Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems. Copyright © 2016, Diodes Incorporated www.diodes.com