# 5 V ECL ÷2, ÷4, ÷8 Clock Generation Chip #### **Description** The MC10/100EL34 is a low skew $\div 2, \div 4, \div 8$ clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. The common enable $(\overline{\text{EN}})$ is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input. Upon startup, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as multiple EL34s in a system. The 100 Series contains temperature compensation. #### **Features** - 50 ps Output-to-Output Skew - Synchronous Enable/Disable - Master Reset for Synchronization - PECL Mode Operating Range: - $V_{CC} = 4.2 \text{ V to } 5.7 \text{ V with } V_{EE} = 0 \text{ V}$ - NECL Mode Operating Range: - $V_{CC} = 0 \text{ V}$ with $V_{EE} = -4.2 \text{ V}$ to -5.7 V - Internal Input 75 k $\Omega$ Pulldown Resistors on CLK(s), $\overline{EN}$ , and MR - These Devices are Pb-Free, Halogen Free and are RoHS Compliant ### ON Semiconductor® www.onsemi.com SOIC-16 D SUFFIX CASE 751B-05 #### **MARKING DIAGRAMS\*** A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package \*For additional marking information, refer to Application Note AND8002/D. #### **ORDERING INFORMATION** | Device | Package | Shipping | |-------------|----------------------|---------------| | MC10EL34DG | SOIC-16<br>Pb-Free) | 48 Units/Tube | | MC100EL34DG | SOIC-16<br>(Pb-Free) | 48 Units/Tube | \*All $V_{CC}$ pins are tied together on the die. Warning: All $\rm V_{CC}$ and $\rm V_{EE}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. Logic Diagram and Pinout Assignment **Table 1. FUNCTION TABLE** | CLK* | EN* | MR* | Function | |--------------|-------------|--------|-----------------------------------------------------------| | Z<br>ZZ<br>X | L<br>H<br>X | L<br>H | Divide<br>Hold Q <sub>0-3</sub><br>Reset Q <sub>0-3</sub> | <sup>\*</sup>Pins will default low when left open. **Table 2. PIN DESCRIPTION** | Pin | Function | |--------------------|--------------------------| | CLK, CLK | ECL Diff Clock Inputs | | EN | ECL Sync Enable | | MR | ECL Master Reset | | Q0, <del>Q0</del> | ECL Diff ÷2 Outputs | | Q1, <del>Q1</del> | ECL Diff ÷4 Outputs | | Q2, <del>Q</del> 2 | ECL Diff ÷8 Outputs | | V <sub>BB</sub> | Reference Voltage Output | | V <sub>CC</sub> | Positive Supply | | V <sub>EE</sub> | Negative Supply | | NC | No Connect | **Table 3. ATTRIBUTES** | Characteristics | Value | |-------------------------------------------------------------------|-----------------------------| | Internal Input Pulldown Resistor | 75 KΩ | | Internal Input Pullup Resistor | N/A | | ESD Protection Human Body Model Machine Model Charge Device Model | > 1 KV<br>> 100 V<br>> 2 KV | | Moisture Sensitivity (Note 1) | Level 1 | | Flammability Rating Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | Transistor Count | 191 Devices | | Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | <sup>1.</sup> For additional Moisture Sensitivity information, refer to Application Note AND8003/D. Z = Low-to-High Transition ZZ = High-to-Low Transition **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|----------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|-------------|------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 8 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -8 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 6<br>-6 | V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | −65 to +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-16 | 130<br>75 | °C/W | | θJC | Thermal Resistance (Junction-to-Case) | Standard Board | SOIC-16 | 33 to 36 | °C/W | | T <sub>sol</sub> | Wave Solder (Pb-Free) | <2 to 3 sec @ 260°C | | 265 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Table 5. 10EL SERIES PECL DC CHARACTERISTICS (V<sub>CC</sub> = 5.0 V; V<sub>EE</sub> = 0 V (Note 1)) | | | | -40°C | | 25°C | | | 85°C | | | | |--------------------|-----------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | | 39 | | | 39 | | | 39 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | 3920 | 4010 | 4110 | 4020 | 4105 | 4190 | 4090 | 4185 | 4280 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | 3050 | 3200 | 3350 | 3050 | 3210 | 3370 | 3050 | 3227 | 3405 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 3770 | | 4110 | 3870 | | 4190 | 3940 | | 4280 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 3050 | | 3500 | 3050 | | 3520 | 3050 | | 3555 | mV | | V <sub>BB</sub> | Output Voltage Reference | 3.57 | | 3.7 | 3.65 | | 3.75 | 3.69 | | 3.81 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3) | 3.0 | | 4.6 | 3.0 | | 4.6 | 3.0 | | 4.6 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.3 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.06 V / -0.5 V. Outputs are terminated through a 50 Ω resistor to V<sub>CC</sub> 2.0 V. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V. Table 6. 10EL SERIES NECL DC CHARACTERISTICS (V<sub>CC</sub> = 0 V; V<sub>EE</sub> = -5.0 V (Note 1)) | | | -40°C | | | 25°C | | | 85°C | | | | |--------------------|-----------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | | 39 | | | 39 | | | 39 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | -1080 | -990 | -890 | -980 | -895 | -810 | -910 | -815 | -720 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | -1950 | -1800 | -1650 | -1950 | -1790 | -1630 | -1950 | -1773 | -1595 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1230 | | -890 | -1130 | | -810 | -1060 | | -720 | mV | | $V_{IL}$ | Input LOW Voltage (Single-Ended) | -1950 | | -1500 | -1950 | | -1480 | -1950 | | -1445 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1.43 | | -1.30 | -1.35 | | -1.25 | -1.31 | | -1.19 | ٧ | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 3) | -2.0 | | -0.4 | -2.0 | | -0.4 | -2.0 | | -0.4 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.3 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 1. Input and output parameters vary 1:1 with V $_{CC}$ . V $_{EE}$ can vary +0.06 V / -0.5 V. - 2. Outputs are terminated through a 50 $\Omega$ resistor to $V_{CC}$ 2.0 V. - 3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V. Table 7. 100EL SERIES PECL DC CHARACTERISTICS (V<sub>CC</sub> = 5.0 V; V<sub>EE</sub> = 0 V (Note 1)) | | | | -40°C | | 25°C | | | 85°C | | | | |--------------------|-------------------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | | 39 | | | 39 | | | 42 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | 3915 | 3995 | 4120 | 3975 | 4045 | 4120 | 3975 | 4050 | 4120 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | 3170 | 3305 | 3445 | 3190 | 3295 | 3380 | 3190 | 3295 | 3380 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 3835 | | 4120 | 3835 | | 4120 | 3835 | | 4120 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 3190 | | 3525 | 3190 | | 3525 | 3190 | | 3525 | mV | | $V_{BB}$ | Output Voltage Reference | 3.62 | | 3.74 | 3.62 | | 3.74 | 3.62 | | 3.74 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note 3) | 2.2 | | 4.6 | 2.2 | | 4.6 | 2.2 | | 4.6 | ٧ | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.8 V / -0.5 V. - 2. Outputs are terminated through a 50 $\Omega$ resistor to $V_{CC}$ 2.0 V. - V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V. Table 8. 100EL SERIES NECL DC CHARACTERISTICS (V<sub>CC</sub> = 0 V; V<sub>EE</sub> = -5.0 V (Note 1)) | | | | -40°C | | | 25°C | | | | | | |--------------------|----------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | | 39 | | | 39 | | | 42 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | -1085 | -1005 | -880 | -1025 | -955 | -880 | -1025 | -955 | -880 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | -1830 | -1695 | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1810 | | -1475 | -1810 | | -1475 | -1810 | | -1475 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1.38 | | -1.26 | -1.38 | | -1.26 | -1.38 | | -1.26 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3) | -2.8 | | -0.4 | -2.8 | | -0.4 | -2.8 | | -0.4 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μА | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μА | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 1. Input and output parameters vary 1:1 with $V_{CC}.\ V_{EE}$ can vary +0.8 V / –0.5 V. - Outputs are terminated through a 50 Ω resistor to V<sub>CC</sub> 2.0 V. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1 V. Table 9. AC CHARACTERISTICS ( $V_{CC} = 5.0 \text{ V}$ ; $V_{EE} = 0.0 \text{ V}$ or $V_{CC} = 0.0 \text{ V}$ ; $V_{EE} = -5.0 \text{ V}$ (Note 1)) | | | | -40°C | | 25°C 85°C | | | | | | | |--------------------------------------|-----------------------------------------|-----|-------|------|-----------|-----|------|-----|-----|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | fmax | Maximum Toggle Frequency | 1.1 | | | 1.1 | | | 1.1 | | | GHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation<br>CLK to Q0<br>Delay to | | | 1200 | 960 | | 1200 | 970 | | 1210 | ps | | | CLK to Q1,2<br>Output | 900 | | 1140 | 900 | | 1140 | 910 | | 1150 | | | | MR to Q | 750 | | 1060 | 750 | | 1060 | 790 | | 1090 | | | t <sub>SKEW</sub> | Within-Device Skew (Note 2) | | 100 | | | 100 | | | 100 | | ps | | t <sub>JITTER</sub> | Cycle-to-Cycle Jitter | | 1.0 | | | 1.0 | | | 1.0 | | ps | | t <sub>S</sub> | Setup Time EN | 400 | | | 400 | | | 400 | | | ps | | t <sub>H</sub> | Hold Time EN | 250 | | | 250 | | | 250 | | | ps | | t <sub>RR</sub> | Set/Reset Recovery | 400 | 200 | | 400 | 200 | | 400 | 200 | | ps | | $V_{PP}$ | Input Swing (Note 3) | 150 | | 1000 | 150 | | 1000 | 150 | | 1000 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q<br>(20% - 80%) | 225 | | 475 | 225 | | 475 | 225 | | 475 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 1. 10 Series: $V_{EE}$ can vary +0.06 V / -0.5 V. 100 Series: $V_{EE}$ can vary +0.8 V / -0.5 V. - 2. Within-device skew is defined as identical transitions on similar paths through a device. - 3. V<sub>PP</sub>min is minimum input swing for which AC parameters guaranteed. The device has a DC gain of ≈40. There are two distinct functional relationships between the Master Reset and Clock: CASE 1: If the MR is De-asserted (H-L), While the Clock is Still High, the Outputs will Follow the First Ensuing Clock Rising Edge. CASE 2: If the MR is De-asserted (H-L), After the Clock has Transitioned Low, the Outputs will Follow the Second Ensuing Clock Rising Edge. Figure 2. Timing Diagrams The $\overline{EN}$ signal will "freeze" the internal divider flip-flops on the first falling edge of CLK after its assertion. The internal divider flip-flops will maintain their state during the freeze. The $\overline{EN}$ is deasserted (LOW), and after the next falling edge of CLK, then the internal divider flip-flops will "unfreeze" and continue to their next state count with proper phase relationships. Figure 3. Reset Recovery Time Figure 4. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices.) #### **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPICE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes $\textbf{AND8020/D} \quad - \quad \text{Termination of ECL Logic Devices}$ AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices # **MECHANICAL CASE OUTLINE** **DATE 29 DEC 2006** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - PHOI HUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | METERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Ρ | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | | STYLE 1: | | STYLE 2: | | STYLE 3: | | STYLE 4: | | | | |----------|---------------|----------|---------------|----------|---------------------|----------|----------------|-----------------------------------------------|-----------------------------------------| | PIN 1. | COLLECTOR | PIN 1. | CATHODE | PIN 1. | COLLECTOR, DYE #1 | PIN 1. | COLLECTOR, DYE | #1 | | | 2. | BASE | 2. | ANODE | 2. | BASE, #1 | 2. | COLLECTOR, #1 | | | | 3. | EMITTER | 3. | NO CONNECTION | 3. | EMITTER, #1 | 3. | COLLECTOR, #2 | | | | 4. | NO CONNECTION | 4. | CATHODE | 4. | COLLECTOR, #1 | 4. | COLLECTOR, #2 | | | | 5. | EMITTER | 5. | CATHODE | 5. | COLLECTOR, #2 | 5. | COLLECTOR, #3 | | | | 6. | BASE | 6. | NO CONNECTION | | BASE, #2 | 6. | COLLECTOR, #3 | | | | 7. | COLLECTOR | 7. | ANODE | 7. | | 7. | COLLECTOR, #4 | | | | 8. | COLLECTOR | 8. | CATHODE | 8. | COLLECTOR, #2 | 8. | COLLECTOR, #4 | | | | 9. | BASE | 9. | CATHODE | 9. | COLLECTOR, #3 | 9. | BASE, #4 | | | | 10. | EMITTER | 10. | ANODE | 10. | BASE, #3 | 10. | EMITTER, #4 | | | | 11. | NO CONNECTION | 11. | NO CONNECTION | 11. | EMITTER, #3 | 11. | BASE, #3 | | | | 12. | EMITTER | 12. | CATHODE | 12. | COLLECTOR, #3 | 12. | EMITTER, #3 | | | | 13. | BASE | 13. | CATHODE | 13. | COLLECTOR, #4 | 13. | BASE, #2 | OOL DEDING | COOTDONT | | 14. | COLLECTOR | 14. | NO CONNECTION | 14. | BASE, #4 | 14. | EMITTER, #2 | SOLDERING | FOOTPRINT | | 15. | EMITTER | 15. | ANODE | 15. | EMITTER, #4 | 15. | BASE, #1 | | 8X | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | | i.40 — → | | | | | | | | | | - 0 | .40 | | STYLE 5: | | STYLE 6: | | STYLE 7: | | | | | 16X 1.12 | | PIN 1. | DRAIN, DYE #1 | | CATHODE | PIN 1. | SOURCE N-CH | | | | 10% 1.12 | | 2. | DRAIN, #1 | | CATHODE | 2. | COMMON DRAIN (OUTPU | Τ\ | | 1 | 16 | | 3. | DRAIN, #2 | 3. | | 3. | COMMON DRAIN (OUTPU | | | <b>, L</b> . | '0 | | 3.<br>4. | DRAIN, #2 | 3.<br>4. | CATHODE | 3.<br>4. | GATE P-CH | 1) | | <del>-</del> — | | | 4.<br>5. | DRAIN, #2 | 4.<br>5. | CATHODE | 4.<br>5. | COMMON DRAIN (OUTPU | Τ\ | | , <b>, , , , , , , , , , , , , , , , , , </b> | | | 5.<br>6. | DRAIN, #3 | 6. | CATHODE | 6. | COMMON DRAIN (OUTPU | | 16 | 5X 1 - | | | 7. | DRAIN, #4 | 7. | CATHODE | 7. | COMMON DRAIN (OUTPU | | 0.5 | 58 | , L | | 8. | DRAIN, #4 | 8. | CATHODE | 8. | SOURCE P-CH | •, | | | | | 9. | GATE, #4 | 9. | ANODE | 9. | SOURCE P-CH | | | | | | 10. | SOURCE, #4 | 10. | ANODE | 10. | COMMON DRAIN (OUTPU | T) | | | | | 11. | GATE, #3 | 11. | | 11. | COMMON DRAIN (OUTPU | | | | | | 12. | SOURCE, #3 | 12. | | 12. | COMMON DRAIN (OUTPU | | | | | | 13. | GATE, #2 | 13. | | 13. | GATE N-CH | ., | | | | | 14. | SOURCE, #2 | 14. | | 14. | COMMON DRAIN (OUTPU | T) | | | V PITCH | | 15. | GATE, #1 | 15. | ANODE | 15. | COMMON DRAIN (OUTPU | | | | 1 <u>+=</u> 1_1 | | 16. | SOURCE, #1 | | ANODE | 16. | SOURCE N-CH | ., | | | | | | | | | | | | | <b>□</b> 8 | 9 + - + - | | | | | | | | | | | ~ <b></b> | | | | | | | | | | | ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' | | | | | | | | | | | DIMENSIONS: MILLIMETERS | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-16 | | PAGE 1 OF 1 | ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com ON Semiconductor Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: a Phone: 00421 33 790 2910 Phone: 011 421 33 790 2910 For additional information, please contact your local Sales Representative