

### Is Now Part of



# ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer





# 74VHCT138A 3-to-8 Decoder/Demultiplexer

#### **Features**

- High Speed:  $t_{PD} = 7.6$ ns (Typ.) at  $V_{CC} = 5V$
- Low power dissipation:  $I_{CC} = 4\mu A$  (Max.) at  $T_A = 25^{\circ}C$
- Power down protection is provided on all inputs and outputs
- Pin and function compatible with 74HCT138

### **General Description**

The VHCT138A is an advanced high speed CMOS 3-to-8 DECODER fabricated with silicon gate CMOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation.

When the device is enabled, 3 Binary Select inputs  $(\underline{A}_0,\ \underline{A}_1\ \text{and}\ \underline{A}_2)$  determine which one of the outputs  $(\overline{O}_0-\overline{O}_7)$  will go LOW. When enable input  $E_3$  is held LOW or either  $\overline{E}_1$  or  $\overline{E}_2$  is held HIGH, decoding function is inhibited and all outputs go HIGH.  $E_3,\ \overline{E}_1\ \text{and}\ \overline{E}_2\ \text{inputs}$  are provided to ease cascade connection and for use as an address decoder for memory systems. Protection circuits ensure that 0V to 7V can be applied to the input pins without regard to the supply voltage and to the output pins with  $V_{CC}=0V$ . These circuits prevent device destruction due to mismatched supply and input/output voltages. This device can be used to interface 3V to 5V systems and two supply systems such as battery backup.

### **Ordering Information**

| Order Number  | Package<br>Number | Package Description                                                          |
|---------------|-------------------|------------------------------------------------------------------------------|
| 74VHCT138AM   | M16A              | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| 74VHCT138ASJ  | M16D              | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |
| 74VHCT138AMTC | MTC16             | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  |

Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering number.

## **Connection Diagram**



# **Pin Description**

| Pin Names                                  | Description    |
|--------------------------------------------|----------------|
| A <sub>0</sub> -A <sub>2</sub>             | Address Inputs |
| $\overline{E}_{1}\text{-}\overline{E}_{2}$ | Enable Inputs  |
| E <sub>3</sub>                             | Enable Input   |
| $\overline{O}_0 - \overline{O}_7$          | Outputs        |

# **Logic Symbols**



# **Truth Table**

|                | Inputs         |                |                |                |                |                  |                  |                  | Out              | puts             |                  |                  |                  |
|----------------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| E <sub>1</sub> | E <sub>2</sub> | E <sub>3</sub> | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | $\overline{O}_0$ | $\overline{O}_1$ | $\overline{O}_2$ | $\overline{O}_3$ | $\overline{O}_4$ | $\overline{O}_5$ | $\overline{O}_6$ | $\overline{O}_7$ |
| Н              | Х              | Х              | Х              | Х              | Х              | Н                | Н                | Н                | Н                | Н                | Н                | Н                | Н                |
| Х              | Н              | Х              | Х              | Х              | Х              | Н                | Н                | Н                | Н                | Н                | Н                | Н                | Н                |
| Х              | Х              | L              | Х              | Х              | Х              | Н                | Н                | Н                | Н                | Н                | Н                | Н                | Н                |
|                | •              | •              |                |                | •              |                  |                  |                  |                  |                  |                  |                  |                  |
| L              | L              | Н              | L              | L              | L              | L                | Н                | Н                | Н                | Н                | Н                | Н                | Н                |
| L              | L              | Н              | Н              | L              | L              | Н                | L                | Н                | Н                | Н                | Н                | Н                | Н                |
| L              | L              | Н              | L              | Н              | L              | Н                | Н                | L                | Н                | Н                | Н                | Н                | Н                |
| L              | L              | Н              | Н              | Н              | L              | Н                | Н                | Н                | L                | Н                | Н                | Н                | Н                |
|                | •              | •              |                |                | •              |                  |                  |                  |                  |                  |                  |                  |                  |
| L              | L              | Н              | L              | L              | Н              | Н                | Н                | Н                | Н                | L                | Н                | Н                | Н                |
| L              | L              | Н              | Н              | L              | Н              | Н                | Н                | Н                | Н                | Н                | L                | Н                | Н                |
| L              | L              | Н              | L              | Н              | Н              | Н                | Н                | Н                | Н                | Н                | Н                | L                | Н                |
| L              | L              | Н              | Н              | Н              | Н              | Н                | Н                | Н                | Н                | Н                | Н                | Н                | L                |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

# **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                                | Rating                          |
|------------------|------------------------------------------|---------------------------------|
| V <sub>CC</sub>  | Supply Voltage                           | -0.5V to +7.0V                  |
| V <sub>IN</sub>  | DC Input Voltage                         | -0.5V to +7.0V                  |
| V <sub>OUT</sub> | DC Output Voltage                        |                                 |
|                  | Note 1                                   | –0.5V to 7.0V                   |
|                  | Note 2                                   | -0.5V to V <sub>CC</sub> + 0.5V |
| I <sub>IK</sub>  | Input Diode Current                      | –20mA                           |
| I <sub>OK</sub>  | Output Diode Current <sup>(3)</sup>      | ±20mA                           |
| I <sub>OUT</sub> | DC Output Current                        | ±25mA                           |
| I <sub>CC</sub>  | DC V <sub>CC</sub> /GND Current          | ±75mA                           |
| T <sub>STG</sub> | Storage Temperature                      | −65°C to +150°C                 |
| T <sub>L</sub>   | Lead Temperature (Soldering, 10 seconds) | 260°C                           |

# Recommended Operating Conditions<sup>(4)</sup>

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol                          | Parameter                                              | Rating                |  |  |
|---------------------------------|--------------------------------------------------------|-----------------------|--|--|
| V <sub>CC</sub>                 | Supply Voltage                                         | 4.5V to +5.5V         |  |  |
| V <sub>IN</sub>                 | Input Voltage                                          | 0V to +5.5V           |  |  |
| V <sub>OUT</sub>                | Output Voltage                                         |                       |  |  |
|                                 | Note 1                                                 | 0V to 5.5V            |  |  |
|                                 | Note 2                                                 | 0V to V <sub>CC</sub> |  |  |
| T <sub>OPR</sub>                | Operating Temperature                                  | -40°C to +85°C        |  |  |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time, V <sub>CC</sub> = 5.0V ±0.5V | 0 ~ 20ns/V            |  |  |

#### Notes:

- 1.  $V_{CC} = 0V$ .
- 2. HIGH or LOW state. I<sub>OUT</sub> absolute maximum rating must be observed.
- 3.  $V_{OUT} < GND$ ,  $V_{OUT} > V_{CC}$  (Outputs Active).
- 4. Unused inputs must be held HIGH or LOW. They may not float.

### **DC Electrical Characteristics**

|                  |                                |             |                                                                   |                               | T <sub>A</sub> = 25°C |      |      | T <sub>A</sub> = -40°C<br>to +85°C |      |       |
|------------------|--------------------------------|-------------|-------------------------------------------------------------------|-------------------------------|-----------------------|------|------|------------------------------------|------|-------|
| Symbol           | Parameter                      | $V_{CC}(V)$ | Conditions                                                        |                               | Min.                  | Тур. | Max. | Min.                               | Max. | Units |
| V <sub>IH</sub>  | HIGH Level Input Voltage       | 4.5 – 5.5   |                                                                   |                               | 2.0                   |      |      | 2.0                                |      | V     |
| V <sub>IL</sub>  | LOW Level Input Voltage        | 4.5 – 5.5   |                                                                   |                               |                       |      | 0.8  |                                    | 0.8  | V     |
| V <sub>OH</sub>  | OH HIGH Level Output           |             | $V_{IN} = V_{IH}$                                                 | $I_{OH} = -50\mu A$           | 4.4                   | 4.5  |      | 4.4                                |      | V     |
|                  | Voltage                        |             | or V <sub>IL</sub>                                                | $I_{OH} = -8mA$               | 3.94                  |      |      | 3.80                               |      |       |
| V <sub>OL</sub>  | LOW Level Output               | 4.5         |                                                                   | $I_{OL} = 50\mu A$            |                       | 0.0  | 0.1  |                                    | 0.1  | V     |
|                  | Voltage                        |             | or V <sub>IL</sub>                                                | $I_{OL} = 8mA$                |                       |      | 0.36 |                                    | 0.44 |       |
| I <sub>IN</sub>  | Input Leakage Current          | 0 – 5.5     | V <sub>IN</sub> = 5.5\                                            | V <sub>IN</sub> = 5.5V or GND |                       |      | ±0.1 |                                    | ±1.0 | μA    |
| I <sub>CC</sub>  | Quiescent Supply<br>Current    | 5.5         | $V_{IN} = V_{CC}$ or GND                                          |                               |                       |      | 4.0  |                                    | 20.0 | μA    |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5         | V <sub>IN</sub> = 3.4V, All other inputs = V <sub>CC</sub> or GND |                               |                       |      | 1.35 |                                    | 1.50 | mA    |
| I <sub>OFF</sub> | Output Leakage Current         | 0           | V <sub>OUT</sub> = 5.5V                                           |                               |                       |      | 0.5  |                                    | 5.0  | μA    |

### **AC Electrical Characteristics**

|                                     |                                                                                     |                     |                        | T <sub>A</sub> = 25°C |      | T <sub>A</sub> = -40°C to<br>+85°C |      |      |       |
|-------------------------------------|-------------------------------------------------------------------------------------|---------------------|------------------------|-----------------------|------|------------------------------------|------|------|-------|
| Symbol                              | Parameter                                                                           | V <sub>CC</sub> (V) | Conditions             | Min.                  | Тур. | Max.                               | Min. | Max. | Units |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay,                                                                  | 5.0 ± 0.5           | C <sub>L</sub> = 15pF  |                       | 7.6  | 10.4                               | 1.0  | 12.0 | ns    |
|                                     | $A_n$ to $\overline{O}_n$                                                           |                     | C <sub>L</sub> = 50pF  |                       | 8.1  | 11.4                               | 1.0  | 13.0 |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay,                                                                  | 5.0 ± 0.5           | C <sub>L</sub> = 15pF  |                       | 6.6  | 9.1                                | 1.0  | 10.5 | ns    |
|                                     | $E_3$ to $\overline{O}_n$                                                           |                     | C <sub>L</sub> = 50pF  |                       | 7.1  | 10.1                               | 1.0  | 11.5 |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay,                                                                  | 5.0 ± 0.5           | C <sub>L</sub> = 15pF  |                       | 7.0  | 9.6                                | 1.0  | 11.0 | ns    |
|                                     | $\overline{\mathbb{E}}_1$ or $\overline{\mathbb{E}}_2$ to $\overline{\mathbb{O}}_n$ |                     | C <sub>L</sub> = 50pF  |                       | 7.5  | 10.6                               | 1.0  | 12.0 |       |
| C <sub>IN</sub>                     | Input Capacitance                                                                   |                     | V <sub>CC</sub> = Open |                       | 4    | 10                                 |      | 10   | pF    |
| C <sub>PD</sub>                     | Power Dissipation<br>Capacitance                                                    |                     | (5)                    |                       | 49   |                                    |      |      | pF    |

#### Note:

5.  $C_{PD}$  is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation:  $I_{CC}$  (Opr.) =  $C_{PD} \cdot V_{CC} \cdot f_{IN} + I_{CC}$ 

# **Physical Dimensions**

Dimensions are in millimeters unless otherwise noted.







Figure 1. 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M16A

# Physical Dimensions (Continued)

Dimensions are in millimeters unless otherwise noted.





### LAND PATTERN RECOMMENDATION





#### DIMENSIONS ARE IN MILLIMETERS

#### NOTES:

- A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998.

  B. DIMENSIONS ARE IN MILLIMETERS.
  C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.



M16DREVC

Figure 2. 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M16D

## Physical Dimensions (Continued)

Dimensions are in millimeters unless otherwise noted.



MTC16rev4

Figure 3. 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC16





#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACFx® HiSeC™ Power-SPM™ TinyBuck™ Across the board. Around the world.™ PowerTrench® TinyLogic<sup>®</sup> i-Lo™ ActiveArray<sup>™</sup> ImpliedDisconnect™ Programmable Active Droop™ TINYOPTO™ Bottomless™ IntelliMAX™ **QFET** TinyPower™ Build it Now™ QS<sup>TM</sup> TinyWire™ ISOPLANAR™ QT Optoelectronics™ CoolFET™ MICROCOUPLER™ TruTranslation™ CorePLUS™ Quiet Series™ นSerDes™ MicroPak™ UHC® RapidConfigure™  $CROSSVOLT^{m}$ MICROWIRE™ CTL™ RapidConnect™ UniFET™ Motion-SPM™ Current Transfer Logic™ MSX™ ScalarPump™ **VCX**<sup>TM</sup> DOME™ MSXPro™ SMART START™ Wire™ E<sup>2</sup>CMOS<sup>TM</sup> SPM<sup>®</sup>  $OCX^{TM}$  $\mathsf{EcoSPARK}^{^{\circledR}}$ STEALTH™ OCXPro™ EnSigna™ OPTOLOGIC® SuperFET™

FACT Quiet Series™ OPTOLOGIC SuperSOT™-3
FACT® PACMAN™ SuperSOT™-6
FAST® PDP-SPM™ SuperSOT™-8
FASTr™ POP™ SyncFET™
FPS™ Power220® TCM™

FRFET® Power247® The Power Franchise®

GlobalOptoisolator™ PowerEdge™

GTO™ PowerSaver™ TinyBoost™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                   |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                      |

Rev. I27

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative