# F3SC065030B7S | Part Number | Package | Marking | |----------------|-----------------------|----------------| | UF3SC065030B7S | D <sup>2</sup> PAK-7L | UF3SC065030B7S | ## $650V-27m\Omega$ SiC FET Rev. B, May 2023 ## Description This SiC FET device is based on a unique 'cascode' circuit configuration, in which a normally-on SiC JFET is co-packaged with a Si MOSFET to produce a normally-off SiC FET device. The device's standard gate-drive characteristics allows for a true "drop-in replacement" to Si IGBTs, Si FETs, SiC MOSFETs or Si superjunction devices. Available in the D<sup>2</sup>PAK-7L package, this device exhibits ultralow gate charge and exceptional reverse recovery characteristics, making it ideal for switching inductive loads, and any application requiring standard gate drive. #### **Features** - On-resistance R<sub>DS(on)</sub>: 27mΩ (typ) - Operating temperature: 175°C (max) - Excellent reverse recovery: Q<sub>rr</sub> = 425nC - Low body diode V<sub>FSD</sub>: 1.3V - Low gate charge: Q<sub>G</sub> = 43nC - Threshold voltage V<sub>G(th)</sub>: 5V (typ) allowing 0 to 15V drive - Package creepage and clearance distance > 6.1mm - Kelvin source pin for optimized switching performance - ESD protected, HBM class 2 ### Typical applications Any controlled environment such as - ◆ Telecom and Server Power - Industrial power supplies - Power factor correction modules - Motor drives - Induction heating | Parameter | Symbol | Test Conditions | Value | Units | |---------------------------------------------|------------------|-----------------------------|------------|-------| | Drain-source voltage | $V_{DS}$ | | 650 | V | | Gate-source voltage | $V_{GS}$ | DC | -25 to +25 | V | | Continuous drain current <sup>1</sup> | | T <sub>C</sub> = 25°C | 62 | А | | Continuous drain current <sup>2</sup> | I <sub>D</sub> | T <sub>C</sub> = 100°C | 44 | Α | | Pulsed drain current <sup>2</sup> | I <sub>DM</sub> | T <sub>C</sub> = 25°C | 230 | Α | | Single pulsed avalanche energy <sup>3</sup> | E <sub>AS</sub> | L=15mH, I <sub>AS</sub> =4A | 120 | mJ | | Power dissipation | P <sub>tot</sub> | T <sub>C</sub> = 25°C | 214 | W | | Maximum junction temperature | $T_{J,max}$ | | 175 | °C | | Operating and storage temperature | $T_J, T_{STG}$ | | -55 to 175 | °C | | Reflow soldering temperature | $T_{solder}$ | reflow MSL 3 | 245 | °C | - 1. Limited by $T_{J,max}$ - 2. Pulse width $t_p$ limited by $T_{J,max}$ - 3. Starting $T_J = 25^{\circ}C$ #### **Thermal Characteristics** | Parameter | Symbol | Test Conditions | Value | | | Units | |--------------------------------------|-----------------|-----------------|-------|------|-----|-------| | | | | Min | Тур | Max | Units | | Thermal resistance, junction-to-case | $R_{\theta JC}$ | | | 0.54 | 0.7 | °C/W | ## Electrical Characteristics (T<sub>J</sub> = +25°C unless otherwise specified) ## Typical Performance - Static | Parameter | Symbol | Test Conditions | | Units | | | |--------------------------------|---------------------|--------------------------------------------|-----|-------|-----|--------| | r al allietei | | | Min | Тур | Max | Offics | | Drain-source breakdown voltage | $BV_{DS}$ | $V_{GS}$ =0V, $I_D$ =1mA | 650 | | | V | | | | V <sub>DS</sub> =650V, | | 6 | 150 | μΑ | | Total drain lookaga surrent | | $V_{GS}=0V, T_J=25$ °C | | | | | | Total drain leakage current | I <sub>DSS</sub> | V <sub>DS</sub> =650V, | | 30 | | | | | | V <sub>GS</sub> =0V, T <sub>J</sub> =175°C | | | | | | Tatal cata lasks as summent | I <sub>GSS</sub> | V <sub>DS</sub> =0V, T <sub>J</sub> =25°C, | | 6 | ±20 | μА | | Total gate leakage current | | $V_{GS} = -20V / +20V$ | | | | | | | R <sub>DS(on)</sub> | V <sub>GS</sub> =12V, I <sub>D</sub> =40A, | | 27 | 35 | mΩ | | | | T <sub>J</sub> =25°C | | | | | | Drain-source on-resistance | | V <sub>GS</sub> =12V, I <sub>D</sub> =40A, | | 36 | | | | Drain source on resistance | | T <sub>J</sub> =125°C | | | | | | | | V <sub>GS</sub> =12V, I <sub>D</sub> =40A, | | 43 | | | | | | T <sub>J</sub> =175°C | | | | | | Gate threshold voltage | $V_{G(th)}$ | $V_{DS}$ =5V, $I_{D}$ =10mA | 4 | 5 | 6 | V | | Gate resistance | $R_{G}$ | f=1MHz, open drain | | 4.5 | | Ω | ## Typical Performance - Reverse Diode | Parameter | Symbol | Test Conditions | | I I to the | | | |-----------------------------------------------|----------------------|--------------------------------------------------------------------|-----|------------|-----|---------| | | | | Min | Тур | Max | - Units | | Diode continuous forward current <sup>1</sup> | I <sub>S</sub> | T <sub>C</sub> =25°C | | | 62 | Α | | Diode pulse current <sup>2</sup> | I <sub>S,pulse</sub> | T <sub>C</sub> =25°C | | | 230 | Α | | Forward voltage | $V_{FSD}$ | V <sub>GS</sub> =0V, I <sub>S</sub> =20A,<br>T <sub>J</sub> =25°C | | 1.3 | 1.4 | V | | | | V <sub>GS</sub> =0V, I <sub>S</sub> =20A,<br>T <sub>J</sub> =175°C | | 1.35 | | | | Reverse recovery charge | $Q_{rr}$ | $V_R$ =400V, $I_S$ =50A, $V_{GS}$ =-5V, $R_{G\_EXT}$ =10 $\Omega$ | | 425 | | nC | | Reverse recovery time | t <sub>rr</sub> | di/dt=2650A/μs,<br>T <sub>J</sub> =25°C | | 25 | | ns | | Reverse recovery charge | Q <sub>rr</sub> | $V_R$ =400V, $I_S$ =50A, $V_{GS}$ =-5V, $R_{G_LEXT}$ =10 $\Omega$ | | 280 | | nC | | Reverse recovery time | t <sub>rr</sub> | di/dt=2650A/μs,<br>Τ <sub>J</sub> =150°C | | 20 | | ns | ## Typical Performance - Dynamic | Parameter | Symbol | Test Conditions | Value | | | Units | |----------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-----|---------------| | | | | Min | Тур | Max | Units | | Input capacitance | C <sub>iss</sub> | V <sub>DS</sub> =100V, V <sub>GS</sub> =0V | | 1500 | | | | Output capacitance | C <sub>oss</sub> | f=100kHz | | 320 | | pF | | Reverse transfer capacitance | $C_{rss}$ | 1-100K112 | | 2.3 | | | | Effective output capacitance, energy related | C <sub>oss(er)</sub> | $V_{DS}$ =0V to 400V,<br>$V_{GS}$ =0V | | 230 | | pF | | Effective output capacitance, time related | C <sub>oss(tr)</sub> | $V_{DS}$ =0V to 400V,<br>$V_{GS}$ =0V | | 520 | | pF | | C <sub>OSS</sub> stored energy | E <sub>oss</sub> | $V_{DS}$ =400V, $V_{GS}$ =0V | | 18.5 | | μJ | | Total gate charge | $Q_{G}$ | V <sub>DS</sub> =400V, I <sub>D</sub> =40A, | | 43 | | nC | | Gate-drain charge | $Q_{GD}$ | $V_{DS} = -5V \text{ to } 12V$ | | 11 | | | | Gate-source charge | $Q_{GS}$ | V <sub>GS</sub> - 3V to 12V | | 19 | | | | Turn-on delay time | t <sub>d(on)</sub> | V <sub>DS</sub> =400V, I <sub>D</sub> =40A, Gate | | 25 | | ns<br>-<br>μJ | | Rise time | t <sub>r</sub> | Driver =-5V to +12V, | | 28 | | | | Turn-off delay time | t <sub>d(off)</sub> | Turn-on $R_{G,EXT}$ =8.5 $\Omega$ ,<br>Turn-off $R_{G,EXT}$ =22 $\Omega$<br>Inductive Load,<br>FWD: same device with<br>$V_{GS}$ = -5V, $R_{G}$ = 22 $\Omega$ ,<br>$T_{J}$ =25°C | | 45 | | | | Fall time | t <sub>f</sub> | | | 11 | | | | Turn-on energy | E <sub>ON</sub> | | | 334 | | | | Turn-off energy | E <sub>OFF</sub> | | | 90 | | | | Total switching energy | E <sub>TOTAL</sub> | | | 424 | | | | Turn-on delay time | t <sub>d(on)</sub> | $V_{DS}$ =400V, $I_{D}$ =40A, Gate Driver =-5V to +12V, Turn-on $R_{G,EXT}$ =8.5 $\Omega$ , Turn-off $R_{G,EXT}$ =22 $\Omega$ Inductive Load, FWD: same device with | | 23 | | | | Rise time | t <sub>r</sub> | | | 26 | | | | Turn-off delay time | t <sub>d(off)</sub> | | | 46 | | ns | | Fall time | t <sub>f</sub> | | | 9 | | | | Turn-on energy | E <sub>ON</sub> | | | 308 | | | | Turn-off energy | E <sub>OFF</sub> | $V_{GS} = -5V, R_{G} = 22\Omega,$ | | 75 | | μЈ | | Total switching energy | E <sub>TOTAL</sub> | T <sub>J</sub> =150°C | | 383 | | | ### **Typical Performance Diagrams** 200 150 Drain Current, I<sub>D</sub> (A) 100 Vgs = 15V - Vgs = 10V Vgs = 8V 50 **-** Vgs = 7V Vgs = 6.5V0 1 2 10 Drain-Source Voltage, V<sub>DS</sub> (V) Figure 1. Typical output characteristics at $T_J = -55$ °C, $tp < 250 \mu s$ Figure 2. Typical output characteristics at $T_J = 25$ °C, tp < 250µs Figure 3. Typical output characteristics at $T_1 = 175$ °C, $tp < 250 \mu s$ Figure 4. Normalized on-resistance vs. temperature at $V_{GS}$ = 12V and $I_D$ = 40A Figure 5. Typical drain-source on-resistances at $V_{\text{GS}}$ = 12V Figure 6. Typical transfer characteristics at $V_{DS}$ = 5V Figure 7. Threshold voltage vs. junction temperature at $V_{DS}$ = 5V and $I_{D}$ = 10mA Figure 8. Typical gate charge at $V_{DS}$ = 400V and $I_{D}$ = 40A Figure 9. 3rd quadrant characteristics at $T_J = -55$ °C Figure 10. 3rd quadrant characteristics at $T_J = 25$ °C Figure 11. 3rd quadrant characteristics at $T_J = 175$ °C Figure 12. Typical stored energy in $C_{OSS}$ at $V_{GS} = 0V$ 70 60 40 30 20 10 -75 -50 -25 0 25 50 75 100 125 150 175 Case Temperature, T<sub>C</sub> (°C) Figure 13. Typical capacitances at f = 100kHz and $V_{GS}$ = 0V Figure 14. DC drain current derating Thermal Impedance, Z<sub>θJC</sub> (°C/W) 0.1 **-** D = 0.5 D = 0.3D = 0.1 - D = 0.05 0.01 ·· D = 0.02 -D = 0.01Single Pulse 0.001 1.E-05 1.E-04 1.E-03 1.E-02 1.E-01 1.E-06 Pulse Time, $t_p$ (s) Figure 15. Total power dissipation Figure 16. Maximum transient thermal impedance Figure 17. Safe operation area at $T_C$ = 25°C, D = 0, Parameter $t_p$ Figure 19. Clamped inductive switching turn-on energy vs. $R_{\text{G,EXT\_ON}}$ Figure 18. Clamped inductive switching energy vs. drain current at $T_J = 25$ °C Figure 20. Clamped inductive switching turn-off energy vs. $R_{G,EXT\ OFF}$ Figure 21. Clamped inductive switching energy vs. junction temperature at $V_{DS}$ = 400V and $I_D$ = 40A Figure 22. Reverse recovery charge Qrr vs. junction temperature #### **Applications Information** SiC FETs are enhancement-mode power switches formed by a high-voltage SiC depletion-mode JFET and a low-voltage silicon MOSFET connected in series. The silicon MOSFET serves as the control unit while the SiC JFET provides high voltage blocking in the off state. This combination of devices in a single package provides compatibility with standard gate drivers and offers superior performance in terms of low on-resistance $(R_{DS(on)})$ , output capacitance $(C_{oss})$ , gate charge $(Q_G)$ , and reverse recovery charge $(Q_{rr})$ leading to low conduction and switching losses. The SiC FETs also provide excellent reverse conduction capability eliminating the need for an external anti-parallel diode. Like other high performance power switches, proper PCB layout design to minimize circuit parasitics is strongly recommended due to the high dv/dt and di/dt rates. An external gate resistor is recommended when the FET is working in the diode mode in order to achieve the optimum reverse recovery performance. For more information on SiC FET operation, see www.unitedsic.com. A snubber circuit with a small $R_{(G)}$ , or gate resistor, provides better EMI suppression with higher efficiency compared to using a high $R_{(G)}$ value. There is no extra gate delay time when using the snubber circuitry, and a small $R_{(G)}$ will better control both the turn-off $V_{(DS)}$ peak spike and ringing duration, while a high $R_{(G)}$ will damp the peak spike but result in a longer delay time. In addition, the total switching loss when using a snubber circuit is less than using high $R_{(G)}$ , while greatly reducing $E_{(OFF)}$ from mid-to-full load range with only a small increase in $E_{(ON)}$ . Efficiency will therefore improve with higher load current. For more information on how a snubber circuit will improve overall system performance, visit the UnitedSiC website at www.unitedsic.com ### Important notice The information contained herein is believed to be reliable; however, Qorvo makes no warranties regarding the information contained herein and assumes no responsibility or liability whatsoever for the use of the information contained herein. All information contained herein is subject to change without notice. Customers should obtain and verify the latest relevant information before placing orders for Qorvo products. The information contained herein or any use of such information does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other intellectual property rights, whether with regard to such information itself or anything described by such information. THIS INFORMATION DOES NOT CONSTITUTE A WARRANTY WITH RESPECT TO THE PRODUCTS DESCRIBED HEREIN, AND QORVO HEREBY DISCLAIMS ANY AND ALL WARRANTIES WITH RESPECT TO SUCH PRODUCTS WHETHER EXPRESS OR IMPLIED BY LAW, COURSE OF DEALING, COURSE OF PERFORMANCE, USAGE OF TRADE OR OTHERWISE, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Without limiting the generality of the foregoing, Qorvo products are not warranted or authorized for use as critical components in medical, life-saving, or life-sustaining applications, or other applications where a failure would reasonably be expected to cause severe personal injury or death.