# 3.3 V ECL +2, +4, +8 Clock Generation Chip ## MC100LVEL34 #### Description The MC100LVEL34 is a low skew $\div\,2,\,\div\,4,\,\div\,8$ clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single–ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. The common enable $(\overline{\text{EN}})$ is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input. Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as multiple LVEL34s in a system. #### **Features** - 50 ps Typical Output-to-Output Skew - Synchronous Enable/Disable - Master Reset for Synchronization - 1.5 GHz Toggle Frequency - The 100 Series Contains Temperature Compensation. - PECL Mode Operating Range: $V_{CC} = 3.0 \text{ V}$ to 3.8 V with $V_{EE} = 0 \text{ V}$ • NECL Mode Operating Range: $V_{CC} = 0 \text{ V}$ with $V_{EE} = -3.0 \text{ V}$ to -3.8 V - Open Input Default State - LVDS Input Compatible - These Devices are Pb-Free, Halogen Free and are RoHS Compliant #### ON Semiconductor® www.onsemi.com #### MARKING DIAGRAMS\* SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F A = Assembly Location L, WL = Wafer Lot Y = Year W, WW = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet. <sup>\*</sup>For additional marking information, refer to Application Note <u>AND8002/D</u>. Warning: All $V_{CC}$ and $V_{EE}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. 16-Lead Pinout (Top View) and Logic Diagram **Table 1. PIN DESCRIPTION** | PIN | FUNCTION | | | | |-------------------|--------------------------|--|--|--| | CLK*, CLK** | ECL Diff Clock Inputs | | | | | EN* | ECL Sync Enable | | | | | MR* | ECL Master Reset | | | | | Q0, <del>Q0</del> | ECL Diff ÷2 Outputs | | | | | Q1, <del>Q1</del> | ECL Diff ÷4 Outputs | | | | | Q2, <u>Q2</u> | ECL Diff ÷8 Outputs | | | | | V <sub>BB</sub> | Reference Voltage Output | | | | | V <sub>CC</sub> | Positive Supply | | | | | V <sub>EE</sub> | Negative Supply | | | | | NC | No Connect | | | | <sup>\*</sup> Pins will default LOW when left open. **Table 2. FUNCTION TABLE** | CLK | EN | MR | FUNCTION | |-----|----|-------|------------------------| | Z | L | I I I | Divide | | ZZ | H | | Hold Q <sub>0-3</sub> | | X | X | | Reset Q <sub>0-3</sub> | Z = Low-to-High Transition ZZ = High-to-Low Transition #### **Table 3. ATTRIBUTES** | Characteristics | Value | |--------------------------------------------------------------------|-----------------------------| | Internal Input Pulldown Resistor | 75 kΩ | | Internal Input Pullup Resistor | 37.5 kΩ | | ESD Protection Human Body Model Machine Model Charged Device Model | > 2 kV<br>> 200 V<br>> 2 kV | | Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1) | Pb-Free Pkg | | SOIC-16<br>TSSOP-16 | Level 1<br>Level 1 | | Flammability Rating Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | Transistor Count | 210 Devices | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | <u>.</u> | <sup>1.</sup> For additional information, see Application Note AND8003/D. <sup>\*\*\*</sup>Pins will default to $V_{CC}/2$ when left open. **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|----------------------------------------------------|------------------------------------------------|--------------------------------------------|-------------|--------------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 6 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -6 | V | | V <sub>I</sub> | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_{I} \leq V_{CC}$<br>$V_{I} \geq V_{EE}$ | 6<br>-6 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | θЈА | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-16<br>SOIC-16 | 100<br>60 | °C/W<br>°C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | SOIC-16 | 33 to 36 | °C/W | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | TSSOP-16<br>TSSOP-16 | 138<br>108 | °C/W | | θJC | Thermal Resistance (Junction-to-Case) | Standard Board | TSSOP-16 | 33 to 36 | °C/W | | T <sub>sol</sub> | Wave Solder | | | 265 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Table 5. 100LVEL DC CHARACTERISTICS, PECL ( $V_{CC} = 3.3 \text{ V}$ , $V_{EE} = 0 \text{ V}$ (Note 2)) | | | -40°C | | 25°C | | | 85°C | | | | | |--------------------|-------------------------------------------------------------------------------|-------------|------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 40 | 50 | 60 | 40 | 50 | 60 | 42 | 52 | 62 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 3) | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 3) | 1305 | 1570 | 1725 | 1305 | 1570 | 1725 | 1305 | 1570 | 1725 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2075 | | 2420 | 2075 | | 2420 | 2075 | | 2420 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 1305 | | 1675 | 1305 | | 1675 | 1305 | | 1675 | mV | | $V_{BB}$ | Output Voltage Reference | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note 4) | 1.2 | | 3.3 | 1.2 | | 3.3 | 1.2 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current D D | 0.5<br>–150 | | | 0.5<br>–150 | | | 0.5<br>–150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.925 V to -0.5 V. All loading with 50 Ω to V<sub>CC</sub> 2.0 V. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 6. 100LVEL DC CHARACTERISTICS, NECL (V<sub>CC</sub> = 0 V, V<sub>EE</sub> = -3.8 V to -3.0 V (Note 5)) | | | | -40°C | | | 25°C | | | | | | |--------------------|----------------------------------------------------------------------------------|-------------------|-------|-------|-----------------|-------|-------|-----------------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 23 | 30 | 40 | 23 | 30 | 40 | 23 | 30 | 40 | mA | | I <sub>EE</sub> | Power Supply Current | 40 | 50 | 60 | 40 | 50 | 60 | 42 | 52 | 62 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 6) | -1145 | -1020 | -895 | -1145 | -1020 | -895 | -1145 | -1020 | -895 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 6) | -1995 | -1700 | -1575 | -1995 | -1700 | -1575 | -1995 | -1700 | -1575 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1225 | | -880 | -1225 | | -880 | -1225 | | -880 | mV | | $V_{IL}$ | Input LOW Voltage (Single-Ended) | -1995 | | -1625 | -1995 | | -1625 | -1995 | | -1625 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 7) | V <sub>EE</sub> · | + 1.2 | 0.0 | V <sub>EE</sub> | + 1.2 | 0.0 | V <sub>EE</sub> | + 1.2 | 0.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current D D | 0.5<br>-150 | | | 0.5<br>–150 | | | 0.5<br>–150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 5. Input and output parameters vary 1:1 with V<sub>CC</sub>. - 6. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V. - V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 7. AC CHARACTERISTICS V<sub>CC</sub> = 0 V; V<sub>EE</sub> = -3.0 V to -5.5 V or V<sub>CC</sub> = 3.0 V to 5.5 V; V<sub>EE</sub> = 0 V (Note 8) | | | | -40°C 25°C | | 85°C | | | | | | | |--------------------------------------|-------------------------------------------------------------|------------|------------|--------------|------------|------------|--------------|------------|------------|--------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Toggle Frequency (Figure 4) | 1.5 | | | 1.5 | | | 1.5 | | | GHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to Output<br>CLK to Q0, Q1, Q2<br>MR to Q | 550<br>500 | 650<br>600 | 1000<br>1000 | 600<br>550 | 700<br>650 | 1000<br>1000 | 650<br>600 | 750<br>700 | 1000<br>1000 | ps | | t <sub>JITTER</sub> | Cycle-to-Cycle Jitter (Figure 4) | | < 1 | | | < 1 | | | < 1 | | ps | | t <sub>S</sub> | Setup Time EN | 150 | 50 | | 150 | 50 | | 150 | 50 | | ps | | t <sub>H</sub> | Hold Time EN | 200 | 100 | | 200 | 100 | | 200 | 100 | | ps | | t <sub>RR</sub> | Set/Reset Recovery | 300 | 200 | | 300 | 200 | | 300 | 200 | | ps | | V <sub>PP</sub> | Input Swing (Note 9) | 150 | | 1000 | 150 | | 1000 | 150 | | 1000 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q (20% – 80%) | 120 | 170 | 400 | 140 | 180 | 400 | 160 | 200 | 400 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>8.</sup> Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to VCC – 2.0 V. <sup>9.</sup> VPP(min) is minimum input swing for which AC parameters guaranteed. The device has a DC gain of ≈40. There are two distinct functional relationships between the Master Reset and Clock: CASE 1: If the MR is Deasserted (H-L), while the Clock is Still High, the Outputs will Follow the Second Ensuing Clock Rising Edge CASE 2: If the MR is Deasserted (H-L), after the Clock has Transitioned Low, the Outputs will Follow the Third Ensuing Clock Rising Edge Figure 2. Timing Diagrams The $\overline{EN}$ signal will "freeze" the internal divider flip-flops on the first falling edge of CLK after its assertion. The internal divider flip-flops will maintain their state during the freeze. When $\overline{EN}$ is deasserted (LOW), and after the next falling edge of CLK, then the internal divider flip-flops will "unfreeze" and continue to their next state count with proper phase relationships. Figure 3. Reset Recovery Time Figure 4. F<sub>max</sub>/Jitter Figure 5. Typical Termination for Output Driver and Device Evaluation (See Application Note $\underline{\text{AND8020/D}}$ – Termination of ECL Logic Devices.) #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|-----------------------|-----------------------| | MC100LVEL34DR2G | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | | MC100LVEL34DTG | TSSOP-16<br>(Pb-Free) | 96 Units / Rail | | MC100LVEL34DTR2G | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices # **MECHANICAL CASE OUTLINE** **DATE 29 DEC 2006** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - PHOI HUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | METERS | INC | HES | |-----|--------|---------|-------|-------| | DIM | MIN | MIN MAX | | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | | 2.<br>3. | COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | CATHODE ANODE NO CONNECTION CATHODE CATHODE NO CONNECTION ANODE CATHODE CATHODE ANODE NO CONNECTION CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | COLLECTOR, DYE #1 BASE, #1 EMITTER, #1 COLLECTOR, #1 COLLECTOR, #2 BASE, #2 EMITTER, #2 COLLECTOR, #2 COLLECTOR, #2 COLLECTOR, #3 | STYLE 4: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. | COLLECTOR, #1<br>COLLECTOR, #2<br>COLLECTOR, #3<br>COLLECTOR, #3<br>COLLECTOR, #4<br>COLLECTOR, #4<br>BASE, #4<br>EMITTER, #4<br>BASE, #3 | | | |--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------| | 14. | COLLECTOR | | NO CONNECTION | 14. | | 14. | | SOLDERING | FOOTPRINT | | 15. | EMITTER | | ANODE | 15. | | 15. | | 8) | ( | | 16. | COLLECTOR | 16. | CATHODE | 16. | COLLECTOR, #4 | 16. | EMITTER, #1 | 6.4 | | | STYLE 5:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8. | DRAIN, DYE #1 DRAIN, #1 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #4 DRAIN, #4 GATE, #4 | STYLE 6:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | CATHODE | STYLE 7:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | SOURCE N-CH COMMON DRAIN (OUTPU' GATE P-CH COMMON DRAIN (OUTPU' COMMON DRAIN (OUTPU' COMMON DRAIN (OUTPU' SOURCE P-CH SOURCE P-CH | T)<br>T)<br>T) | 1<br>0. | 6X 1 1 1 1 1 1 1 1 1 1 | 16 | | 10. | SOURCE, #4 | 10. | ANODE | 10. | COMMON DRAIN (OUTPUT | T) | | | | | 11. | GATE, #3 | 11. | | 11. | COMMON DRAIN (OUTPUT | | | | | | 12. | SOURCE, #3 | 12. | ANODE | 12. | COMMON DRAIN (OUTPUT | | | | 1.07 | | 13. | GATE, #2 | 13. | ANODE | 13. | GATE N-CH | | | | | | 14. | SOURCE, #2 | 14. | | 14. | COMMON DRAIN (OUTPUT | | | | ↓ PITCH | | 15. | GATE, #1 | 15. | ANODE | 15. | COMMON DRAIN (OUTPUT | T) | | | <del>+</del> | | 16. | SOURCE, #1 | 16. | ANODE | 16. | SOURCE N-CH | | | 8 | 9 + - + + + + + + + + + + + + + + + + + | | DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" | ' ' | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-16 | | PAGE 1 OF 1 | ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ☐ 0.10 (0.004) D -T- SEATING PLANE TSSOP-16 CASE 948F-01 ISSUE B **DATE 19 OCT 2006** #### NOTES - JIES: DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD EL ROLL OF GATE BURDS SUAL NO. - MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. - DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. - DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | C | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 | BSC | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | 7 | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | | 0.252 | | | М | ٥° | QΟ | ٥° | gο | G #### **GENERIC MARKING DIAGRAM\*** XXXX = Specific Device Code Α = Assembly Location = Wafer Lot L Υ = Year W = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | TSSOP-16 | | PAGE 1 OF 1 | **DETAIL E** ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative