# Self-Contained Audio Preamplifier ## SSM2019 #### **FEATURES** Excellent Noise Performance: 1.0 nV/√Hz or 1.5 dB Noise Figure Ultra-low THD: < 0.01% @ G = 100 Over the **Full Audio Band** Wide Bandwidth: 1 MHz @ G = 100 High Slew Rate: 16 V/ $\mu$ s @ G = 10 10 V rms Full-Scale Input, $G = 1, V_S = \pm 18 V$ **Unity Gain Stable** True Differential Inputs Subaudio 1/f Noise Corner 8-Lead PDIP or 16-Lead SOIC Only One External Component Required **Very Low Cost** Extended Temperature Range: -40°C to +85°C APPLICATIONS Audio Mix Consoles Intercom/Paging Systems 2-Way Radio Sonar Digital Audio Systems #### **GENERAL DESCRIPTION** The SSM2019 is a latest generation audio preamplifier, combining SSM preamplifier design expertise with advanced processing. The result is excellent audio performance from a monolithic device, requiring only one external gain set resistor or potentiometer. The SSM2019 is further enhanced by its unity gain stability. Key specifications include ultra-low noise (1.5 dB noise figure) and THD (<0.01% at G = 100), complemented by wide bandwidth and high slew rate. Applications for this low cost device include microphone preamplifiers and bus summing amplifiers in professional and consumer audio equipment, sonar, and other applications requiring a low noise instrumentation amplifier with high gain capability. #### **FUNCTIONAL BLOCK DIAGRAM** PIN CONNECTIONS 8-Lead PDIP (N Suffix) 8-Lead Narrow Body SOIC (RN Suffix)\* #### 16-Lead Wide Body SOIC (RW Suffix) \*Consult factory for availability. #### REV.A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies. ## $\textbf{SSM2019} \textbf{—SPECIFICATIONS} \ \, \text{(V}_s = \pm 15 \text{ V and } -40^{\circ}\text{C} \leq T_A \leq +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical specifications apply at } T_A = 25^{\circ}\text{C}.)$ | Parameter | Symbol | Conditions | Min | Typ Max | Unit | |------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | DISTORTION PERFORMANCE | | $V_{O} = 7 \text{ V rms}$ $R_{L} = 2 \text{ k}\Omega$ | | | | | Total Harmonic Distortion Plus Noise | THD + N | f = 1 kHz, G = 1000<br>f = 1 kHz, G = 100<br>f = 1 kHz, G = 10<br>f = 1 kHz, G = 1<br>BW = 80 kHz | | 0.017<br>0.0085<br>0.0035<br>0.005 | %<br>%<br>%<br>% | | NOISE PERFORMANCE Input Referred Voltage Noise Density | e <sub>n</sub> | f = 1 kHz, G = 1000<br>f = 1 kHz, G = 100<br>f = 1 kHz, G = 10<br>f = 1 kHz, G = 1 | | 1.0<br>1.7<br>7<br>50 | $ \begin{array}{c} nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \end{array} $ | | Input Current Noise Density | 1 <sub>n</sub> | f = 1 kHz, G = 1000 | | 2 | pA/√ <del>Hz</del> | | DYNAMIC RESPONSE<br>Slew Rate | SR | $G = 10$ $R_{L} = 2 k\Omega$ $C_{L} = 100 pF$ | | 16 | V/µs | | Small Signal Bandwidth | BW <sub>−3 dB</sub> | G = 1000<br>G = 100<br>G = 10<br>G = 10<br>G = 1 | | 200<br>1000<br>1600<br>2000 | kHz<br>kHz<br>kHz<br>kHz | | INPUT | | | | | | | Input Offset Voltage Input Bias Current Input Offset Current Common-Mode Rejection | $egin{array}{c} V_{IOS} \ I_{B} \ Ios \ CMR \end{array}$ | $V_{CM} = 0 V$ $V_{CM} = 0 V$ $V_{CM} = \pm 12 V$ | | 0.05 0.25<br>3 10<br>±0.001 ±1.0 | mV<br>μA<br>μA | | , | | G = 1000<br>G = 100<br>G = 10<br>G = 1 | 110<br>90<br>70<br>50 | 130<br>113<br>94<br>74 | dB<br>dB<br>dB<br>dB | | Power Supply Rejection | PSR | $V_S = \pm 5 \text{ V to } \pm 18 \text{ V}$ $G = 1000$ $G = 100$ $G = 10$ $G = 1$ | 110<br>110<br>90<br>70 | 124<br>118<br>101<br>82 | dB<br>dB<br>dB | | Input Voltage Range<br>Input Resistance | IVR<br>R <sub>IN</sub> | Differential, $G = 1000$<br>G = 1<br>Common Mode, $G = 1000$<br>G = 1 | ±12 | 1<br>30<br>5.3<br>7.1 | V<br>ΜΩ<br>ΜΩ<br>ΜΩ<br>ΜΩ | | OUTPUT | | G = 1 | | 7.1 | 17122 | | Output Voltage Swing Output Offset Voltage Maximum Capacitive Load Drive | V <sub>o</sub><br>V <sub>oos</sub> | $R_L = 2 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$ | ±13.5 | ±13.9<br>4 30<br>5000 | V<br>mV<br>pF | | Short Circuit Current Limit Output Short Circuit Duration | $I_{SC}$ | Output-to-Ground Short | | ±50<br>Continuous | mA<br>sec | | GAIN<br>Gain Accuracy | $R_{G} = \frac{10 \ k\Omega}{G - 1}$ | $T_A = 25^{\circ}C$<br>$R_G = 10 \Omega$ , $G = 1000$<br>$R_G = 101 \Omega$ , $G = 100$<br>$R_G = 1.1 k\Omega$ , $G = 10$ | 0.5<br>0.5<br>0.5 | 0.1<br>0.2<br>0.2 | dB<br>dB<br>dB | | Maximum Gain | G | $R_G = \infty, G = 1$ | 0.1 | 0.2<br>70 | dB<br>dB | | REFERENCE INPUT Input Resistance Voltage Range Gain to Output | O . | | | 10<br>±12<br>1 | kΩ<br>V<br>V/V | | POWER SUPPLY Supply Voltage Range Supply Current | V <sub>S</sub><br>I <sub>SY</sub> | $V_{CM} = 0 \text{ V}, R_{L} = \infty$ $V_{CM} = 0 \text{ V}, V_{S} = \pm 18 \text{ V}, R_{L} = \infty$ | ±5 | $ \begin{array}{ccc} \pm 18 \\ \pm 4.6 & \pm 7.5 \\ \pm 4.7 & \pm 8.5 \end{array} $ | V<br>mA<br>mA | Specifications subject to change without notice. #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | Supply Voltage | |------------------------------------------------------| | Input Voltage Supply Voltage | | Output Short Circuit Duration 10 sec | | Storage Temperature Range65°C to +150°C | | Junction Temperature ( $T_I$ )65°C to +150°C | | Lead Temperature Range (Soldering, 60 sec) 300°C | | Operating Temperature Range40°C to +85°C | | Thermal Resistance <sup>2</sup> | | 8-Lead PDIP (N) $\theta_{JA} = 96^{\circ}\text{C/W}$ | | $\theta_{\rm JC} = 37^{\circ}$ C/W | | 16-Lead SOIC (RW) $\theta_{IA} = 92^{\circ}C/W$ | | $\theta_{\rm JC} = 27^{\circ}$ C/W | | • | #### NOTES #### CAUTION. ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the SSM2019 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ## **Typical Performance Characteristics** TPC 1. Typical THD + Noise vs. Gain TPC 2. Voltage Noise Density vs. Frequency REV. A -3- <sup>&</sup>lt;sup>1</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. $<sup>^2</sup>$ $\theta_{JA}$ is specified for worst-case mounting conditions, i.e., $\theta_{JA}$ is specified for device in socket for PDIP; $\theta_{JA}$ is specified for device soldered to printed circuit board for SOIC package. TPC 3. RTI Voltage Noise Density vs. Gain TPC 4. Output Impedance vs. Frequency TPC 5. Maximum Output Swing vs. Frequency TPC 6. Output Voltage vs. Load Resistance TPC 7. Input Voltage Range vs. Supply Voltage TPC 8. Output Voltage Range vs. Supply Voltage TPC 9. CMRR vs. Frequency TPC 10. Positive PSRR vs. Frequency TPC 11. Negative PSRR vs. Frequency -4- REV. A TPC 12. $V_{IOS}$ vs. Temperature TPC 13. $V_{IOS}$ vs. Supply Voltage TPC 14. V<sub>OOS</sub> vs. Temperature TPC 15. V<sub>OOS</sub> vs. Supply Voltage TPC 16. $I_B$ vs. Temperature TPC 17. I<sub>B</sub> vs. Supply Voltage TPC 18. Supply Current vs. Temperature TPC 19. Supply Current vs. Supply Voltage TPC 20. I<sub>SY</sub> vs. Supply Voltage REV. A -5- Figure 1. Basic Circuit Connections #### **GAIN** The SSM2019 only requires a single external resistor to set the voltage gain. The voltage gain, G, is: $$G = \frac{10 \, k\Omega}{R_G} + 1$$ and the external gain resistor, $R_G$ , is: $$R_G = \frac{10 \, k\Omega}{G - 1}$$ For convenience, Table I lists various values of $R_G$ for common gain levels. Table I. Values of R<sub>G</sub> for Various Gain Levels | $R_G(\Omega)$ | A <sub>V</sub> | dB | |---------------|----------------|----| | NC | 1 | 0 | | 4.7 k | 3.2 | 10 | | 1.1 k | 10 | 20 | | 330 | 31.3 | 30 | | 100 | 100 | 40 | | 32 | 314 | 50 | | 10 | 1000 | 60 | The voltage gain can range from 1 to 3500. A gain set resistor is not required for unity gain applications. Metal film or wire-wound resistors are recommended for best results. The total gain accuracy of the SSM2019 is determined by the tolerance of the external gain set resistor, $R_G$ , combined with the gain equation accuracy of the SSM2019. Total gain drift combines the mismatch of the external gain set resistor drift with that of the internal resistors (20 ppm/ $^{\circ}$ C typ). Bandwidth of the SSM2019 is relatively independent of gain, as shown in Figure 2. For a voltage gain of 1000, the SSM2019 has a small-signal bandwidth of 200 kHz. At unity gain, the bandwidth of the SSM2019 exceeds 4 MHz. Figure 2. Bandwidth for Various Values of Gain #### NOISE PERFORMANCE The SSM2019 is a very low noise audio preamplifier exhibiting a typical voltage noise density of only 1 nV/ $\sqrt{\text{Hz}}$ at 1 kHz. The exceptionally low noise characteristics of the SSM2019 are in part achieved by operating the input transistors at high collector currents since the voltage noise is inversely proportional to the square root of the collector current. Current noise, however, is directly proportional to the square root of the collector current. As a result, the outstanding voltage noise performance of the SSM2019 is obtained at the expense of current noise performance. At low preamplifier gains, the effect of the SSM2019 voltage and current noise is insignificant. The total noise of an audio preamplifier channel can be calculated by: $$E_n = \sqrt{e_n^2 + (i_n R_S)^2 + e_t^2}$$ where: $E_n$ = total input referred noise $e_n$ = amplifier voltage noise $i_n$ = amplifier current noise $R_S$ = source resistance $e_t$ = source resistance thermal noise For a microphone preamplifier, using a typical microphone impedance of 150 $\Omega$ , the total input referred noise is: $$E_n = \sqrt{(1\,nV\sqrt{Hz}\,)^2 + 2(pA\,/\!\sqrt{Hz}\,\times 150\,\Omega)^2 + (1.6\,nV/\!\sqrt{Hz}\,)^2} = 1.93\,nV/\!\sqrt{Hz}\,@\ 1\,kHz$$ where: $e_n = 1 \text{ nV/}\sqrt{\text{Hz}}$ @ 1 kHz, SSM2019 $e_n$ $i_n = 2 \text{ pA/}\sqrt{\text{Hz}}$ @ 1 kHz, SSM2019 $i_n$ $R_S = 150 \Omega$ , microphone source impedance $e_t = 1.6 \text{ nV/} \overline{\text{Hz}}$ @ 1 kHz, microphone thermal noise This total noise is extremely low and makes the SSM2019 virtually transparent to the user. -6- REV. A #### **INPUTS** The SSM2019 has protection diodes across the base emitter junctions of the input transistors. These prevent accidental avalanche breakdown, which could seriously degrade noise performance. Additional clamp diodes are also provided to prevent the inputs from being forced too far beyond the supplies. a. Single-Ended b. Pseudo-Differential c. True Differential Figure 3. Three Ways of Interfacing Transducers for High Noise Immunity Although the SSM2019 inputs are fully floating, care must be exercised to ensure that both inputs have a dc bias connection capable of maintaining them within the input common-mode range. The usual method of achieving this is to ground one side of the transducer as in Figure 3a. An alternative way is to float the transducer and use two resistors to set the bias point as in Figure 3b. The value of these resistors can be up to $10~\text{k}\Omega$ , but they should be kept as small as possible to limit common-mode pickup. Noise contribution by resistors is negligible since it is attenuated by the transducer's impedance. Balanced transducers give the best noise immunity and interface directly as in Figure 3c. For stability, it is required to put an RF bypass capacitor directly across the inputs, as shown in Figures 3 and 4. This capacitor should be placed as close as possible to the input terminals. Good RF practice should also be followed in layout and power supply bypassing, since the SSM2019 uses very high bandwidth devices. #### REFERENCE TERMINAL The output signal is specified with respect to the reference terminal, which is normally connected to analog ground. The reference may also be used for offset correction or level shifting. A reference source resistance will reduce the common-mode rejection by the ratio of 5 k $\Omega$ /R<sub>REF</sub>. If the reference source resistance is 1 $\Omega$ , then the CMR will be reduced to 74 dB (5 k $\Omega$ /1 $\Omega$ = 74 dB). #### **COMMON-MODE REJECTION** Ideally, a microphone preamplifier responds to only the difference between the two input signals and rejects common-mode voltages and noise. In practice, there is a small change in output voltage when both inputs experience the same common-mode voltage change; the ratio of these voltages is called the common-mode gain. Common-mode rejection (CMR) is the logarithm of the ratio of differential-mode gain to common-mode gain, expressed in dB. #### PHANTOM POWERING A typical phantom microphone powering circuit is shown in Figure 4. Z1 to Z4 provide transient overvoltage protection for the SSM2019 whenever microphones are plugged in or unplugged. Figure 4. SSM2019 in Phantom Powered Microphone Circuit REV. A -7- #### **BUS SUMMING AMPLIFIER** In addition to its use as a microphone preamplifier, the SSM2019 can be used as a very low noise summing amplifier. Such a circuit is particularly useful when many medium impedance outputs are summed together to produce a high effective noise gain. The principle of the summing amplifier is to ground the SSM2019 inputs. Under these conditions, Pins 1 and 8 are ac virtual grounds sitting about 0.55 V below ground. To remove the 0.55 V offset, the circuit of Figure 5 is recommended. A2 forms a "servo" amplifier feeding the SSM2019 inputs. This places Pins 1 and 8 at a true dc virtual ground. R4 in conjunction with C2 removes the voltage noise of A2, and in fact just about any operational amplifier will work well here since it is removed from the signal path. If the dc offset at Pins 1 and 8 is not too critical, then the servo loop can be replaced by the diode biasing scheme of Figure 5. If ac coupling is used throughout, then Pins 2 and 3 may be directly grounded. Figure 5. Bus Summing Amplifier -8- REV. A ## **OUTLINE DIMENSIONS** #### **COMPLIANT TO JEDEC STANDARDS MS-001** CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS. Figure 6. 8-Lead Plastic Dual In-Line Package [PDIP] Narrow Body (N-8) Dimensions shown in inches and (millimeters) COMPLIANT TO JEDEC STANDARDS MS-013-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 7. 16-Lead Standard Small Outline Package [SOIC\_W] Wide Body (RW-16) Dimensions shown in millimeters and (inches) REV. A -9- COMPLIANT TO JEDEC STANDARDS MS-012-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 8. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (RN-8) Dimensions shown in millimeters and (inches) #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|----------------------|----------------| | SSM2019BNZ | -40°C to +85°C | 8-Lead PDIP | N-8 | | SSM2019BRNZ | -40°C to +85°C | 8-Lead SOIC_N | R-8 | | SSM2019BRNZRL | -40°C to +85°C | 8-Lead SOIC_N, REEL | R-8 | | SSM2019BRWZ | -40°C to +85°C | 16-Lead SOIC_W | RW-16 | | SSM2019BRWZRL | -40°C to +85°C | 16-Lead SOIC_W, REEL | RW-16 | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part #### **REVISION HISTORY** 6/11—Rev. 0 to Rev. A 2/03—Revision 0: Initial Version