# Low-Voltage CMOS 16-Bit Transceiver # With 5 V-Tolerant Inputs and Outputs (3-State, Non-Inverting) The MC74LCX16245 is a high performance, non–inverting 16–bit transceiver operating from a 2.3 to 3.6 V supply. The device is byte controlled. Each byte has separate Output Enable inputs which can be tied together for full 16–bit operation. High impedance TTL compatible inputs significantly reduce current loading to input drivers while TTL compatible outputs offer improved switching noise performance. A $V_{\rm I}$ specification of 5.5 V allows MC74LCX16245 inputs to be safely driven from 5.0 V devices. The MC74LCX16245 is suitable for memory address driving and all TTL level bus oriented transceiver applications. The 4.5 ns maximum propagation delays support high performance applications. Current drive capability is 24 mA at both A and B ports. The Transmit/Receive ( $T/\overline{R}n$ ) inputs determine the direction of data flow through the bidirectional transceiver. Transmit (active–HIGH) enables data from A ports to B ports; Receive (active–LOW) enables data from B to A ports. The Output Enable inputs ( $\overline{OEn}$ ), when HIGH, disable both A and B ports by placing them in a HIGH Z condition. #### **Features** - Designed for 2.3 to 3.6 V V<sub>CC</sub> Operation - 4.5 ns Maximum t<sub>pd</sub> - 5.0 V Tolerant Interface Capability With 5.0 V TTL Logic - Supports Live Insertion and Withdrawal - $I_{OFF}$ Specification Guarantees High Impedance When $V_{CC} = 0$ V - LVTTL Compatible - LVCMOS Compatible - 24 mA Balanced Output Sink and Source Capability - Near Zero Static Supply Current in All Three Logic States (20 μA) Substantially Reduces System Power Requirements 1 - Latchup Performance Exceeds 500 mA - ESD Performance: - ♦ Human Body Model >2000 V - ♦ Machine Model >200 V - These Devices are Pb-Free and are RoHS Compliant # ON Semiconductor® http://onsemi.com TSSOP-48 DT SUFFIX CASE 1201 #### **MARKING DIAGRAM** LCX16245G AWLYYWW A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet. Figure 1. Pinout: 48-Lead (Top View) #### **Table 1. PIN NAMES** | Pins | Function | |----------------|----------------------------------| | <del>OEn</del> | Output Enable Inputs | | T/Rn | Transmit/Receive Inputs | | A0 – A15 | Side A Inputs or 3-State Outputs | | B0 – B15 | Side B Inputs or 3-State Outputs | Figure 2. Logic Diagram #### **TRUTH TABLE** | Inp | uts | | Inp | uts | | |-----|------|----------------------------|-----|------|------------------------------| | OE1 | T/R1 | Outputs | OE2 | T/R2 | Outputs | | L | L | Bus B0:7 Data to Bus A0:7 | L | L | Bus B8:15 Data to Bus A8:15 | | L | Н | Bus A0:7 Data to Bus B0:7 | L | Н | Bus A8:15 Data to Bus B8:15 | | Н | Х | High Z State on A0:7, B0:7 | Н | Х | High Z State on A8:15, B8:15 | H = High Voltage Level L = Low Voltage Level Z = High Impedance State X = High or Low Voltage Level and Transitions Are Acceptable; for I<sub>CC</sub> reasons, DO NOT FLOAT Inputs #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|-----------|-----------------------| | MC74LCX16245DTG | TSSOP-48* | 39 Units / Rail | | M74LCX16245DTR2G | TSSOP-48* | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **MAXIMUM RATINGS** | Symbol | Parameter | Condition | Value | Units | |------------------|----------------------------------|---------------------------------------|---------------------------------|-------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +7.0 | V | | VI | DC Input Voltage | | $-0.5 \le V_1 \le +7.0$ | V | | Vo | DC Output Voltage | Output in 3–State | $-0.5 \le V_0 \le +7.0$ | V | | | | Output in HIGH or LOW State. (Note 1) | $-0.5 \le V_O \le V_{CC} + 0.5$ | V | | I <sub>IK</sub> | DC Input Diode Current | V <sub>I</sub> < GND | -50 | mA | | I <sub>OK</sub> | DC Output Diode Current | V <sub>O</sub> < GND | -50 | mA | | | | V <sub>O</sub> > V <sub>CC</sub> | +50 | mA | | Io | DC Output Source/Sink Current | | ±50 | mA | | I <sub>CC</sub> | DC Supply Current Per Supply Pin | | ±100 | mA | | I <sub>GND</sub> | DC Ground Current Per Ground Pin | | ±100 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. ## **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Тур | Max | Units | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------|---------------------|-------| | V <sub>CC</sub> | Supply Voltage Operating Data Retention Only | 2.0<br>1.5 | 2.5, 3.3<br>2.5, 3.3 | 3.6<br>3.6 | V | | VI | Input Voltage | 0 | | 5.5 | V | | Vo | Output Voltage<br>(HIGH or LOW State)<br>(3-State) | 0 | | V <sub>CC</sub> 5.5 | V | | I <sub>OH</sub> | HIGH Level Output Current $V_{CC} = 3.0 \text{ V} - 3.6 \text{ V}$ $V_{CC} = 2.7 \text{ V} - 3.0 \text{ V}$ $V_{CC} = 2.3 \text{ V} - 2.7 \text{ V}$ | | | -24<br>-12<br>-8 | mA | | l <sub>OL</sub> | LOW Level Output Current $V_{CC} = 3.0 \text{ V} - 3.6 \text{ V}$ $V_{CC} = 2.7 \text{ V} - 3.0 \text{ V}$ $V_{CC} = 2.3 \text{ V} - 2.7 \text{ V}$ | | | +24<br>+12<br>+8 | mA | | T <sub>A</sub> | Operating Free–Air Temperature | -40 | | +85 | °C | | Δt/ΔV | Input Transition Rise or Fall Rate, $V_{IN}$ from 0.8 V to 2.0 V, $V_{CC}$ = 3.0 V | 0 | | 10 | ns/V | <sup>\*</sup>This package is inherently Pb-Free. <sup>1.</sup> Io absolute maximum rating must be observed. #### DC ELECTRICAL CHARACTERISTICS | | | | T <sub>A</sub> = −40°C | | | | |------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------|------|-------|--| | Symbol | Characteristic | Condition | Min | Max | Units | | | $V_{IH}$ | HIGH Level Input Voltage (Note 2) | $2.3 \text{ V} \le \text{V}_{CC} \le 2.7 \text{ V}$ | 1.7 | | V | | | | | 2.7 V ≤ V <sub>CC</sub> ≤ 3.6 V | 2.0 | | 1 | | | $V_{IL}$ | LOW Level Input Voltage (Note 2) | $2.3 \text{ V} \le \text{V}_{CC} \le 2.7 \text{ V}$ | | 0.7 | V | | | | | 2.7 V ≤ V <sub>CC</sub> ≤ 3.6 V | | 0.8 | | | | V <sub>OH</sub> | HIGH Level Output Voltage | $2.3 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; \text{ I}_{OL} = 100 \mu\text{A}$ | V <sub>CC</sub> - 0.2 | | V | | | | | V <sub>CC</sub> = 2.3 V; I <sub>OH</sub> = -8 mA | 1.8 | | | | | | | $V_{CC} = 2.7 \text{ V; } I_{OH} = -12 \text{ mA}$ | 2.2 | | | | | | | $V_{CC} = 3.0 \text{ V}; I_{OH} = -18 \text{ mA}$ | 2.4 | | | | | | | $V_{CC} = 3.0 \text{ V}; I_{OH} = -24 \text{ mA}$ | 2.2 | | | | | V <sub>OL</sub> | LOW Level Output Voltage | $2.3 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; \text{ I}_{OL} = 100 \mu\text{A}$ | | 0.2 | V | | | | | V <sub>CC</sub> = 2.3 V; I <sub>OL</sub> = 8 mA | | 0.6 | | | | | | V <sub>CC</sub> = 2.7 V; I <sub>OL</sub> = 12 mA | | 0.4 | | | | | | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 16 mA | | 0.4 | | | | | | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 24 mA | | 0.55 | | | | I <sub>OZ</sub> | 3-State Output Current | $V_{CC} = 3.6 \text{ V}, V_{IN} = V_{IH} \text{ or } V_{IL}, V_{OUT} = 0 \text{ to } 5.5 \text{ V}$ | | ±5 | μΑ | | | I <sub>OFF</sub> | Power Off Leakage Current | V <sub>CC</sub> = 0, V <sub>IN</sub> = 5.5 V or V <sub>OUT</sub> = 5.5 V | | 10 | μΑ | | | I <sub>IN</sub> | Input Leakage Current | V <sub>CC</sub> = 3.6 V, V <sub>IN</sub> = 5.5 V or GND | | ±5 | μΑ | | | I <sub>CC</sub> | Quiescent Supply Current | V <sub>CC</sub> = 3.6 V, V <sub>IN</sub> = 5.5 V or GND | | 10 | μΑ | | | $\Delta I_{CC}$ | Increase in I <sub>CC</sub> per Input | $2.3 \le V_{CC} \le 3.6 \text{ V}; V_{IH} = V_{CC} - 0.6 \text{ V}$ | | 500 | μА | | <sup>2.</sup> These values of $V_{\text{I}}$ are used to test DC electrical characteristics only. #### AC CHARACTERISTICS ( $t_R = t_F = 2.5 \text{ ns}; R_L = 500 \Omega$ ) | | | | | | T <sub>A</sub> = -40°0 | C to +85°C | | | | |----------------------------------------|---------------------------------------------|----------|------------|----------------------|------------------------|------------------|-------------------------------------------|--------------------|-------| | | | | | 3 V ± 0.3 V<br>50 pF | | : 2.7 V<br>50 pF | V <sub>CC</sub> = 2.5<br>C <sub>L</sub> = | V ± 0.2 V<br>30 pF | | | Symbol | Parameter | Waveform | Min | Max | Min | Max | Min | Max | Units | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Input to Output | 1 | 1.5<br>1.5 | 4.5<br>4.5 | 1.5<br>1.5 | 5.2<br>5.2 | 1.5<br>1.5 | 5.4<br>5.4 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time to<br>High and Low Level | 2 | 1.5<br>1.5 | 6.5<br>6.5 | 1.5<br>1.5 | 7.2<br>7.2 | 1.5<br>1.5 | 8.5<br>8.5 | ns | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time From High and Low Level | 2 | 1.5<br>1.5 | 6.4<br>6.4 | 1.5<br>1.5 | 6.9<br>6.9 | 1.5<br>1.5 | 7.7<br>7.7 | ns | | t <sub>OSHL</sub><br>t <sub>OSLH</sub> | Output-to-Output Skew (Note 3) | | | 1.0<br>1.0 | | | | | ns | Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter guaranteed by design. #### **DYNAMIC SWITCHING CHARACTERISTICS** | | | | T <sub>A</sub> = +25°C | | | | |------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------|-----|-------| | Symbol | Characteristic | Condition | Min | Тур | Max | Units | | V <sub>OLP</sub> | Dynamic LOW Peak Voltage<br>(Note 4) | $\begin{array}{c} V_{CC} = 3.3 \text{ V}, \ C_L = 50 \text{ pF}, \ V_{IH} = 3.3 \text{ V}, \ V_{IL} = 0 \text{ V} \\ V_{CC} = 2.5 \text{ V}, \ C_L = 30 \text{ pF}, \ V_{IH} = 2.5 \text{ V}, \ V_{IL} = 0 \text{ V} \end{array}$ | | 0.8<br>0.6 | | V | | V <sub>OLV</sub> | Dynamic LOW Valley Voltage<br>(Note 4) | $\begin{array}{c} V_{CC} = 3.3 \text{ V, } C_L = 50 \text{ pF, } V_{IH} = 3.3 \text{ V, } V_{IL} = 0 \text{ V} \\ V_{CC} = 2.5 \text{ V, } C_L = 30 \text{ pF, } V_{IH} = 2.5 \text{ V, } V_{IL} = 0 \text{ V} \end{array}$ | | -0.8<br>-0.6 | | V | <sup>4.</sup> Number of outputs defined as "n". Measured with "n-1" outputs switching from HIGH-to-LOW or LOW-to-HIGH. The remaining output is measured in the LOW state. #### **CAPACITIVE CHARACTERISTICS** | Symbol | Parameter | Condition | Typical | Units | |------------------|-------------------------------|--------------------------------------------------------------------------|---------|-------| | C <sub>IN</sub> | Input Capacitance | $V_{CC}$ = 3.3 V, $V_{I}$ = 0 V or $V_{CC}$ | 7 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | $V_{CC}$ = 3.3 V, $V_{I}$ = 0 V or $V_{CC}$ | 8 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | 10 MHz, V <sub>CC</sub> = 3.3 V, V <sub>I</sub> = 0 V or V <sub>CC</sub> | 20 | pF | # WAVEFORM 1 - PROPAGATION DELAYS $t_R$ = $t_F$ = 2.5 ns, 10% to 90%; f = 1 MHz; $t_W$ = 500 ns # WAVEFORM 2 - OUTPUT ENABLE AND DISABLE TIMES $t_R$ = $t_F$ = 2.5 ns, 10% to 90%; f = 1 MHz; $t_W$ = 500 ns Figure 3. AC Waveforms **Table 2. AC WAVEFORMS** | | V <sub>CC</sub> | | | | | |----------|-------------------------|-------------------------|--------------------------|--|--| | Symbol | 3.3 V $\pm$ 0.3 V | 2.7 V | 2.5 V ± 0.2 V | | | | Vmi | 1.5 V | 1.5 V | V <sub>CC</sub> / 2 | | | | Vmo | 1.5 V | 1.5 V | V <sub>CC</sub> / 2 | | | | $V_{HZ}$ | V <sub>OL</sub> + 0.3 V | V <sub>OL</sub> + 0.3 V | V <sub>OL</sub> + 0.15 V | | | | $V_{LZ}$ | V <sub>OH</sub> – 0.3 V | V <sub>OH</sub> – 0.3 V | V <sub>OH</sub> – 0.15 V | | | Figure 4. Test Circuit **Table 3. TEST CIRCUIT** | Test | Switch | |------------------------------------------------------------|------------------------------------------------------------------------------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | t <sub>PZL</sub> , t <sub>PLZ</sub> | 6 V at $V_{CC} = 3.3 \pm 0.3 \text{ V}$<br>6 V at $V_{CC} = 2.5 \pm 0.2 \text{ V}$ | | Open Collector/Drain t <sub>PLH</sub> and t <sub>PHL</sub> | 6 V | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | $C_L$ = 50 pF at $V_{CC}$ = 3.3 ± 0.3 V or equivalent (includes jig and probe capacitance) $C_L$ = 30 pF at $V_{CC}$ = 2.5 ± 0.2 V or equivalent (includes jig and probe capacitance) $R_L$ = $R_1$ = 500 $\Omega$ or equivalent $R_T$ = $Z_{OUT}$ of pulse generator (typically 50 $\Omega$ ) #### TSSOP-48 CASE 1201-01 ISSUE B **DATE 06 JUL 2010** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS - SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - DIMENSIONS A AND B ARE TO BE DETERMINED AT DATUM PLANE -W- | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 12.40 | 12.60 | 0.488 | 0.496 | | В | 6.00 | 6.20 | 0.236 | 0.244 | | С | | 1.10 | | 0.043 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.50 BSC | | 0.019 | 7 BSC | | Н | 0.37 | | 0.015 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.17 | 0.27 | 0.007 | 0.011 | | K1 | 0.17 | 0.23 | 0.007 | 0.009 | | L | 7.95 | 8.25 | 0.313 | 0.325 | | М | 0 ° | 8° | 0 ° | 8° | #### **RECOMMENDED SOLDERING FOOTPRINT** #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot WL ΥY = Year ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. | DOCUMENT NUMBER: | 98ASH70297A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | TSSOP-48 | | PAGE 1 OF 1 | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative