Data sheet: Advance Information Document Number: PF3001 Rev. 4.0, 8/2017 # Power management integrated circuit (PMIC) for i.MX 7 and i.MX 6 SoloLite/SoloX/UltraLite processors The PF3001 is a SMARTMOS power management integrated circuit (PMIC) designed specifically for always ON applications with the NXP i.MX 7 and i.MX 6 SoloLite/SoloX/UltraLite application processors. With up to three buck converters, six linear regulators, RTC supply, and coin-cell charger, the PF3001 can provide power for a complete system, including applications processors, memory, and system peripherals. #### Features: - Three adjustable high efficiency buck regulators: 2.75 A, 1.5 A, 1.25 A - · Selectable modes: PWM, PFM, APS - · Programmable output voltage, PWM switching frequency, current limit - Six adjustable general purpose linear regulators - Input voltage range: 2.8 V to 4.5 V or 3.7 V to 5.5 V - I<sup>2</sup>C control - Coin cell charger and always ON RTC supply - -40 °C to +125 °C Operating Junction Temperature ### PF3001 #### **POWER MANAGEMENT** EP SUFFIX 98ASA00719D 48 QFN 7.0 X 7.0 ES SUFFIX 98ASA00933D 48 QFN 7.0 X 7.0 #### Applications: - IPTV - Set top boxes - · POS terminals - Industrial control - Medical monitoring - Home automation/security/energy management Figure 1. PF3001 simplified application diagram <sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice. # **Table of Contents** | 1 | Orderable parts | | |----|----------------------------------------------------|-----| | 2 | General description | . 4 | | 3 | Internal Block Diagram | . 6 | | 4 | Pin connections | . 7 | | | 4.1 Pinout diagram | . 7 | | | 4.2 Pin definitions | . 8 | | 5 | General product characteristics | 10 | | | 5.1 Maximum ratings | 10 | | | 5.2 Thermal characteristics | 11 | | | 5.3 Current consumption | 12 | | | 5.4 Electrical characteristics | 13 | | 6 | Functional description and application information | 25 | | | 6.1 Introduction | 25 | | | 6.2 Power generation | 25 | | | 6.3 Functional description | 27 | | | 6.3.1 Control logic and interface signals | 27 | | | 6.3.2 Start-up | 28 | | | 6.3.4 16 MHz and 32 kHz clocks | 29 | | | 6.3.5 Optional front-end input LDO regulator | 30 | | | 6.3.6 Internal core voltages | | | | 6.3.7 Buck regulators | | | | 6.3.8 LDO regulators description | 36 | | | 6.3.9 VSNVS LDO/switch | 39 | | | 6.4 Power dissipation | 41 | | | 6.5 Modes of operation | 42 | | | 6.5.1 State diagram | .42 | | | 6.5.2 State machine flow summary | | | | 6.5.3 Performance characteristics curves | | | | 6.6 Control interface I2C block description | | | | 6.6.1 I2C device ID | | | | 6.6.2 I2C operation | | | | 6.6.3 Interrupt handling | | | | 6.6.4 Interrupt bit summary | | | | 6.6.5 Specific registers | | | | 6.6.6 Register map. | | | 7 | Typical applications | | | | 7.1 Application diagram | | | 8 | Bill of materials | | | | Thermal information | | | | 9.1 Rating data | | | | 9.2 Estimation of junction temperature | | | 10 | Packaging | | | | 10.1Packaging dimensions | | | 11 | Revision history | | | | | | # 1 Orderable parts The PF3001 is available with pre-programmed OTP memory configurations. The devices are identified using the program codes from Table 1. Details of the start-up programming for each device can be found in Table 32. Table 1. Orderable part variations | Part number | Temperature (T <sub>A</sub> ) | Package | Programming options | Notes | |----------------|--------------------------------------|---------------------------------------------------------|--------------------------|-------| | MC32PF3001A1EP | | | 1 (i.MX 7 with DDR3L) | | | MC32PF3001A2EP | | | 2 (i.MX 7 with LPDDR3) | | | MC32PF3001A3EP | -40 °C to 85 °C | | 3 (i.MX 6SX with DDR3L) | | | MC32PF3001A4EP | (For use in consumer | 98ASA00719D, 48 QFN 7.0 mm x<br>7.0 mm with exposed pad | 4 (i.MX 6SX with DDR3) | (1) | | MC32PF3001A5EP | applications) | | 5 (i.MX 6SL with LPDDR2) | | | MC32PF3001A6EP | | | 6 (i.MX 6UL with LPDDR2) | | | MC32PF3001A7EP | | | 7 (i.MX 6UL with DDR3L) | | | MC33PF3001A6ES | -40 °C to 105 °C | 98ASA00933D, 48 QFN 7.0 mm x | 6 (i.MX 6UL with LPDDR2) | | | MC33PF3001A7ES | (For use in automotive applications) | 7.0 mm WF-type (wettable flank) | 7 (i.MX 6UL with DDR3L) | (1) | | MC34PF3001A1EP | | | 1 (i.MX 7 with DDR3L) | | | MC34PF3001A2EP | | | 2 (i.MX 7 with LPDDR3) | | | MC34PF3001A3EP | -40 °C to 105 °C | | 3 (i.MX 6SX with DDR3L) | | | MC34PF3001A4EP | (For use in industrial | 98ASA00719D, 48 QFN 7.0 mm x<br>7.0 mm with exposed pad | 4 (i.MX 6SX with DDR3) | (1) | | MC34PF3001A5EP | applications) | | 5 (i.MX 6SL with LPDDR2) | | | MC34PF3001A6EP | | | 6 (i.MX 6UL with LPDDR2) | | | MC34PF3001A7EP | | | 7 (i.MX 6UL with DDR3L) | | #### Notes <sup>1.</sup> For Tape and Reel add an R2 suffix to the part number. # 2 General description The PF3001 is the power management integrated circuit (PMIC) designed primarily for use with NXP's i.MX series of multi-media application processors. It is also capable of providing full power solutions to i.MX 6SL, 6SX, 6UL, and i.MX7processors. ### 2.1 Features This section summarizes the PF3001 features. - Input voltage range to PMIC: 2.8 V to 4.5 V, or 3.7 V to 5.5 V (2) - · Buck regulators - SW1, 2.75 A; 0.7 V to 1.425 V, 1.8 V, 3.3 V - SW2, 1.25 A; 1.50 V to 1.85 V, or 2.50 V to 3.30 V - SW3, 1.5 A; 0.90 V to 1.65 V - · Dynamic voltage scaling - · Modes: PWM, PFM, APS - · Programmable output voltage - · Programmable current limit - · Programmable PWM switching frequency - LDOs - VCC\_SD, 1.8 V to 1.85 V, or 2.85 V to 3.30 V, 100 mA based on SD\_VSEL - V33, 2.85 V to 3.30 V, 350 mA - VLDO1, 1.8 V to 3.3 V, 100 mA - VLDO2, 0.80 V to 1.55 V, 250 mA - VLDO3, 1.8 V to 3.3 V, 100 mA - VLDO4, 1.8 V to 3.3 V, 350 mA - Always ON RTC regulator/switch VSNVS 3.0 V, 1.0 mA - · Battery backed memory including coin cell charger - I<sup>2</sup>C interface #### Notes 2. 2.8 V to 4.5 V when VIN is used at input. 3.7 V to 5.5 V when VPWR is used as input. PF3001 # 2.2 Functional block diagram Figure 2. PF3001 functional block diagram # 3 Internal Block Diagram Figure 3. PF3001 simplified internal block diagram PF3001 # 4 Pin connections # 4.1 Pinout diagram Figure 4. PF3001 pinout diagram # 4.2 Pin definitions Table 2. Pin definitions | Pin number | Pin name | Pin<br>function | Туре | Definition | |------------|----------------------|-----------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | INTB | 0 | Digital | Open drain interrupt signal to processor | | 2 | SD_VSEL | I/O | Digital | Input from i.MX processor to select VCC_SD regulator voltage • SD_VSEL=0, VCC_SD = 2.85 V to 3.3 V • SD_VSEL= 1, VCC_SD = 1.8 V to 1.85 V | | 3 | RESETBMCU | 0 | Digital | Open drain reset output to processor | | 4 | GND | I | GND | Ground reference. Connect to ground. | | 5 | ICTEST1 | I | Digital and<br>Analog | Reserved pin. Connect to GND in application | | 6 | SW1FB <sup>(3)</sup> | I | Analog | SW1 output voltage feedback pin. Route this trace separately from the high current path and terminate at the output capacitance or near the load, if possible for best regulation | | 7 | SW1IN (3) | - | Analog | Input to SW1 regulator. Bypass with at least a 4.7 $\mu F$ ceramic capacitor and a 0.1 $\mu F$ decoupling capacitor as close to the pin as possible | | 8 | SW1LX (3) | 0 | Analog | Switcher 1 switch node connection. Connect to SW1LX and connect to SW1 inductor | | 9 | SW1LX (3) | 0 | Analog | Switcher 1 switch node connection. Connect to SW1LX and connect to SW1 inductor | | 10 | SW1IN (3) | Ι | Analog | Input to SW1 regulator. Bypass with at least a 4.7 $\mu F$ ceramic capacitor and a 0.1 $\mu F$ decoupling capacitor as close to the pin as possible | | 11 | NC | ı | Reserved | Leave floating | | 12 | GNDREF1 | GND | GND | Ground reference for SW1. Connect to GND. Keep away from high current ground return paths | | 13 | VLDO1IN | Ι | Analog | VLDO1 input supply. Bypass with a 1.0 $\mu\text{F}$ decoupling capacitor as close to the pin as possible | | 14 | VLDO1 | 0 | Analog | VLDO1 regulator output. Bypass with a 2.2 μF ceramic output capacitor | | 15 | VLDO2 | 0 | Analog | VLDO2 regulator output. Bypass with a 4.7 μF ceramic output capacitor | | 16 | VLDO2IN | I | Analog | VLDO2 input supply. Bypass with a 1.0 $\mu\text{F}$ decoupling capacitor as close to the pin as possible | | 17 | SW2LX (3) | 0 | Analog | Switcher 2 switch node connection. Connect to SW2 inductor | | 18 | SW2IN (3) | I | Analog | Input to SW2 regulator. Bypass with at least a 4.7 $\mu F$ ceramic capacitor and a 0.1 $\mu F$ decoupling capacitor as close to the pin as possible | | 19 | SW2FB (3) | I | Analog | SW2 output voltage feedback pin. Route this trace separately from the high current path and terminate at the output capacitor or near the load, if possible for best regulation | | 20 | VLDO3 | 0 | Analog | VLDO3 regulator output. Bypass with a 2.2 μF ceramic output capacitor | | 21 | VLDO34IN | I | Analog | VLDO3 and VLDO4 input supply. Bypass with a 1.0 $\mu\text{F}$ decoupling capacitor as close to the pin as possible | | 22 | VLDO4 | 0 | Analog | VLDO4 regulator output. Bypass with a 2.2 μF ceramic output capacitor | | 23 | NC | - | Reserved | Leave floating | | 24 | GND | GND | GND | Ground reference. Connect to ground. Keep away from high current ground return paths | | 25 | NC | - | Reserved | Leave floating | | 26 | GNDREF2 | GND | GND | Reference ground for SW2 and SW3 regulators. Connect to GND. Keep away from high current ground return paths | | 27 | SW3FB (3) | - | Analog | SW3 output voltage feedback pin. Route this trace separately from the high current path and terminate at the output capacitor or near the load, if possible for best regulation | | 28 | SW3IN (3) | I | Analog | Input to SW3 regulator. Bypass with at least a 4.7 $\mu F$ ceramic capacitor and a 0.1 $\mu F$ decoupling capacitor as close to the pin as possible | #### PF3001 Table 2. Pin definitions (continued) | Pin number | Pin name | Pin<br>function | Туре | Definition | |------------|-----------|-----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29 | SW3LX (3) | 0 | Analog | Switcher 3 switch node connection. Connect the SW3 inductor | | 30 | LDOG | 0 | Analog | Connect to gate of front-end LDO external pass P-MOSFET. Leave floating if VPWR LDO is not used | | 31 | VPWR | I | Analog | Input to optional front-end VPWR LDO for systems with input voltage > 4.5 V | | 32 | V33 | 0 | Analog | V33 regulator output. Bypass with a 4.7 μF ceramic output capacitor | | 33 | VCC_SD | 0 | Analog | Output of VCC_SD regulator. Bypass with a 2.2 µF ceramic output capacitor. | | 34 | VSNVS | 0 | Analog | VSNVS regulator/switch output. Bypass with 0.47 μF capacitor to ground. | | 35 | NC | - | Reserved | Leave floating | | 36 | LICELL | I/O | Analog | Coin cell supply input/output. Bypass with 0.1 $\mu\text{F}$ capacitor. Connect to optional coin cell. | | 37 | NC | - | Reserved | Leave floating | | 38 | VIN2 | I | Analog | Input to VCC_SD, V33 regulators. Connect to VIN rail and bypass with 10 $\mu\text{F}$ capacitor | | 39 | ICTEST2 | I | Digital &<br>Analog | Reserved pin. Connect to GND in application | | 40 | GNDREF | GND | GND | Ground reference for IC core circuitry. Connect to ground. Keep away from high current ground return paths | | 41 | VCORE | 0 | Analog | Internal analog core supply. Bypass with 1.0 µF capacitor to ground | | 42 | VIN | ı | Analog | Main IC supply. Bypass with 1.0 $\mu$ F capacitor to ground. Connect to system input supply if voltage $\leq$ 4.5 V. Connect to drain of external PFET when VPWR LDO is used for systems with input voltage > 4.5 V | | 43 | VCOREDIG | 0 | Analog | Internal digital core supply. Bypass with 1.0 μF capacitor to ground | | 44 | VCOREREF | 0 | Analog | Main band gap reference. Bypass with 220 nF capacitor to ground | | 45 | SDA | I/O | Digital | I <sup>2</sup> C data line (open drain). Pull up to VDDIO with a 4.7 kΩ resistor | | 46 | SCL | I | Digital | I <sup>2</sup> C clock. Pull up to VDDIO with a 4.7 kΩ resistor | | 47 | VDDIO | I | Analog | Supply for $I^2C$ bus. Bypass with 0.1 $\mu F$ ceramic capacitor. Connect to 1.7 V to 3.6 V supply. Ensure VDDIO is always lesser than or equal to VIN | | 48 | PWRON | I | Digital | Power ON/OFF input from processor | | - | EP | GND | GND | Expose pad. Functions as ground return for buck and boost regulators. Tie this pad to the inner and external ground planes through vias to allow effective thermal dissipation | #### Notes 3. Unused switching regulators should be connected as follows: Pins SWxLX and SWxFB should be unconnected and Pin SWxIN should be connected to VIN with a 0.1 $\mu$ F bypass capacitor. # 5 General product characteristics # 5.1 Maximum ratings #### Table 3. Maximum voltage ratings All voltages are with respect to ground, unless otherwise noted. Exceeding these ratings may cause malfunction or permanent damage to the device. The detailed maximum voltage rating per pin can be found in the pin list section. | Symbol | Description | Value | Unit | Notes | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------|------|-------| | Electrical ratings | | 1 | | • | | VPWR, ICTEST1, ICTEST2, LDOG | - | -0.3 to 7.5 | V | (4) | | VIN, VIN2, VLDO1IN, SW1IN, SW2IN, SW3IN, SW1LX, SW2LX, SW3LX | - | -0.3 to 4.8 | V | | | INTB, SD_VSEL, RESETBMCU, SW1FB,<br>SW2FB, SW3FB, VLDO1, VLDO2IN, VLDO3,<br>VLDO34IN, VLDO4, V33, VCC_SD, VSNVS,<br>LICELL, VCORE, SDA, SCL, VDDIO, PWRON | _ | -0.3 to 3.6 | V | | | VLDO2 | VLDO2 linear regulator output | -0.3 to 2.5 | V | | | VCOREDIG | Digital core supply voltage output | -0.3 to 1.65 | V | | | VCOREREF | Bandgap reference voltage output | -0.3 to 1.5 | V | | | V <sub>ESD</sub> | ESD ratings Human body model Charge device model | ±2000<br>±500 | V | (5) | #### Notes - 4. 7.5 V Maximum DC voltage rated. - 5. ESD testing is performed in accordance with the Human body model (HBM) ( $C_{ZAP}$ = 100 pF, $R_{ZAP}$ = 1500 $\Omega$ ), and the Charge device model (CDM), Robotic ( $C_{ZAP}$ = 4.0 pF). PF3001 ### 5.2 Thermal characteristics Table 4. Thermal ratings | Symbol | Description (rating) | Min. | Max. | Unit | Notes | |-----------------------|----------------------------------------------------------------------------------------------|------------|-----------|------|------------------| | Thermal ratings | | | 1 | | <u> </u> | | T <sub>A</sub> | Ambient operating temperature range • Industrial version • Consumer version | -40<br>-40 | 105<br>85 | °C | | | $T_J$ | Operating junction temperature range | -40 | 125 | °C | (6) | | T <sub>ST</sub> | Storage temperature range | -65 | 150 | °C | | | T <sub>PPRT</sub> | Peak package reflow temperature | - | (8) | °C | (7) (8) | | QFN48 thermal re | esistance and package dissipation ratingS | • | • | • | • | | $R_{\thetaJA}$ | Junction to ambient, natural convection • Four layer board (2s2p) • Eight layer board (2s6p) | | 24<br>15 | °C/W | (9) (10)<br>(11) | | $R_{ heta JB}$ | Junction to Board | _ | 11 | °C/W | (12) | | $R_{\Theta JCBOTTOM}$ | Junction to case bottom | - | 1.4 | °C/W | (13) | | ΨJT | Junction to package top • Natural convection | - | 1.3 | °C/W | (14) | #### Notes - 6. Do not operate beyond 125 °C for extended periods of time. Operation above 150 °C may cause permanent damage to the IC. See thermal protection thresholds for thermal protection features. - Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause a malfunction or permanent damage to the device. - 8. NXP's package reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For peak package reflow temperature and moisture sensitivity levels (MSL), go to www.nxp.com, search by part number (remove prefixes/suffixes) and enter the core ID to view all orderable parts, and review parametrics. - 9. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 10. The Board uses the JEDEC specifications for thermal testing (and simulation) JESD51-7 and JESD51-5. - 11. Per JEDEC JESD51-6 with the board horizontal. - 12. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 13. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 14. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters (Ψ) are not available, the thermal characterization parameter is written as Psi-JT. PF3001 # 5.3 Current consumption The current consumption of the individual blocks is described in detail in the following table. #### Table 5. Current consumption summary $T_{A}\text{=}-40\text{ }^{\circ}\text{C to }105\text{ }^{\circ}\text{C}, \text{ $V_{PWR}$= 0 V (External pass FET is not populated)}, \text{ $V_{IN}$= 3.6 V, $V_{DDIO}$= 1.7 V to 3.6 V, $L_{ICELL}$= 1.8 V to 3.3 V, $V_{SNVS}$= 3.0 V, typical external component values, unless otherwise noted. Typical values are characterized at VIN = 3.6 V, $V_{PWR}$= 0 V, $V_{DDIO}$= 3.3 V, $L_{ICELL}$= 3.0 V, $V_{SNVS}$= 3.0 V and 25 °C, unless otherwise noted.}$ | Mode | PF3001 conditions | System conditions | Тур. | Max. | Unit | Notes | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|------|------|-----------| | Coin Cell | VSNVS from LICELL, All other blocks off, $V_{IN}$ = 0.0 V | No load on VSNVS | 4.0 | 7.0 | μА | (15) (16) | | Off | VSNVS from VIN or LICELL Wake-up from PWRON active 32 kHz RC on All other blocks off VIN ≥ UVDET | No load on VSNVS, PMIC able to wake-up | 16 | 25 | μА | (15) (16) | | ON | VSNVS from VIN SW1 in APS SW2 in APS SW3 in APS Trimmed 16 MHz RC enabled Trimmed reference active, VLDO1-4 enabled V33 enabled VCC_SD enabled | No load on any of the regulators. | 1.2 | | mA | | #### Notes PF3001 <sup>15.</sup> At 25 °C only. <sup>16.</sup> When $V_{IN}$ is below the UVDET threshold, in the range of 1.8 V $\leq$ $V_{IN}$ < 2.65 V, the quiescent current increases by 50 $\mu$ A, typically. # 5.4 Electrical characteristics #### Table 6. Electrical characteristics - front-end input LDO All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{PWR}$ = 5.0 V, $V_{IN}$ = 4.4 V, $I_{VIN}$ = 300 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{PWR}$ = 5.0 V, $V_{IN}$ = 4.4 V, $I_{VIN}$ = 300 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |--------------------------|-------------------------------------------------------------------------------------------------------------|------------|--------|------------|------|-------| | Front end input L | DO (VPWR LDO) | | | | l . | | | $V_{PWR}$ | Operating input voltage In regulation In dropout operation | 4.6<br>3.7 | _<br>_ | 5.5<br>4.6 | V | (17) | | V <sub>IN</sub> | On mode output voltage, 4.6 V < V <sub>PWR</sub> < 5.5 V <sub>OUT</sub> 0.0 mA < I <sub>VIN</sub> < 3000 mA | 4.3 | 4.4 | 4.55 | V | | | I <sub>VIN</sub> | Operating load current at VIN, 3.7 V < V <sub>PWR</sub> < 5.5 V | 0.0 | - | 3.0 | Α | | | I <sub>LDOGQ</sub> | ON mode quiescent current, No load, | - | 5.0 | 10 | mA | | | V <sub>IN</sub> | Low power mode output voltage, 4.6 V < V <sub>PWR</sub> < 5.5 V 0.0 mA < I <sub>VIN</sub> < 1.0 mA | 3.7 | | 4.5 | V | | | V <sub>PWROFFMODE</sub> | Off mode output voltage, (CL = 100 $\mu F)$ 4.6 V < V $_{PWR}$ < 5.5 V, 0.0 mA < I $_{VIN}$ < 35 $\mu A$ | 3.2 | | 4.8 | V | | | V <sub>PWRUV</sub> | VPWR undervoltage threshold (upon undervoltage condition the external pass FET is turned off) | 3.1 | _ | 3.7 | V | | | V <sub>PWROV</sub> | VPWR overvoltage threshold (upon overvoltage condition interrupt is asserted at INTB) | 5.5 | _ | 6.5 | V | | | I <sub>VINUVILIMIT</sub> | VPWR LDO current limit under VIN short-circuit (V <sub>IN</sub> < UVDET) | - | _ | 300 | mA | | | I <sub>VINLEAKAGE</sub> | Reverse leakage current from VIN to VPWR, No external pass FET, VPWR is grounded, device is in OFF state | - | _ | 1.0 | μА | | | I <sub>VPWROFF</sub> | VPWR LDO Off mode quiescent current | _ | _ | 75 | μΑ | (18) | #### Notes <sup>17.</sup> While the front end LDO can handle spikes up to 7.5 V at VPWR for as long as 200 μs, the circuit is not expected to be continuously operated when VPWR is above 5.5 V. <sup>18.</sup> This specification gives the leakage current in the VPWR LDO block. Total OFF mode current includes the quiescent current from the other blocks as specified in Table 5. #### Table 7. Static electrical characteristics - SW1 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = $V_{SW1IN}$ = 3.6 V, $V_{SW1}$ = 1.2 V, $I_{SW1}$ = 100 mA, typical external component values, $f_{SW1}$ = 2.0 MHz, unless otherwise noted. Typical values are characterized at $V_{IN}$ = $V_{SW1IN}$ = 3.6 V, $V_{SW1}$ = 1.2 V, $V_{SW1}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------|------|-------| | witch mode su | pply SW1 | L | · L | | | II. | | V <sub>SW1IN</sub> | Operating input voltage | 2.8 | - | 4.5 | V | (19) | | V <sub>SW1</sub> | Nominal output voltage | _ | Table 40 | _ | V | | | | Output voltage accuracy<br>• PWM, APS, 2.8 V < $V_{SW1IN}$ < 4.5 V, 0 < $I_{SW1}$ < 2.75 A 0.7 V $\leq V_{SW1} \leq$ 1.2 V | -25 | | 25 | mV | | | | • PFM, APS, 2.8 V < V <sub>SW1IN</sub> < 4.5 V, 0 < I <sub>SW1</sub> < 2.75A<br>1.225 V < V <sub>SW1</sub> < 1.425 V | -25 | | 25 | mV | | | V <sub>SW1ACC</sub> | • PFM, steady state, 2.8 V < V <sub>SW1IN</sub> < 4.5 V, 0 < I <sub>SW1</sub> < 150 mA<br>1.8 V ≤ V <sub>SW1</sub> ≤ 1.425 V | -45 | _ | 45 | mV | | | | • PWM, APS, 2.8 V < V <sub>SW1IN</sub> < 4.5 V, 0 < I <sub>SW1</sub> < 2.75A<br>1.8 V < V <sub>SW1</sub> < 3.3 V | -6.0 | | 6.0 | % | | | | • PFM, steady state, 2.8 V < $V_{SW1IN}$ < 4.5 V, 0 < $I_{SW1}$ < 150 mA 1.8 V $\leq$ $V_{SW1}$ $\leq$ 3.3 V | -6.0 | | 6.0 | % | | | I <sub>SW1</sub> | Rated output load current,<br>• $2.8 \text{ V} \le \text{V}_{\text{SW1IN}} \le 4.5 \text{ V}, 0.7 \text{ V} < \text{V}_{\text{SW1}} < 1.425 \text{ V}, 1.8 \text{ V}, 3.3 \text{ V}$ | _ | - | 2750 | mA | | | I <sub>SW1Q</sub> | Quiescent current • PFM mode | _ | 22 | _ | μA | | | .3WIQ | • APS mode | _ | 300 | _ | μ | | | | Current limiter peak current detection , current through inductor | | | | | | | I <sub>SW1LIM</sub> | • SW1ILM = 0 (default)<br>• SW1ILM = 1 | 3.5<br>2.6 | 5.5<br>4.0 | 7.5<br>5.4 | А | | | $\Delta V_{SW1}$ | Output ripple | - | 5.0 | _ | mV | | | R <sub>SW1DIS</sub> | Discharge resistance | _ | 600 | _ | Ω | | Notes #### Table 8. Dynamic electrical characteristics - SW1 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = $V_{SW1IN}$ = 3.6 V, $V_{SW1}$ = 1.2 V, $I_{SW1}$ = 100 mA, typical external component values, $f_{SW1}$ = 2.0 MHz, unless otherwise noted. Typical values are characterized at $V_{IN}$ = $V_{SW1IN}$ = 3.6 V, $V_{SW1}$ = 1.2 V, $I_{SW1}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | | | |---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|--|--| | Switch mode supply SW1 (single phase) | | | | | | | | | | V <sub>SW1OSH</sub> | Start-up Overshoot, $I_{SW1}=0$ mA, slew rate = 25 mV/4 $\mu$ s, $V_{IN}=V_{SW1IN}=4.5$ V, $V_{SW1}=1.425$ V | - | - | 66 | mV | | | | | t <sub>ONSW1</sub> | Turn-on time, enable to 90% of end value, $I_{SW1}$ = 0 mA, slew rate = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{SW1IN}$ = 4.5 V, $V_{SW1}$ = 1.425 V | - | - | 500 | μs | | | | PF3001 <sup>19.</sup> The maximum operating input voltage is 4.55 V when VPWR LDO is used #### Table 9. Static electrical characteristics - SW2 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = $V_{SW2IN}$ = 3.6 V, $V_{SW2}$ = 3.15 V, $I_{SW2}$ = 100 mA, typical external component values, $f_{SW2}$ = 2.0 MHz, unless otherwise noted. Typical values are characterized at $V_{IN}$ = $V_{SW2IN}$ = 3.6 V, $V_{SW2}$ = 3.15 V, $I_{SW2}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------|--------------------------|------|------------| | itch mode su | oply SW2 | | | | I . | | | V <sub>SW2IN</sub> | Operating Input Voltage | 2.8 | _ | 4.5 | V | (20), (21) | | V <sub>SW2</sub> | Nominal output voltage | - | Table 42 | - | V | | | V <sub>SW2ACC</sub> | $ \begin{array}{l} \text{Output voltage accuracy} \\ \bullet \text{ PWM, APS, } 2.8 \text{ V} \leq \text{V}_{\text{SW2IN}} \leq 4.5 \text{ V, } 0 \leq \text{I}_{\text{SW2}} \leq 1.25 \text{ A} \\ \bullet 1.50 \text{ V} \leq \text{V}_{\text{SW2}} \leq 1.85 \text{ V} \\ \bullet 2.5 \text{ V} \leq \text{V}_{\text{SW2}} \leq 3.3 \text{ V} \\ \bullet \text{PFM, } 2.8 \text{ V} \leq \text{V}_{\text{SW2IN}} \leq 4.5 \text{ V, } 0 \leq \text{I}_{\text{SW2}} \leq 50 \text{ mA} \\ \bullet 1.50 \text{ V} \leq \text{V}_{\text{SW2}} \leq 1.85 \text{ V} \\ \bullet 2.5 \text{ V} \leq \text{V}_{\text{SW2}} \leq 3.3 \text{ V} \end{array} $ | -3.0<br>-6.0<br>-6.0<br>-6.0 | | 3.0<br>6.0<br>6.0<br>6.0 | % | | | I <sub>SW2</sub> | Rated output load current,<br>2.8 V < V <sub>SW2IN</sub> < 4.5 V, 1.50 V < V <sub>SW2</sub> < 1.85 V, 2.5 V < V <sub>SW2</sub> < 3.3 V | _ | - | 1250 | mA | (22) | | I <sub>SW2Q</sub> | Quiescent current • PFM mode • APS mode (low output voltage settings, CTL_SW2_HL = 0) • APS mode (high output voltage settings, CTL_SW2_HL = 1) | -<br>-<br>- | 23<br>145<br>305 | -<br>-<br>- | μΑ | | | I <sub>SW2LIM</sub> | Current limiter peak current detection, current through inductor • SW2ILM = 0 (default) • SW2ILM = 1 | 1.625<br>1.235 | 2.5<br>1.9 | 3.375<br>2.565 | А | | | $\Delta V_{SW2}$ | Output ripple | - | 5.0 | _ | mV | | | R <sub>ONSW2P</sub> | SW2 P-MOSFET R <sub>DS(on)</sub> at V <sub>IN</sub> = V <sub>SW2IN</sub> = 3.3 V | _ | 215 | 245 | mΩ | | | R <sub>ONSW2N</sub> | SW2 N-MOSFET R <sub>DS(on)</sub> at V <sub>SW2IN</sub> = V <sub>SW2IN</sub> = 3.3 V | _ | 258 | 326 | mΩ | | | I <sub>SW2PQ</sub> | SW2 P-MOSFET leakage current, V <sub>IN</sub> = V <sub>SW2IN</sub> = 4.5 V | _ | _ | 10.5 | μA | | | I <sub>SW2NQ</sub> | SW2 N-MOSFET leakage current, V <sub>IN</sub> = V <sub>SW2IN</sub> = 4.5 V | _ | _ | 3.0 | μA | | | R <sub>SW2DIS</sub> | Discharge resistance during OFF mode | _ | 600 | _ | Ω | | #### Notes - 20. The maximum operating input voltage is 4.55 V when VPWR LDO is used. - 21. Minimum operating voltage is 2.8 V with a valid LICELL voltage (1.8 V to 3.3 V). Minimum operating voltage is 3.1 V when no voltage is applied at the LICELL pin. If operation down to 2.8 V is required for systems without a coin cell, connect the LICELL pin to any system voltage between 1.8 V and 3.3 V. This voltage can be an output from any PF3001 regulator, or external system supply. - 22. The higher output voltages available depend on the voltage drop in the conduction path as given by the following equation: $(V_{SW2IN} V_{SW2}) = I_{SW2}^*$ (DCR of Inductor +R<sub>ONSW2P</sub> + PCB trace resistance). #### Table 10. Dynamic electrical characteristics - SW2 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = $V_{SW2IN}$ = 3.6 V, $V_{SW2}$ = 3.15 V, ISW2 = 100 mA, typical external component values, $f_{SW2}$ = 2.0 MHz, unless otherwise noted. Typical values are characterized at $V_{IN}$ = $V_{SW2IN}$ = 3.6 V, $V_{SW2}$ = 3.15 V, $V_{SW2}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | | | |------------------------|---------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|--|--| | Switch Mode Supply SW2 | | | | | | | | | | V <sub>SW2OSH</sub> | Start-up overshoot, $I_{SW2}$ = 0.0 mA, slew rate = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{SW2IN}$ = 4.5 V | - | - | 66 | mV | | | | | t <sub>ONSW2</sub> | Turn-on time, enable to 90% of end value, $I_{SW2}$ = 0.0 mA, slew rate = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{SW2IN}$ = 4.5 V | _ | - | 500 | μs | | | | PF3001 #### Table 11. Static electrical characteristics - SW3 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = $V_{SW3IN}$ = 3.6 V, $V_{SW3}$ = 1.5 V, $I_{SW3}$ = 100 mA, typical external component values, $f_{SW3}$ = 2.0 MHz. Typical values are characterized at $V_{IN}$ = $V_{SW3IN}$ = 3.6 V, $V_{SW3}$ = 1.5 V, $I_{SW3}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|--------------|----------|-------| | tch mode su | pply SW3 | <u> </u> | | | <u> </u> | | | V <sub>SW3IN</sub> | Operating input voltage | 2.8 | - | 4.5 | V | (23) | | $V_{SW3}$ | Nominal output voltage | _ | Table 44 | - | V | | | V <sub>SW3ACC</sub> | Output voltage accuracy • PWM, APS, 2.8 V < V <sub>SW3IN</sub> < 4.5 V, 0 < I <sub>SW3</sub> < 1.5 A, 0.9 V < V <sub>SW3</sub> < 1.65 V | -3.0 | _ | 3.0 | % | | | | <ul> <li>PFM, steady state (2.8 V &lt; V<sub>SW3IN</sub> &lt; 4.5 V, 0 &lt; I<sub>SW3</sub> &lt; 50 mA),<br/>0.9 V &lt; V<sub>SW3</sub> &lt; 1.65 V</li> </ul> | -6.0 | _ | 6.0 | | | | I <sub>SW3</sub> | Rated output load current, 2.8 V < $V_{SW3IN}$ < 4.5 V, 0.9 V < $V_{SW3}$ < 1.65 V, PWM, APS mode | - | _ | 1500 | mA | (24) | | I <sub>SW3Q</sub> | Quiescent current • PFM mode • APS mode | | 50<br>150 | - | μΑ | | | I <sub>SW3LIM</sub> | Current limiter peak current detection, current through inductor • SW3ILIM = 0 (default) • SW3ILIM = 1 | 1.95<br>1.45 | 3.0<br>2.25 | 4.05<br>3.05 | А | | | $\Delta V_{SW3}$ | Output ripple | - | 5.0 | - | mV | | | R <sub>ONSW3P</sub> | SW3 P-MOSFET R <sub>DS(on)</sub> at V <sub>IN</sub> = V <sub>SW3IN</sub> = 3.3 V | _ | 205 | 235 | mΩ | | | R <sub>ONSW3N</sub> | SW3 N-MOSFET R <sub>DS(on)</sub> at V <sub>IN</sub> = V <sub>SW3IN</sub> = 3.3 V | _ | 250 | 315 | mΩ | | | I <sub>SW3PQ</sub> | SW3 P-MOSFET leakage current, V <sub>IN</sub> = V <sub>SW3IN</sub> = 4.5 V | _ | _ | 12 | μA | | | I <sub>SW3NQ</sub> | SW3 N-MOSFET leakage current, V <sub>IN</sub> = V <sub>SW3IN</sub> = 4.5 V | _ | _ | 4.0 | μA | | | R <sub>SW3DIS</sub> | Discharge resistance during off mode | _ | 600 | _ | Ω | | #### Notes - 23. The maximum operating input voltage is 4.55 V when VPWR LDO is used. - 24. The higher output voltages available depend on the voltage drop in the conduction path as given by the following equation: $(V_{SW3IN} V_{SW3}) = I_{SW3}^*$ (DCR of Inductor +R<sub>ONSW3P</sub> + PCB trace resistance). #### Table 12. Dynamic Electrical Characteristics - SW3 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = $V_{SW3IN}$ = 3.6 V, $V_{SW3}$ = 1.5 V, $I_{SW3}$ = 100 mA, typical external component values, $f_{SW3}$ = 2.0 MHz. Typical values are characterized at $V_{IN}$ = $V_{SW3IN}$ = 3.6 V, $V_{SW3}$ = 1.5 V, $I_{SW3}$ = 100 mA, and 25 °C, unless otherwise noted. | Symbo | Parameter | Min. | Тур. | Max. | Unit | Notes | |--------------------|-------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------| | V <sub>SW3OS</sub> | Start-up overshoot, $I_{SW3}$ = 0.0 mA, slew rate = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{SW3IN}$ = 4.5 V | - | _ | 66 | mV | | | t <sub>ONSW</sub> | Turn-on time, enable to 90% of end value, $I_{SW3}$ = 0 mA, slew rate = 25 mV/4 $\mu$ s, $V_{IN}$ = $V_{SW3IN}$ = 4.5 V | - | _ | 500 | μs | | #### PF3001 #### Table 13. Static electrical characteristics - VSNVS All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{SNVS}$ = 3.0 V, $I_{SNVS}$ = 5.0 $\mu$ A, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{SNVS}$ = 3.0 V, $I_{SNVS}$ = 5.0 $\mu$ A, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------|---------------------------------|-------------|-------| | VSNVS | , | | | | | .1 | | V <sub>IN</sub> | Operating input voltage • Valid coin cell range • Valid V <sub>IN</sub> | 1.8<br>2.25 | _<br>_ | 3.3<br>4.5 | V | (25) | | I <sub>SNVS</sub> | Operating load current, V <sub>INMIN</sub> < V <sub>IN</sub> < V <sub>INMAX</sub> | 1.0 | _ | 1000 | μΑ | | | $V_{SNVS}$ | $ \begin{array}{l} \text{Output voltage} \\ \bullet 5.0 \ \mu\text{A} < I_{SNVS} < 1000 \ \mu\text{A} \ (\text{OFF}), \ 3.20 \ \text{V} < \text{V}_{\text{IN}} < 4.5 \ \text{V} \\ \bullet 5.0 \ \mu\text{A} < I_{SNVS} < 1000 \ \mu\text{A} \ (\text{ON}), \ 3.20 \ \text{V} < \text{V}_{\text{IN}} < 4.5 \ \text{V} \\ \bullet 5.0 \ \mu\text{A} < I_{SNVS} < 1000 \ \mu\text{A} \ (\text{coin cell mode}), \ 2.84 \ \text{V} < \text{V}_{COIN} < 3.3 \ \text{V} \end{array} $ | -5.0<br>-5.0<br>V <sub>COIN</sub> -0.10 | 3.0<br>3.0<br>– | 7.0<br>5.0<br>V <sub>COIN</sub> | %<br>%<br>V | | | V <sub>SNVSDROP</sub> | Dropout voltage, 2.85 V < V <sub>IN</sub> < 2.9 V, 1.0 μA < I <sub>SNVS</sub> < 1000 μA | - | - | 110 | mV | | | I <sub>SNVSLIM</sub> | Current limit, V <sub>IN</sub> > V <sub>TH1</sub> | 1100 | - | 6750 | μА | | | VSNVS DC, switc | h | | | | | | | V <sub>LICELL</sub> | Operating input voltage, valid coin cell range | 1.8 | - | 3.3 | V | | | I <sub>SNVS</sub> | Operating load current | 1.0 | - | 1000 | μΑ | | | R <sub>DSONSNVS</sub> | Internal switch R <sub>DS(on)</sub> , V <sub>COIN</sub> = 2.6 V | - | - | 100 | Ω | | Notes #### Table 14. Dynamic electrical characteristics - VSNVS All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{SNVS}$ = 3.0 V, $I_{SNVS}$ = 5.0 $\mu$ A, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{SNVS}$ = 3.0 V, $I_{SNVS}$ = 5.0 $\mu$ A, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-----------| | VSNVS | | | | | | | | V <sub>SNVSTON</sub> | Turn-on time (load capacitor, 0.47 $\mu$ F), from V <sub>IN</sub> = V <sub>TH1</sub> to 90% of V <sub>SNVS</sub> , V <sub>COIN</sub> = 0.0 V, I <sub>SNVS</sub> = 5.0 $\mu$ A | _ | - | 24 | ms | (26),(27) | | V <sub>SNVSOSH</sub> | Start-up overshoot, I <sub>SNVS</sub> = 5.0 μA | - | 40 | 70 | mV | | | V <sub>SNVSLOTR</sub> | Transient load response, 3.2 < V <sub>IN</sub> $\leq$ 4.5 V, I <sub>SNVS</sub> = 100 to 1000 $\mu A$ | 2.8 | - | - | V | | | V <sub>TL1</sub> | V <sub>IN</sub> falling threshold (V <sub>IN</sub> powered to coin cell powered) | 2.45 | 2.70 | 3.05 | V | | | V <sub>TH1</sub> | V <sub>IN</sub> rising threshold (coin cell powered to V <sub>IN</sub> powered) | 2.50 | 2.75 | 3.10 | V | | | V <sub>HYST1</sub> | V <sub>IN</sub> threshold hysteresis for V <sub>TH1</sub> -V <sub>TL1</sub> | 5.0 | - | - | mV | | | V <sub>SNVSCROSS</sub> | Output voltage during crossover, V <sub>COIN</sub> > 2.9 V, switch to LDO: V <sub>IN</sub> > V <sub>TH1</sub> , I <sub>SNVS</sub> = 100 $\mu$ A, LDO to switch: V <sub>IN</sub> < V <sub>TL1</sub> , I <sub>SNVS</sub> = 100 $\mu$ A | 2.45 | _ | _ | V | | #### Notes - 26. The start-up of $V_{\mbox{\footnotesize SNVS}}$ is not monotonic. It first rises to 1.0 V and then settles to 3.0 V. - 27. From coin cell insertion to $V_{\mbox{SNVS}}$ = 1.0 V, the delay time is typically 400 ms. PF3001 <sup>25.</sup> The maximum operating input voltage is 4.55 V when VPWR LDO is used #### Table 15. Static electrical characteristics - VLDO1 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{LDO1IN}$ = 3.6 V, $V_{LDO1}$ = 3.3 V, $I_{LDO1}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDO1IN}$ = 3.6 V, $V_{LDO1}$ = 3.3 V, $I_{LDO1}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |----------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------|------------|------|------------| | VLDO1 linear reç | gulator | -L | | | l | 1 | | $V_{LDO1IN}$ | Operating input voltage<br>• 1.8 V $\leq$ V <sub>LDO1NOM</sub> $\leq$ 2.5 V<br>• 2.6 V $\leq$ V <sub>LDO1NOM</sub> $\leq$ 3.3 V | 2.8<br>V <sub>LDO1NOM</sub><br>+0.250 | - 1 | 4.5<br>4.5 | V | (28), (29) | | V <sub>LDO1NOM</sub> | Nominal output voltage | - | Table 47 | - | V | | | I <sub>LDO1</sub> | Operating load current | 0.0 | _ | 100 | mA | | | V <sub>LDO1TOL</sub> | Output voltage tolerance, $V_{LDO1INMIN}$ < $V_{LDO1IN}$ < 4.5 V, 0.0 mA < $I_{LDO1}$ < 100 mA, VLDO1 = 1.8 V to 3.3 V | -3.0 | - | 3.0 | % | | | I <sub>LDO1Q</sub> | Quiescent current, no load, change in I <sub>VIN,</sub> when VLDO1 enabled | - | 13 | - | μΑ | | | I <sub>LDO1LIM</sub> | Current limit, I <sub>LDO1</sub> when V <sub>LDO1</sub> is forced to V <sub>LDO1NOM</sub> /2 | 122 | 167 | 280 | mA | | #### Notes - 28. The maximum operating input voltage is 4.55 V when VPWR LDO is used. - 29. Minimum operating voltage is 2.8 V with a valid LICELL voltage (1.8 V to 3.3 V). Minimum operating voltage is 3.1 V when no voltage is applied at the LICELL pin. If operation down to 2.8 V is required for systems without a coin cell, connect the LICELL pin to any system voltage between 1.8 V and 3.3 V. This voltage can be an output from any PF3001 regulator, or external system supply. #### Table 16. Dynamic electrical characteristics - VLDO1 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{LDO1IN}$ = 3.6 V, $V_{LDO1}$ = 3.3 V, $I_{LDO1}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDO1IN}$ = 3.6 V, $V_{LDO1}$ = 3.3 V, $I_{LDO1}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------|----------------------|----------|-------|--| | VLDO1 linear reg | LDO1 linear regulator | | | | | | | | PSRR <sub>VLDO1</sub> | PSRR, I <sub>LDO1</sub> = 75 mA, 20 Hz to 20 kHz • VLDO1 = 1.8 V to 3.3 V, V <sub>LDO1IN</sub> = V <sub>LDO1INMIN</sub> + 100 mV • VLDO1 = 1.8 V to 3.3 V, V <sub>LDO1IN</sub> = V <sub>LDO1NOM</sub> + 1.0 V | 35<br>52 | 40<br>60 | _<br>_ | dB | | | | NOISE <sub>VLDO1</sub> | Output noise density, V <sub>LDO1IN</sub> = V <sub>LDO1INMIN</sub> , I <sub>LDO1</sub> = 75 mA • 100 Hz to <1.0 kHz • 1.0 kHz to <10 kHz • 10 kHz to 1.0 MHz | -<br>-<br>- | -114<br>-129<br>-135 | -102<br>-123<br>-130 | dBV/ √Hz | | | | t <sub>ONLDO1</sub> | Turn-on time, enable to 90% of end value, $V_{LDO1IN} = V_{LDO1INMIN}$ to 4.5 V, $I_{LDO1} = 0.0$ mA, all output voltage settings | 60 | _ | 500 | μs | | | | t <sub>OFFLDO1</sub> | Turn-off time, disable to 10% of initial value, $V_{LDO1IN} = V_{LDO1INMIN}$ , $I_{LDO1} = 0.0 \text{ mA}$ | - | _ | 10 | ms | | | | LDO1 <sub>OSHT</sub> | Start-up overshoot, $V_{LDO1IN} = V_{LDO1INMIN}$ to 4.5 V, $I_{LDO1} = 0.0$ mA | _ | 1.0 | 2.0 | % | | | PF3001 #### Table 17. Static electrical characteristics - VLDO2 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{LDO2IN}$ = 3.0 V, $V_{LDO2}$ = 1.55 V, $I_{LDO2}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDO2IN}$ = 3.0 V, $V_{LDO2}$ = 1.55 V, $I_{LDO2}$ = 10 mA and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |----------------------|-----------------------------------------------------------------------------------------------------------------|------|----------|------|------|-------| | VLDO2 linear regu | llator | | ı. | | | | | V <sub>LDO2IN</sub> | Operating input voltage | 1.75 | _ | 3.40 | V | | | V <sub>LDO2NOM</sub> | Nominal output voltage | _ | Table 47 | _ | V | | | I <sub>LDO2</sub> | Operating load current | 0.0 | _ | 250 | mA | | | V <sub>LDO2TOL</sub> | Output voltage tolerance, 1.75 V < $V_{LDOIN1}$ < 3.40 V, 0.0 mA < $I_{LDO2}$ < 250 mA, VLDO2 = 0.8 V to 1.55 V | -3.0 | _ | 3.0 | % | | | I <sub>LDO2Q</sub> | Quiescent current, no load, change in $\rm I_{VIN}$ and $\rm I_{VLDO2IN}$ , When $\rm V_{LDO2}$ enabled | _ | 16 | - | μΑ | | | I <sub>LDO2LIM</sub> | Current limit, $I_{LDO2}$ when $V_{LDO2}$ is forced to $V_{LDO2NOM}/2$ | 333 | 417 | 612 | mA | | #### Table 18. Dynamic electrical characteristics - VLDO2 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{LDO2IN}$ = 3.0 V, $V_{LDO2}$ = 1.55 V, $I_{LDO2}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDO2IN}$ = 3.0 V, $V_{LDO2}$ = 1.55 V, $I_{LDO2}$ = 10 mA and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|----------------------|---------|-------| | VLDO2 linear regu | ulator | | | <u> </u> | 1 | 1 | | PSRR <sub>VLDO2</sub> | PSRR, I <sub>LDO2</sub> = 187.5 mA, 20 Hz to 20 kHz • VLDO2 = 0.8 V to 1.55 V • VLDO2 = 1.1 V to 1.55 V | 50<br>37 | 60<br>45 | _<br>_ | dB | | | NOISE <sub>VLDO2</sub> | Output noise density, V <sub>LDO2IN</sub> = 1.75 V, I <sub>LDO2</sub> = 187.5 mA • 100 Hz to <1.0 kHz • 1.0 kHz to <10 kHz • 10 kHz to 1.0 MHz | 1 1 | -108<br>-118<br>-124 | -100<br>-108<br>-112 | dBV/√Hz | | | t <sub>ONLDO2</sub> | Turn-on time, enable to 90% of end value, $V_{LDO2IN}$ = 1.75 V to 3.4 V, $I_{LDO2}$ = 0.0 mA | 60 | - | 500 | μs | | | t <sub>OFFLDO2</sub> | Turn-off time, disable to 10% of initial value, $V_{LDO2IN}$ = 1.75 V, $I_{LDO2}$ = 0.0 mA | _ | _ | 10 | ms | | | LDO2 <sub>OSHT</sub> | Start-up overshoot, V <sub>LDO2IN</sub> = 1.75 V to 3.4 V, I <sub>LDO2</sub> = 0.0 mA | _ | 1.0 | 2.0 | % | | #### Table 19. Static electrical characteristics - VCC\_SD All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{CC\_SD}$ = 1.85 V, $I_{VCC\_SD}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 $\overline{V}$ , $V_{CC\_SD}$ = 1.85 $\overline{V}$ , $I_{VCC\_SD}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |------------------------|--------------------------------------------------------------------------------------------------------------------|------|----------|------|------|---------------------| | VCC_SD linear re | gulator | I | 1 | | I | 1 | | V <sub>IN</sub> | Operating input voltage | 2.8 | _ | 4.5 | V | (30), (31),<br>(32) | | V <sub>CC_SDNOM</sub> | Nominal output voltage | - | Table 50 | _ | V | | | I <sub>VCC_SD</sub> | Operating load current | 0.0 | _ | 100 | mA | | | V <sub>CC_SDTOL</sub> | Output voltage accuracy, 2.8 V < $V_{\rm IN}$ < 4.5 V, 0.0 mA < $I_{\rm VCC\_SD}$ < 100 mA, VCC_SD[1:0] = 00 to 11 | -3.0 | - | 3.0 | % | | | lvcc_sdq | Quiescent current, no load, change in $I_{VIN}$ and $I_{VIN2},$ when $V_{CC\_SD}$ enabled | - | 13 | - | μА | | | I <sub>VCC_SDLIM</sub> | Current limit, I <sub>VCC_SD</sub> when V <sub>CC_SD</sub> is forced to V <sub>CC_SDNOM</sub> /2 | 122 | 167 | 280 | mA | | #### Notes - 30. When the LDO output voltage is set above 2.6 V, the minimum allowed input voltage needs to be at least the output voltage plus 0.25 V. - 31. The maximum operating input voltage is 4.55 V when VPWR LDO is used. - 32. Minimum operating voltage is 2.8 V with a valid LICELL voltage (1.8 V to 3.3 V). Minimum operating voltage is 3.1 V when no voltage is applied at the LICELL pin. If operation down to 2.8 V is required for systems without a coin cell, connect the LICELL pin to any system voltage between 1.8 V and 3.3 V. This voltage can be an output from any PF3001 regulator, or external system supply. #### Table 20. Dynamic electrical characteristics - VCC\_SD All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{CC\_SD}$ = 1.85 V, $I_{VCC\_SD}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{CC\_SD}$ = 1.85 V, $I_{VCC\_SD}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------|----------------------|---------|-------| | VCC_SD linear reg | gulator | • | | | | | | PSRR <sub>VCC_SD</sub> | PSRR, I <sub>VCC_SD</sub> = 75 mA, 20 Hz to 20 kHz • VCC_SD[1:0] = 00 - 10, V <sub>IN</sub> = 2.8 V + 100 mV • VCC_SD[1:0] = 10 - 11, V <sub>IN</sub> = V <sub>CC_SDNOM</sub> + 1.0 V | 35<br>52 | 40<br>60 | -<br>- | dB | | | NOISE <sub>VCC_SD</sub> | Output noise density, V <sub>IN</sub> = 2.8V, I <sub>VCC_SD</sub> = 75 mA • 100 Hz to <1.0 kHz • 1.0 kHz to <10 kHz • 10 kHz to 1.0 MHz | -<br>-<br>- | -114<br>-129<br>-135 | -102<br>-123<br>-130 | dBV/√Hz | | | t <sub>ONVCC_SD</sub> | Turn-on time, enable to 90% of end value, $V_{IN}$ = 2.8 V to 4.5 V, $I_{VCC\_SD}$ = 0.0 mA | 60 | - | 500 | μs | | | toffvcc_sd | Turn-off time, disable to 10% of initial value, $V_{IN}$ = 2.8 V, $I_{VCC\_SD}$ = 0.0 mA | - | _ | 10 | ms | | | VCC_SD <sub>OSHT</sub> | Start-up overshoot, V <sub>IN</sub> = 2.8 V to 4.5 V, I <sub>VCC_SD</sub> = 0.0 mA | _ | 1.0 | 2.0 | % | | #### PF3001 #### Table 21. Static electrical characteristics - V33 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{33}$ = 3.3 V, $I_{V33}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{33}$ = 3.3 V, $I_{V33}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min | Тур | Max | Unit | Notes | |---------------------|-----------------------------------------------------------------------------------------------------------------------|------|----------|-----|------|---------------------| | V33 linear regula | tor | | | | | 1 | | V <sub>IN</sub> | Operating input voltage, 2.9 V ≤ V <sub>33NOM</sub> ≤ 3.6 V | 2.8 | - | 4.5 | V | (33), (34),<br>(35) | | V <sub>33NOM</sub> | Nominal output voltage | _ | Table 49 | - | V | | | I <sub>V33</sub> | Operating load current | 0.0 | _ | 350 | mA | | | V <sub>33TOL</sub> | Output voltage tolerance, 2.8 V < $\rm V_{IN}$ < 4.5 V, 0.0 mA < $\rm I_{V33}$ < 350 mA, $\rm V_{33}[1:0]$ = 00 to 11 | -3.0 | - | 3.0 | % | | | I <sub>V33Q</sub> | Quiescent current, no load, change in I <sub>VIN</sub> , when V <sub>33</sub> enabled | _ | 13 | - | μΑ | | | I <sub>V33LIM</sub> | Current limit, I <sub>V33</sub> when V <sub>33</sub> is forced to V <sub>33NOM</sub> /2 | 435 | 584.5 | 950 | mA | | #### Notes - 33. When the LDO Output voltage is set above 2.6 V the minimum allowed input voltage need to be at least the output voltage plus 0.25 V for proper regulation due to the dropout voltage generated through the internal LDO transistor. - 34. The maximum operating input voltage is 4.55 V when VPWR LDO is used. - 35. Minimum operating voltage is 2.8 V with a valid LICELL voltage (1.8 V to 3.3 V). Minimum operating voltage is 3.1 V when no voltage is applied at the LICELL pin. If operation down to 2.8 V is required for systems without a coin cell, connect the LICELL pin to any system voltage between 1.8 V and 3.3 V. This voltage can be an output from any PF3001 regulator, or external system supply. #### Table 22. Dynamic electrical characteristics - V33 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{33}$ = 3.3 V, $I_{V33}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{33}$ = 3.3 V, $I_{V33}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------|----------------------|---------|-------| | V33 linear regula | itor | | | I | ı | | | PSRR <sub>V33</sub> | PSRR, $I_{V33}$ = 262.5 mA, 20 Hz to 20 kHz, $V_{33}$ [1:0] = 00 - 11, $V_{IN}$ = $V_{33NOM}$ + 1.0 V | 52 | 60 | _ | dB | (36) | | NOISE <sub>V33</sub> | Output noise density, V <sub>IN</sub> = 2.8 V, I <sub>V33</sub> = 262.5 mA • 100 Hz to <1.0 kHz • 1.0 kHz to <10 kHz • 10 kHz to 1.0 MHz | -<br>-<br>- | -114<br>-129<br>-135 | -102<br>-123<br>-130 | dBV/√Hz | | | t <sub>ONV33</sub> | Turn-on time, enable to 90% of end value, $V_{\rm IN}$ = 2.8 V, to 4.5 V, $I_{\rm V33}$ = 0.0 mA | 60 | _ | 500 | μs | | | t <sub>OFFV33</sub> | Turn-off time, disable to 10% of initial value, $V_{IN}$ = 2.8 V, $I_{V33}$ = 0.0 mA | - | _ | 10 | ms | | | V <sub>33OSHT</sub> | Start-up overshoot, V <sub>IN</sub> = 2.8 V to 4.5 V, I <sub>V33</sub> = 0.0 mA | _ | 1.0 | 2.0 | % | | #### Notes 36. When the LDO Output voltage is set above 2.6 V the minimum allowed input voltage need to be at least the output voltage plus 0.25 V for proper regulation due to the dropout voltage generated through the internal LDO transistor. PF3001 #### Table 23. Static electrical characteristics - VLDO3 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{LDO34IN}$ = 3.6 V, $V_{LDO3}$ = 3.3 V, $I_{LDO3}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDO34IN}$ = 3.6 V, $V_{LDO34IN}$ = 3.6 V, $V_{LDO3}$ = 3.3 V, $I_{LDO3}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | | Тур. | Max. | Unit | Notes | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------|------------|----------|-------| | VLDO3 linear regu | ılator | | | | | | | V <sub>LDO34IN</sub> | Operating input voltage<br>• $1.8 \text{ V} \le \text{V}_{\text{LDO3NOM}} \le 2.5 \text{ V}$<br>• $2.6 \text{ V} \le \text{V}_{\text{LDO3NOM}} \le 3.3 \text{ V}$ | 2.8<br>V <sub>LDO3NOM</sub><br>+0.250 | | 3.6<br>3.6 | <b>V</b> | (37) | | V <sub>LDO3NOM</sub> | Nominal output voltage | _ | Table 48 | _ | V | | | I <sub>LDO3</sub> | Operating load current | 0.0 | _ | 100 | mA | | | V <sub>LDO3TOL</sub> | Output voltage tolerance, $V_{LDO34INMIN} < V_{LDO34IN} < 4.5 V$ , 0.0 mA < $I_{LDO3} < 100$ mA, $VLDO3 = 1.8 V$ to 3.3 V | -3.0 | _ | 3.0 | % | | | I <sub>LDO3Q</sub> | Quiescent current, no load, change in $\rm I_{VIN}$ and $\rm I_{VLDO34IN}$ , When $\rm V_{LDO3}$ enabled | _ | 13 | - | μΑ | | | I <sub>LDO3LIM</sub> | Current limit, I <sub>LDO3</sub> when V <sub>LDO3</sub> is forced to V <sub>LDO3NOM</sub> /2 | 122 | 167 | 280 | mA | | Notes #### Table 24. Dynamic electrical characteristics – VLDO3 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{LDO34IN}$ = 3.6 V, $V_{LDO3}$ = 3.3 V, $I_{LDO3}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDO34IN}$ = 3.6 V, $V_{LDO3}$ = 3.3 V, $I_{LDO3}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | | Тур. | Max. | Unit | Notes | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------|----------------------|---------|-------| | VLDO3 linear regu | lator | | | | | | | PSRR <sub>VLDO3</sub> | PSRR, I <sub>LDO3</sub> = 75 mA, 20 Hz to 20 kHz • VLDO3 = 1.8 V to 3.3 V, V <sub>LDO34IN</sub> = V <sub>LDO34INMIN</sub> + 100 mV • VLDO3 = 1.8 V to 3.3 V, V <sub>LDO34IN</sub> = V <sub>LDO3NOM</sub> + 1.0 V | 35<br>52 | 40<br>60 | -<br>- | dB | | | NOISE <sub>VLDO3</sub> | Output noise density, V <sub>LDO34IN</sub> = V <sub>LDO34INMIN</sub> , I <sub>LDO3</sub> = 75 mA • 100 Hz to <1.0 kHz • 1.0 kHz to <10 kHz • 10 kHz to 1.0 MHz | -<br>-<br>- | -114<br>-129<br>-135 | -102<br>-123<br>-130 | dBV/√Hz | | | t <sub>ONLDO3</sub> | Turn-on time, enable to 90% of end value, $V_{LDO34IN} = V_{LDO34INMIN}$ to 4.5 V, $I_{LDO3} = 0.0$ mA | 60 | - | 500 | μs | | | t <sub>OFFLDO3</sub> | Turn-off time, disable to 10% of initial value, $V_{LDO34IN} = V_{LDO34INMIN}$ , $I_{LDO3} = 0.0 \text{ mA}$ | - | - | 10 | ms | | | LDO3 <sub>OSHT</sub> | Start-up overshoot, $V_{LDO34IN} = V_{LDO34IN2MIN}$ to 4.5 V, $I_{LDO3} = 0.0$ mA | _ | 1.0 | 2.0 | % | | PF3001 <sup>37.</sup> Beyond VLDO34IN rating, the ESD protection can be sensitive to voltage transients. #### Table 25. Static electrical characteristics - VLDO4 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{LDO34IN}$ = 3.6 V, $V_{LDO4}$ = 3.3 V, $I_{LDO4}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDO34IN}$ = 3.6 V, $V_{LDO34IN}$ = 3.6 V, $V_{LDO4}$ = 3.3 V, $I_{LDO4}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | | Тур. | Max. | Unit | Notes | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------|------------|------|-------| | VLDO4 linear reg | ulator | | | | | | | V <sub>LDO34IN</sub> | Operating input voltage<br>• $1.8 \text{ V} \le \text{V}_{\text{LDO4NOM}} \le 2.5 \text{ V}$<br>• $2.6 \text{ V} \le \text{V}_{\text{LDO4NOM}} \le 3.3 \text{ V}$ | 2.8<br>V <sub>LDO4NOM</sub><br>+0.250 | - | 3.6<br>3.6 | V | (38) | | V <sub>LDO4NOM</sub> | Nominal output voltage | _ | Table 48 | _ | V | | | I <sub>LDO4</sub> | Operating load current | 0.0 | _ | 350 | mA | | | V <sub>LDO4TOL</sub> | Output voltage tolerance, $V_{LDO34INMIN} < V_{LDO34IN} < 4.5 V$ , 0.0 mA < $I_{LDO3} < 100$ mA, $VLDO4 = 1.9 V$ to 3.3 V | -3.0 | - | 3.0 | % | | | I <sub>LDO4Q</sub> | Quiescent current, no load, change in $\rm I_{VIN}$ and $\rm I_{VLDO34IN}$ , When $\rm V_{LDO4}$ enabled | _ | 13 | - | μΑ | | | I <sub>LDO4LIM</sub> | Current limit, I <sub>LDO4</sub> when V <sub>LDO4</sub> is forced to V <sub>LDO4NOM</sub> /2 | 435 | 584.5 | 950 | mA | | | PSRR <sub>VLDO4</sub> | PSRR, I <sub>LDO4</sub> = 262.5 mA, 20 Hz to 20 kHz • VLDO4 = 1.9 V to 3.3 V, V <sub>LDO34IN</sub> = V <sub>LDO34INMIN</sub> + 100 mV • VLDO4 = 1.9 V to 3.3 V, V <sub>LDO34IN</sub> = V <sub>LDO4NOM</sub> + 1.0 V | 35<br>52 | 40<br>60 | -<br>- | dB | | Notes #### Table 26. Dynamic electrical characteristics - VLDO4 All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 3.6 V, $V_{LDO34IN}$ = 3.6 V, $V_{LDO4}$ = 3.3 V, $I_{LDO4}$ = 10 mA, typical external component values, unless otherwise noted. Typical values are characterized at $V_{IN}$ = 3.6 V, $V_{LDO34IN}$ = 3.6 V, $V_{LDO4}$ = 3.3 V, $I_{LDO4}$ = 10 mA, and 25 °C, unless otherwise noted. | Symbol | Parameter | | Тур. | Max. | Unit | Notes | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------|----------------------|---------|-------| | VLDO4 linear regu | ılator | | | | | | | NOISE <sub>VLDO4</sub> | Output noise density, V <sub>LDO34IN2</sub> = V <sub>LDO34INMIN</sub> , I <sub>LDO4</sub> = 262.5 mA • 100 Hz to <1.0 kHz • 1.0 kHz to <10 kHz • 10 kHz to 1.0 MHz | -<br>-<br>- | -114<br>-129<br>-135 | -102<br>-123<br>-130 | dBV/√Hz | | | t <sub>ONLDO4</sub> | Turn-on time, enable to 90% of end value, $V_{LDO34IN} = V_{LDO34INMIN}$ , 4.5 V, $I_{LDO4} = 0.0$ mA | 60 | - | 500 | μs | | | t <sub>OFFLDO4</sub> | Turn-off time, disable to 10% of initial value, $V_{LDO34IN} = V_{LDO34INMIN}$ , $I_{LDO4} = 0.0 \text{ mA}$ | _ | - | 10 | ms | | | LDO4 <sub>OSHT</sub> | Start-up overshoot, $V_{LDO34IN} = V_{LDO34INMIN}$ , 4.5 V, $I_{LDO4} = 0.0$ mA | - | 1.0 | 2.0 | % | | #### Table 27. Static electrical characteristics - Coin Cell All parameters are specified at $T_A = -40$ °C to 105 °C, $V_{IN} = 3.6$ V, typical external component values, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |----------------------|--------------------------------------------------------------------------------------------------|--------|----------|--------|------|-------| | Coin cell | | | | | | | | V <sub>COINACC</sub> | Charge voltage accuracy | -100 | _ | -100 | mV | | | I <sub>COINACC</sub> | Charge current accuracy | -30 | - | 30 | % | | | I <sub>COIN</sub> | Coin cell charge current • I <sub>COINHI</sub> (in On mode) • I <sub>COINLO</sub> (in On mode) | -<br>- | 60<br>10 | -<br>- | μА | | PF3001 <sup>38.</sup> Beyond VLDO34IN rating, the ESD protection can be sensitive to voltage transients. #### Table 28. Static electrical characteristics - Digital I/O All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{DDIO}$ = 1.7 V to 3.6 V, $V_{PWR}$ = 0 V (external FET not populated), and typical external component values and full load current range, unless otherwise noted. | Pin Name | Parameter | Load condition | Min. | Max. | Unit | Notes | |-----------|-----------------------------------------------------------------------|---------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------|------|-------| | PWRON | ·V <sub>L</sub><br>·V <sub>H</sub> | _<br>_ | 0.0<br>0.8 * V <sub>SNVS</sub> | 0.2 * V <sub>SNVS</sub><br>3.6 | ٧ | | | RESETBMCU | • V <sub>OL</sub><br>• V <sub>OH</sub> | -2.0 mA<br>Open Drain | 0.0<br>0.7 * V <sub>DDIO</sub> | 0.4 * V <sub>DDIO</sub><br>V <sub>DDIO</sub> | V | | | SCL | • V <sub>L</sub><br>• V <sub>H</sub> | _<br>_ | 0.0<br>0.8 * V <sub>DDIO</sub> | 0.2 * V <sub>DDIO</sub><br>3.6 | V | | | SDA | • V <sub>L</sub> • V <sub>H</sub> • V <sub>OL</sub> • V <sub>OH</sub> | –<br>–<br>-2.0 mA<br>Open Drain | 0.0<br>0.8 * V <sub>DDIO</sub><br>0.0<br>0.7 * V <sub>DDIO</sub> | 0.2 * V <sub>DDIO</sub><br>3.6<br>0.4 * V <sub>DDIO</sub><br>V <sub>DDIO</sub> | V | | | INTB | • V <sub>OL</sub><br>• V <sub>OH</sub> | -2.0 mA<br>Open Drain | 0.0<br>0.7 * V <sub>DDIO</sub> | 0.4 * V <sub>DDIO</sub><br>V <sub>DDIO</sub> | V | | | SD_VSEL | • V <sub>L</sub><br>• V <sub>H</sub> | -<br>- | 0.0<br>0.8 * V <sub>DDIO</sub> | 0.2 * V <sub>DDIO</sub><br>3.6 | V | | #### Table 29. Static electrical characteristics - Internal Supplies All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 2.8 V to 4.5 V, LICELL = 1.8 V to 3.3 V, and typical external component values. Typical values are characterized at $V_{IN}$ = 3.6 V, LICELL = 3.0 V, and 25 °C, unless otherwise noted. | Symbol | Parameter | | Тур. | Max. | Unit | Notes | |--------------------------|------------------------------------------------------------------|--------|--------------|--------|------|-------| | VCOREDIG (digita | l core supply) | I | l . | I | I | I | | V <sub>COREDIG</sub> | Output voltage ON mode Coin cell mode and OFF mode | _<br>_ | 1.5<br>1.3 | _<br>_ | V | (39) | | VCORE (analog co | ore supply) | | • | | • | | | V <sub>CORE</sub> | Output voltage ON mode and charging Coin cell mode and OFF mode | _<br>_ | 2.775<br>0.0 | _<br>_ | ٧ | (39) | | VCOREREF (band | gap regulator reference) | | • | | • | | | V <sub>COREREF</sub> | Output voltage at 25 °C | _ | 1.2 | - | V | (39) | | V <sub>COREREFACC</sub> | Absolute trim accuracy | _ | 0.5 | _ | % | | | V <sub>COREREFTACC</sub> | Temperature drift | _ | 0.25 | _ | % | | #### Notes #### Table 30. Static electrical characteristics - UVDET threshold All parameters are specified at $T_A$ = -40 °C to 105 °C, $V_{IN}$ = 2.8 V to 4.5 V, LICELL = 1.8 V to 3.3 V, and typical external component values. Typical values are characterized at $V_{IN}$ = 3.6 V, LICELL = 3.0 V, and 25 °C, unless otherwise noted. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |------------------------------|--------------------|----------|--------|----------|------|-------| | V <sub>IN</sub> UVDET thresh | old | | | | | | | V <sub>UVDET</sub> | • Rising • Falling | -<br>2.5 | -<br>- | 3.1<br>- | V | | #### PF3001 <sup>39.</sup> $3.1 \text{ V} < V_{IN} < 4.5 \text{ V}$ , no external loading on VCOREDIG, VCORE, or VCOREREF. # 6 Functional description and application information ### 6.1 Introduction The PF3001 is a highly integrated, low quiescent current power management IC featuring three buck regulators and seven LDO regulators. The PF3001 provides all the necessary rails to power a complete system including the application processor, memory, and peripherals. The PF3001 operates from an input voltage of up to 5.5 V. Output voltage, start-up sequence, and other functions are set in integrated one-time-programmable (OTP) memory. # 6.2 Power generation The buck regulators in the PF3001 provide supply to the processor cores and to other voltage domains, such as I/O and memory. Dynamic voltage scaling is provided to allow controlled supply rail adjustments for the processor cores and other circuitry. The linear regulators in the PF3001 can be used as general purpose regulators to power peripherals and lower power processor rails. The VCC\_SD LDO regulator supports the dual voltage requirement by high speed SD card readers. Depending on the system power path configuration, the LDO regulators can be directly supplied from the main input supply or from the switching regulators to power peripherals, such as audio, camera, Bluetooth, and Wireless LAN, etc. The VSNVS block behaves as an LDO, or as a bypass switch to supply the SNVS/SRTC circuitry on the i.MX processors; $V_{SNVS}$ may be powered from $V_{IN}$ , or from a coin cell. To accommodate applications powered by main supplies of voltages higher than 4.5 V and up to 5.5 V, the PF3001 incorporates a front-end LDO regulator using an external pass FET to keep the maximum regulator input voltage of the regulators at 4.5 V. Applications with an input voltage lower than 4.5 V can directly power the regulators without using the front-end LDO. Table 31 shows a summary of the voltage regulators in the PF3001. Table 31. PF3001 power tree | Supply | Output voltage (V) | Programming step size (mV) | Maximum load current (mA) | |--------|-----------------------------|----------------------------|---------------------------| | SW1 | 0.7 to 1.425<br>1.8 and 3.3 | 25<br>(N/A) | 2750 | | SW2 | 1.5 to 1.85<br>2.5 to 3.3 | 50<br>variable | 1250 | | SW3 | 0.9 to 1.65 | 50 | 1500 | | VLDO1 | 1.8 to 3.3 | 50 | 100 | | VLDO2 | 0.8 to 1.55 | 50 | 250 | | VCC_SD | 2.85 to 3.3<br>1.8 to 1.85 | 150<br>50 | 100 | | V33 | 2.85 to 3.3 | 150 | 350 | | VLDO3 | 1.8 to 3.3 | 100 | 100 | | VLDO4 | 1.8 to 3.3 | 100 | 350 | | VSNVS | 3.0 | NA | 1.0 | Figure 5. PF3001 typical power map Figure 5 shows a simplified power map with various recommended options to supply the different block within the PF3001, as well as the typical application voltage domain on the i.MX Series processors. Note that each application power tree is dependent upon the system's voltage and current requirements, therefore a proper input voltage should be selected for the regulators. PF3001 # 6.3 Functional description # 6.3.1 Control logic and interface signals The PF3001 is fully programmable via the I<sup>2</sup>C interface. Additional communication is provided by direct logic interfacing including INTB, RESETBMCU, PWRON, and SD VSEL. Refer to Table 28 for logic levels for these pins. #### 6.3.1.1 PWRON PWRON is an input signal to the IC which generates a turn-on event. A turn-on event brings the PF3001 out of OFF mode and into the ON mode. Refer to Modes of operation for the various modes (states) of operation of the IC. If the PWRON signal is high and $V_{IN} > U_{VDET}$ , the PMIC turns on; the interrupt and sense bits, PWRONI and PWRONS respectively, are set. #### 6.3.1.2 RESETBMCU RESETBMCU is an open-drain, active low output. It is de-asserted 2.0 ms after the last regulator in the start-up sequence is enabled. This signal can be used to bring the processor out of reset (POR), or as an indicator which all supplies have been enabled; it is only asserted during a turn-off event. The RESETBMCU signal is internal timer based and does not monitor the regulators. #### 6.3.1.3 INTB **NXP Semiconductors** INTB is an open drain, active low output. It is asserted when any fault occurs, provided the fault interrupt is unmasked. INTB is de-asserted after the fault interrupt is cleared by software, which requires writing a "1" to the fault interrupt bit. ### 6.3.1.4 SD\_VSEL SD\_VSEL is an input pin which sets the output voltage range of the VCC\_SD regulator. When SD\_VSEL = HIGH, the VCC\_SD regulator operates in the lower output voltage range. When SD\_VSEL = LOW, the VCC\_SD regulator operates in the higher output voltage range. The SD\_VSEL input buffer is powered by the VDDIO supply. When a valid VDDIO voltage is not present, the output of the SD\_VSEL buffer defaults to a logic high thus keeping the VCC\_SD regulator output in the lower voltage range. 27 # 6.3.2 Start-up The PF3001 is available in a number of pre-programmed fixed start-up sequences to suit a wide variety of system configurations. Refer to Table 32 for programming details of the different values. Table 32. Start-up configuration (40) | Davido | | | Pre-progr | ammed OTP cor | figuration | | | |----------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Registers | A1 | A2 | А3 | A4 | A5 | A6 | A7 | | Default I <sup>2</sup> C Address | 0x08 | VSNVS_VOLT | 3.0 V | SW1_VOLT | 1.10 V | 1.10 V | 1.375 V | 1.375 V | 1.375 V | 1.4 V | 1.4 V | | SW1_SEQ | 1 | 1 | 2 | 1 | 1 | 3 | 3 | | SW2_VOLT | 1.8 V | 1.8 V | 3.3 V | 3.3 V | 3.15 V | 3.3 V | 3.3 V | | SW2_SEQ | 2 | 2 | 4 | 2 | 2 | 3 | 3 | | SW3_VOLT | 1.35 V | 1.2 V | 1.35 V | 1.5 V | 1.2 V | 1.2 V | 1.35 V | | SW3_SEQ | 5 | 5 | 3 | 3 | 4 | 3 | 3 | | VLDO1_VOLT | 1.8 V | 1.8 V | 3.3 V | 1.8 V | 1.8 V | 3.3 V | 3.3 V | | VLDO1_SEQ | 4 | 4 | OFF | OFF | 3 | 3 | 3 | | VLDO2_VOLT | 1.5 V | 1.5 V | 1.5 V | 1.2 V | 1.5 V | 1.5 V | 1.5 V | | VLDO2_SEQ | 4 | 4 | OFF | 3 | OFF | OFF | OFF | | VLDO3_VOLT | 3.3 V | 3.3 V | 2.5 V | 1.8 V | 3.1 V | 1.8 V | 1.8 V | | VLDO3_SEQ | 3 | 3 | OFF | OFF | 2 | 3 | OFF | | VLDO4_VOLT | 3.3 V | 3.3 V | 1.8 V | 1.8 V | 1.8 V | 1.8 V | 1.8 V | | VLDO4_SEQ | 3 | 3 | 4 | 3 | 3 | 3 | 3 | | V33_VOLT | 3.3 V | 3.3 V | 3.0 V | 3.3 V | 2.85 V | 3.3 V | 3.3 V | | V33_SEQ | 3 | 3 | 1 | 2 | OFF | 2 | 2 | | VCC_SD_VOLT | 3.3 V/1.85 V | 3.3 V/1.85 V | 3.3 V/1.85 V | 3.0 V/1.80 V | 3.15 V/1.80 V | 3.3 V/1.85 V | 3.3 V/1.85 V | | VCC_SD_SEQ | 4 | 4 | 5 | 3 | 2 | 3 | 3 | | PU CONFIG,<br>SEQ_CLK_SPEED | 2000 μs | 2000 μs | 500 µs | 2000 μs | 2000 μs | 2000 μs | 2000 µs | | PU CONFIG, SWDVS_CLK | 12.5 mV/μs | 12.5 mV/μs | 6.25 mV/μs | 12.5 mV/μs | 12.5 mV/µs | 6.25 mV/μs | 6.25 mV/μs | | PU CONFIG, PWRON | Level sensitive | SW1_FREQ | 2.0 MHz | SW2_FREQ | 2.0 MHz | SW3_FREQ | 2.0 MHz #### Notes PF3001 <sup>40.</sup> This table specifies the default output voltage of the LDOs and SWx after start-up and/or when the LDOs and SWx are enabled. The VCC\_SD voltage depends on the state of the SD\_VSEL pin. ### 6.3.3 Start-up timing diagram Figure 6 shows the start-up timing of the regulators as determined by their OTP sequence. The trimmed 32 kHz clock controls all the start-up timing. Figure 6. Start-up timing diagram #### 6.3.4 16 MHz and 32 kHz clocks The PF3001 incorporates two clocks: a trimmed 16 MHz RC oscillator and an untrimmed 32 kHz RC oscillator. The 32 kHz untrimmed clock is only used in the following conditions: - V<sub>IN</sub> < UVDET - · All regulators are in PFM switching mode A 32 kHz clock, derived from the 16 MHz trimmed clock, is used when accurate timing is needed under the following conditions: During start-up, V<sub>IN</sub> > UVDET When the 16 MHz is active in the ON mode, the debounce times are referenced to the 32 kHz derived from the 16 MHz clock. The exceptions are the LOWVINI and PWRONI interrupts, which are referenced to the 32 kHz untrimmed clock. Switching frequency of the switching regulators is derived from the trimmed 16 MHz clock. The 16 MHz clock and hence the switching frequency of the regulators, can be adjusted to improve the noise integrity of the system. By changing the factory trim values of the 16 MHz clock, the user may add an offset as small as $\pm 3.0\%$ of the nominal frequency. Contact your NXP representative for detailed information on this feature. ### 6.3.5 Optional front-end input LDO regulator ### 6.3.5.1 LDO regulator description This section describes the optional front-end LDO regulator provided by the PF3001 in order to facilitate the operation with supply voltages higher than 4.5 V and up to 5.5 V. For non-battery operated applications, when the input supply voltage exceeds 4.5 V, the front-end LDO can be activated by populating the external PMOS pass FET MP1 in Figure 7 and connecting the VPWR pin to the main supply. Under this condition, the LDO control block self-starts with a local bandgap reference. When the VIN pin reaches UVDET rising threshold, the reference is switched to the main trimmed bandgap reference to maintain the required VIN accuracy. In applications using an input supply voltage of 4.5 V or lower, the PMOS pass FET should not be populated, the VPWR pin should be grounded externally, and the VIN pin should be used instead as the main supply input pin. The input pins of the switching regulators should always be connected to the VIN net. The main components of the LDO regulator are an external power P-channel MOSFET and an internal differential error amplifier. One input of the amplifier monitors a fraction of the output voltage at VIN determined by the resistor ratio of R1 and R2 as shown in Figure 7. The second input to the differential amplifier is from a stable bandgap voltage reference. If the output voltage rises too high relative to the reference voltage, the gate voltage of the power FET is changed to maintain a constant output voltage. Figure 7. Front-end LDO block diagram # 6.3.5.2 Undervoltage/short-circuit and overvoltage detection Short-circuit to GND at VIN is detected using an under voltage monitor at VIN which senses excessive droop on the VIN line and consequently turns off (disable) the external PMOS pass FET. Overvoltage at VPWR is detected if VPWR exceeds the V<sub>PWROV</sub> threshold (typically 6.0 V). Upon the detection of an overvoltage event an interrupt is generated and bit 2 is set in INTSTAT3 register. The INTB pin is pulled low if the VPWROVM mask bit is cleared. The interrupt is filtered using a 122 µs debouncing circuit. The VPWROV interrupt is not asserted if the overvoltage event occurs during start up. The VPWROVS bit can be read using I<sup>2</sup>C to detect an overvoltage condition. ### 6.3.5.3 External components Table 33 lists the typical component values for the general purpose LDO regulators. Table 33. Input LDO external components | Component | Value | |--------------------------------------|-----------------------------------------------------| | Minimum output capacitor on VIN rail | 100 μF <sup>(41)</sup> | | MP1 | Fairchild FDMA908PZ, Vishay SiA447DJ, or comparable | #### Notes 41. Use X5R/X7R ceramic capacitors with a voltage rating at least two times the nominal voltage. The 100 μF capacitance is the total capacitance on the VIN rail including the capacitance at the various regulator inputs. For example, 2 x 22 μF capacitors can be used along with 10 μF capacitors at all the SWx and LDOx inputs to achieve a total of 100 μF capacitance. # 6.3.6 Internal core voltages All regulators use the main bandgap as the reference. The main bandgap is bypassed with a capacitor at VCOREREF. VCOREDIG is a 1.5 V regulator powering all the digital logic in the PF3001. VCOREDIG is regulated at 1.28 V in off and coin cell modes. The VCORE supply is used to bias internal analog rails. No external DC loading is allowed on VCORE, VCOREDIG, or VCOREREF. VCOREDIG is kept powered as long as there is a valid supply and/or valid coin cell. ### 6.3.7 Buck regulators The PF3001 integrates three independent buck regulators: SW1, SW2, and SW3. Each regulator has associated registers controlling its output voltage during on mode. After boot up, contents of the SWxVOLT[4:0] register can be set through I<sup>2</sup>C to set the output voltage during on mode. Figure 8. Generic SWx block diagram PF3001 Table 34. SWx regulators external components | Components | Description | Values | |------------|--------------------------------|-------------------------------------------------------------------------------------------------------| | CINSWx | SWx input capacitor | 10 μF | | CINSWxHF | SWx decoupling input capacitor | 0.1 μF | | COSWx | SWx output capacitor | $2$ x 22 $\mu F$ (10 V or higher voltage rated capacitors) or 3 x 22 $\mu F$ (6.3 V rated capacitors) | | LSWx | LSWx SWx inductor | | Use X5R or X7R capacitors with voltage rating at least two times the nominal voltage. ### 6.3.7.1 Switching modes The buck regulators can operate in different switching modes. Changing between switching modes can occur by I<sup>2</sup>C programming. Available switching modes for buck regulators are presented in Table 35. Table 35. Switching mode description | Mode | Description | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | OFF | The regulator is switched off and the output voltage is discharged using an internal resistor | | | PFM | In this mode, the regulator operates in forced PFM mode. The main error amplifier is turned off and a hysteretic comparator is used to regulate output voltage. Use this mode for load currents less than 50 mA. | | | PWM | In this mode, the regulator operates in forced PWM mode. | | | APS | In this mode, the regulator operates in pulse skipping mode at light loads and switches over to PWM modes for heavier load conditions. This is the default mode in which the regulators power up during a turn-on event. | | During soft-start of the buck regulators, the controller transitions through the PFM, APS, and PWM switching modes. 3.0 ms after the output voltage reaches regulation, the controller transitions to the selected switching mode. Depending on the particular switching mode selected, additional ripple may be observed on the output voltage rail as the controller transitions between switching modes. The operating mode of the regulator in on mode is controlled using the SWxMODE[3:0] bits associated with each regulator. Table 36 summarizes the Buck regulator programmability for normal mode. Table 36. Regulator mode control | SWxMODE[3:0] | Normal mode | |----------------|-------------| | 0000 | Off | | 0001 | PWM | | 0011 | PFM | | 1000 (default) | APS | ### 6.3.7.2 Dynamic voltage scaling To reduce overall power consumption, processor core voltages can be varied depending on the mode or activity level of the processor. Normal operation: The output voltage is selected by $I^2C$ bits SW1[4:0] for SW1 and SW2[2:0] for SW2, and SW3[3:0] for SW3. A voltage transition initiated by $I^2C$ is governed by the DVS stepping rate which is 25 mV per step each 4.0 $\mu$ s. The regulators have a strong sourcing and sinking capability in PWM mode, therefore the fastest rising and falling slopes are determined by the regulator in PWM mode. However, if the regulators are programmed in PFM or APS mode during a DVS transition, the falling slope can be influenced by the load. Additionally, as the current capability in PFM mode is reduced, controlled DVS transitions in PFM mode could be affected. Critically timed DVS transitions are best assured with PWM mode operation. Figure 9 shows the general behavior for the regulators when initiated with I<sup>2</sup>C programming. During the DVS period the overcurrent condition on the regulator should be masked. Figure 9. Voltage stepping with fixed DVS # 6.3.7.3 Regulator phase clock The SWxPHASE[1:0] bits select the phase of the regulator clock as shown in Table 37. By default, each regulator is initialized at 90 ° out of phase with respect to each other. For example, SW1 is set to 0 °, SW2 is set to 90 °, and SW3 is set to 180 ° by default at power up. Table 37. Regulator phase clock selection | SWxPHASE[1:0] | Phase of clock sent to regulator (degrees) | |---------------|--------------------------------------------| | 00 | 0 | | 01 | 90 | | 10 | 180 | | 11 | 270 | The SWxFREQ[1:0] register is used to set the desired switching frequency for each one of the buck regulators. Table 39 shows the selectable options for SWxFREQ[1:0]. For each frequency, all phases are available, this allows regulators operating at different frequencies to have different relative switching phases. However, not all combinations are practical. For example, 2.0 MHz, 90 ° and 4.0 MHz, 180 ° are the same in terms of phasing. Table 38 shows the optimum phasing when using more than one switching frequency. PF3001 Table 38. Optimum phasing | Frequencies | Optimum phasing | |-------------|-----------------| | 1.0 MHz | 0 ° | | 2.0 MHz | 180 ° | | 1.0 MHz | 0 ° | | 4.0 MHz | 180 ° | | 2.0 MHz | 0 ° | | 4.0 MHz | 180 ° | | 1.0 MHz | 0 ° | | 2.0 MHz | 90 ° | | 4.0 MHz | 90 ° | Table 39. Regulator frequency configuration | SWxFREQ[1:0] | Frequency | |--------------|-------------------| | 00 | 1.0 MHz | | 01 | 2.0 MHz (default) | | 10 | 4.0 MHz | | 11 | Reserved | #### 6.3.7.4 SW1 SW1 is a 2.75 A buck regulator. The SW1 output voltage is programmable from 1.5 V to 3.3 V. In this configuration, the SW1LX pins are connected together to a single inductor, providing up to 2.75 A current capability for high current applications. The feedback and all other controls are accomplished using the SW1FB pin. ### 6.3.7.5 SW1 setup and control registers SW1 output voltages are programmable from 0.7 V to 1.425 V in steps of 25 mV. They can additionally be programmed at 1.8 V or 3.3 V. The output voltage set point is independently programmed for Normal mode by setting the SW1[4:0] bits respectively. Table 40 shows the output voltage coding. Table 40. SW1 output voltage configuration | Set Point | SW1[4:0] | SW1x output (V) | | |-----------|-------------|-----------------|--| | 0 | 00000 | 0.700 | | | 1 | 00001 | 0.725 | | | 2 | 00010 | 0.750 | | | 3 | 00011 | 0.775 | | | 4 | 00100 | 0.800 | | | 5 | 00101 0.825 | | | | 6 | 00110 0.850 | | | | 7 | 00111 0.875 | | | | 8 | 01000 | 01000 0.900 | | | 9 | 01001 | 0.925 | | | 10 | 01010 0.950 | | | | 11 | 01011 0.975 | | | | 12 | 01100 1.000 | | | | Set Point | SW1[4:0] | SW1x output (V) | |-----------|-------------|-----------------| | 16 | 10000 | 1.100 | | 17 | 10001 | 1.125 | | 18 | 10010 | 1.150 | | 19 | 10011 | 1.175 | | 20 | 10100 | 1.200 | | 21 | 10101 | 1.225 | | 22 | 10110 1.250 | | | 23 | 10111 1.275 | | | 24 | 11000 1.300 | | | 25 | 11001 1.325 | | | 26 | 11010 1.350 | | | 27 | 11011 1.375 | | | 28 | 11100 1.400 | | #### PF3001 Table 40. SW1 output voltage configuration (continued) | Set Point | SW1[4:0] | SW1x output (V) | |-----------|----------|-----------------| | 13 | 01101 | 1.025 | | 14 | 01110 | 1.050 | | 15 | 01111 | 1.075 | | Set Point | SW1[4:0] | SW1x output (V) | |-----------|----------|-----------------| | 29 | 11101 | 1.425 | | 30 | 11110 | 1.800 | | 31 | 11111 | 3.300 | Table 41 provides a list of registers used to configure and operate the SW1 regulator. Table 41. SW1 register summary | Register | Address | Output | |----------|---------|--------------------------------------------------| | SW1VOLT | 0x20 | SW1 output voltage set point in normal operation | | SW1MODE | 0x23 | SW1 switching mode selector register | | SW1CONF | 0x24 | SW1 phase and frequency configuration | # 6.3.7.6 SW2 setup and control registers SW2 is a single phase, 1.25 A rated buck regulator. The SW2 output voltage is programmable from 1.5 V to 1.85 V in 50 mV steps if the CTL\_SW2\_HL bit is low or from 2.5 V to 3.3 V in 150 mV steps, if the bit CTL\_SW2\_HL is set high. This internal bit CTL\_SW2\_HL is decided by the SW2 start-up voltage in the start-up sequence. During normal operation, output voltage of the SW2 regulator can be changed through I<sup>2</sup>C only within the range set by the CTL\_SW2\_HL bit. The output voltage set point is independently programmed for Normal mode by setting the SW2[2:0] bits, respectively. Table 42 shows the output voltage coding valid for SW2. Table 42. SW2 output voltage configuration | Low output voltage range (CTL_SW2_HL= 0) | | | voltage range<br>V2_HL=1) | |------------------------------------------|------------|----------|---------------------------| | SW2[2:0] | SW2 output | SW2[2:0] | SW2 output | | 000 | 1.500 | 000 | 2.500 | | 001 | 1.550 | 001 | 2.800 | | 010 | 1.600 | 010 | 2.850 | | 011 | 1.650 | 011 | 3.000 | | 100 | 1.700 | 100 | 3.100 | | 101 | 1.750 | 101 | 3.150 | | 110 | 1.800 | 110 | 3.200 | | 111 | 1.850 | 111 | 3.300 | Setup and control of SW2 is done through the I<sup>2</sup>C registers listed in Table 43. Table 43. SW2 register summary | Register | Address | Description | |----------|---------|--------------------------------------------------| | SW2VOLT | 0x35 | SW2 output voltage set point on normal operation | | SW2MODE | 0x38 | SW2 switching mode selector register | | SW2CONF | 0x39 | SW2 phase, frequency, and ILIM configuration | PF3001 # 6.3.7.7 SW3 setup and control registers SW3 output voltage is programmable from 0.90 V to 1.65 V in 50 mV steps to support different types of DDR memory as listed in Table 44. Table 44. SW3 output voltage configuration | SW3[3:0] | SW3 output (V) | SW3[3:0] | SW3 output (V) | |----------|----------------|----------|----------------| | 0000 | 0.90 | 1000 | 1.30 | | 0001 | 0.95 | 1001 | 1.35 | | 0010 | 1.00 | 1010 | 1.40 | | 0011 | 1.05 | 1011 | 1.45 | | 0100 | 1.10 | 1100 | 1.50 | | 0101 | 1.15 | 1101 | 1.55 | | 0110 | 1.20 | 1110 | 1.60 | | 0111 | 1.25 | 1111 | 1.65 | Table 45 provides a list of registers used to configure and operate SW3. Table 45. SW3 register summary | Register | Address | Output | | |----------|---------|--------------------------------------------------|--| | SW3VOLT | 0x3C | SW3 output voltage set point on normal operation | | | SW3MODE | 0x3F | SW3 switching mode selector register | | | SW3CONF | 0x40 | SW3 phase, frequency, and ILIM configuration | | # 6.3.8 LDO regulators description This section describes the LDO regulators provided by the PF3001. All regulators use the main bandgap as reference. When a regulator is disabled, the output discharges through an internal pull-down resistor. Figure 10. General LDO block diagram PF3001 ### 6.3.8.1 External components Table 46 lists the typical component values for the general purpose LDO regulators. Table 46. LDO external components | Regulator | Output capacitor (μF) <sup>(42)</sup> | |-----------|---------------------------------------| | VLDO1 | 2.2 | | VLDO2 | 4.7 | | VLDO3 | 2.2 | | VLDO4 | 4.7 | | V33 | 4.7 | | VCC_SD | 2.2 | #### Notes ## 6.3.8.2 Current limit protection All the LDO regulators in the PF3001 have current limit protection. In the event of an overload condition, the regulators transitions from a voltage regulator to a current regulator which regulates output current per the current limit threshold. Additionally, if the REGSCPEN bit in Table 107 is set, the LDO is turned off if the current limit event lasts for more than 8.0 ms. The LDO is disabled by resetting its VLDOxEN bit, while at the same time, an interrupt VLDOxFAULTI is generated to flag the fault to the system processor. The VLDOxFAULTI interrupt is maskable through the VLDOxFAULTM mask bit. By default, the REGSCPEN is not set; therefore, at start-up none of the regulators is disabled if an overloaded condition occurs. A fault interrupt, VLDOxFAULTI, is generated in an overload condition regardless of the state of the REGSCPEN bit. ## 6.3.8.3 LDO voltage control Each LDO is fully controlled through its respective VLDOxCTL register. This register enables the user to set the LDO output voltage according to Table 47 for VLDO1 and VLDO2; and uses the voltage set point on Table 48 for VLDO3 and VLDO4. Table 49 lists the voltage set points for the V33 LDO and Table 50 provides the output voltage set points for the VCC SD LDO, based on SD VSEL control signal. Table 47. VLDO1, VLDO2 output voltage configuration | VLDO1[3:0]<br>VLDO2[3:0] | VLDO1 output (V) | VLDO2 output (V) | |--------------------------|------------------|------------------| | 0000 | 1.80 | 0.80 | | 0001 | 1.90 | 0.85 | | 0010 | 2.00 | 0.90 | | 0011 | 2.10 | 0.95 | | 0100 | 2.20 | 1.00 | | 0101 | 2.30 | 1.05 | | 0110 | 2.40 | 1.10 | | 0111 | 2.50 | 1.15 | | 1000 | 2.60 | 1.20 | | 1001 | 2.70 | 1.25 | | 1010 | 2.80 | 1.30 | | 1011 | 2.90 | 1.35 | | 1100 | 3.00 | 1.40 | PF3001 <sup>42.</sup> Use X5R/X7R ceramic capacitors. Table 47. VLDO1, VLDO2 output voltage configuration (continued) | VLDO1[3:0]<br>VLDO2[3:0] | VLDO1 output (V) | VLDO2 output (V) | |--------------------------|------------------|------------------| | 1101 | 3.10 | 1.45 | | 1110 | 3.20 | 1.50 | | 1111 | 3.30 | 1.55 | Table 48. VLDO3, VLDO4 output voltage configuration | VLDO3[3:0]<br>VLDO4[3:0] | VLDO3 or VLDO4 output (V) | |--------------------------|---------------------------| | 0000 | 1.80 | | 0001 | 1.90 | | 0010 | 2.00 | | 0011 | 2.10 | | 0100 | 2.20 | | 0101 | 2.30 | | 0110 | 2.40 | | 0111 | 2.50 | | 1000 | 2.60 | | 1001 | 2.70 | | 1010 | 2.80 | | 1011 | 2.90 | | 1100 | 3.00 | | 1101 | 3.10 | | 1110 | 3.20 | | 1111 | 3.30 | Table 49. V33 output voltage configuration | V33[1:0] | V33 output (V) | |----------|----------------| | 00 | 2.85 | | 01 | 3.00 | | 10 | 3.15 | | 11 | 3.30 | Table 50. VCC\_SD output voltage configuration | VCC_SD[1:0] | VCC_SD output (V) VSD_VSEL= 0 | VCC_SD output (V) VSD_VSEL= 1 | |-------------|-------------------------------|-------------------------------| | 00 | 2.85 | 1.80 | | 01 | 3.00 | 1.80 | | 10 | 3.15 | 1.80 | | 11 | 3.30 | 1.85 | Along with the output voltage configuration, the LDOs can be enabled or disabled at anytime during normal mode operation. Each regulator has associated I<sup>2</sup>C bits for this. Table 51 presents a summary of all valid combinations of the control bits on VLDOxCTL register and the expected behavior of the LDO output. #### PF3001 Table 51. LDO control | VLDOxEN/<br>V33EN/<br>VCC_SDEN | VLDOxOUT/<br>V33OUT/<br>VCC_SDOUT | |--------------------------------|-----------------------------------| | 0 | Off | | 1 | On | ### 6.3.9 VSNVS LDO/switch VSNVS powers the low power, SNVS/RTC domain on the processor. It derives its power from either VIN, or coin cell, and cannot be disabled. When powered by both, $V_{IN}$ takes precedence when above the appropriate comparator threshold. When powered by $V_{IN}$ , VSNVS is an LDO capable of supplying 3.0 V. When powered by coin cell, the VSNVS output tracks the coin cell voltage by means of a switch, whose maximum resistance is 100 $\Omega$ . In this case, the $V_{SNVS}$ voltage is simply the coin cell voltage minus the voltage drop across the switch, which is 100 mV at a rated maximum load current of 1000 $\mu$ A. When the coin cell is applied for the first time, VSNVS outputs 1.0 V. Only when $V_{IN}$ is applied thereafter does $V_{SNVS}$ transition to its default value, or programmed value if different. Upon subsequent removal of $V_{IN}$ , with the coin cell attached, $V_{SNVS}$ changes configuration from an LDO to a switch, provided certain conditions are met as described in Table 52. Figure 11. VSNVS supply switch architecture Table 52 provides a summary of the V<sub>SNVS</sub> operation at different input voltage V<sub>IN</sub> and with or without coin cell connected to the system. Table 52. SNVS Modes of Operation | VSNVSVOLT[2:0] | VIN | MODE | |----------------|--------|------------------| | 110 | > VTH1 | VIN LDO 3.0 V | | 110 | < VTL1 | Coin cell switch | PF3001 ### 6.3.9.1 VSNVS control The V<sub>SNVS</sub> output level is configured through the VSNVSVOLT[2:0] bits on VSNVSCTL register as shown in table Table 53. Table 53. Register VSNVSCTL - ADDR 0x6B | Name | Bit# | R/W | Default | Description | |-----------|------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------| | VSNVSVOLT | 2:0 | R/W | 06000 | Configures VSNVS output voltage. (43) 000 = RSVD 001 = RSVD 010 = RSVD 011 = RSVD 100 = RSVD 101 = RSVD 110 = 3.0 V (default) 111 = RSVD | | Unused | 7:3 | _ | 0b00000 | Unused | Notes 43. Only valid when a valid input voltage is present. ## 6.3.9.2 VSNVS external components Table 54. VSNVS external components | Capacitor | Value (μF) | |-----------|------------| | VSNVS | 0.47 | ## 6.3.9.3 Coin cell battery backup The LICELL pin provides for a connection of a coin cell backup battery or a "super" capacitor. If the voltage at VIN goes below the $V_{IN}$ threshold (VTL1), contact-bounced, or removed, the coin cell maintained logic is powered by the voltage applied to LICELL. The supply for internal logic and the VSNVS rail switches over to the LICELL pin when $V_{IN}$ goes below VTL1, even in the absence of a voltage at the LICELL pin, resulting in clearing of memory and turning off VSNVS. Applications concerned about this behavior can tie the LICELL pin to any system voltage between 1.8 V and 3.0 V. A 0.47 $\mu$ F capacitor should be placed from LICELL to ground under all circumstances. ## 6.3.9.4 Coin cell charger control The coin cell charger circuit functions as a current-limited voltage source, resulting in the CC/CV taper characteristic typically used for rechargeable Lithium-Ion batteries. The coin cell charger is enabled via the COINCHEN bit while the coin cell voltage is programmable through the VCOIN[2:0] bits on register COINCTL on Table 55. The coin cell charger voltage is programmable. In the ON state, the charger current is fixed at ICOINHI. In the OFF state, coin cell charging is not available as the main battery could be depleted unnecessarily. The coin cell charging stops when $V_{\text{IN}}$ is below UVDET. Table 55. Coin cell charger voltage | VCOIN[2:0] | V <sub>COIN</sub> (V) <sup>(44)</sup> | |------------|---------------------------------------| | 000 | 2.50 | | 001 | 2.70 | | 010 | 2.80 | | 011 | 2.90 | | 100 | 3.00 | | 101 | 3.10 | PF3001 Table 55. Coin cell charger voltage (continued) | VCOIN[2:0] | V <sub>COIN</sub> (V) <sup>(44)</sup> | |------------|---------------------------------------| | 110 | 3.20 | | 111 | 3.30 | #### Notes 44. Coin cell voltages selected based on the type of LICELL used on the system. Table 56. Register COINCTL - ADDR 0x1A | Name | Bit# | R/W | Default | Description | |----------|------|-----|---------|---------------------------------------------------------------------------------------------------------| | VCOIN | 2:0 | R/W | 0x00 | Coin cell charger output voltage selection. See Table 55 for all options selectable through these bits. | | COINCHEN | 3 | R/W | 0x00 | Enable or disable the coin cell charger | | Unused | 7:4 | _ | 0x00 | Unused | ## 6.3.9.5 External components Table 57. Coin cell charger external components | Component | Value | Units | |-------------------------|-------|-------| | LICELL bypass capacitor | 100 | nF | # 6.4 Power dissipation During operation, the temperature of the die should not exceed the operating junction temperature noted in Table 4. To optimize the thermal management and to avoid overheating, the PF3001 provides thermal protection. An internal comparator monitors the die temperature. Interrupts THERM110, THERM120, THERM125, and THERM130 is generated when the respective thresholds specified in Table 58 are crossed in either direction. The temperature range can be determined by reading the THERMxxxS bits in register INTSENSE0. In the event of excessive power dissipation, thermal protection circuitry shuts down the PF3001. This thermal protection acts above the thermal protection threshold listed in Table 58. To avoid any unwanted power downs resulting from internal noise, the protection is debounced for 8.0 ms. This protection should be considered as a fail-safe mechanism and therefore the system should be configured such that this protection is not tripped under normal conditions. Table 58. Thermal protection thresholds | Parameter | Min. | Тур. | Max. | Units | |-------------------------------------|------|------|------|-------| | Thermal 110 °C threshold (THERM110) | 100 | 110 | 120 | °C | | Thermal 120 °C threshold (THERM120) | 110 | 120 | 130 | °C | | Thermal 125 °C threshold (THERM125) | 115 | 125 | 135 | °C | | Thermal 130 °C threshold (THERM130) | 120 | 130 | 140 | °C | | Thermal warning hysteresis | 2.0 | - | 4.0 | °C | | Thermal protection threshold | 130 | 140 | 150 | °C | PF3001 ## 6.5 Modes of operation ## 6.5.1 State diagram The operation of the PF3001 can be reduced to three states, or modes: ON, OFF, and Coin cell. Figure 12 shows the state diagram of the PF3001, along with the conditions to enter and exit from each state. Figure 12. State diagram To complement the state diagram in Figure 12, a description of the states is provided in following sections. Note that V<sub>IN</sub> must exceed the rising UVDET threshold to allow a power up. Refer to Table 30 for the UVDET thresholds. Additionally, I<sup>2</sup>C control is not possible in the coin cell mode and the interrupt signal, INTB, is only active in the on state. ### 6.5.1.1 ON mode The PF3001 enters the on mode after a turn-on event. RESETBMCU is de-asserted, and pulled high via an external pull-up resistor, in this mode of operation. To enter the on mode, VIN voltage must surpass the rising UVDET threshold and PWRON must be asserted. From the on mode, when the voltage at VIN drops below the undervoltage falling threshold, UVDET, the state machine transitions to the coin cell mode. ### 6.5.1.2 OFF mode The PF3001 enters the Off mode after a turn-off event. Only VCOREDIG and VSNVS are powered in the mode of operation. To exit the off mode, a valid turn-on event is required. RESETBMCU is asserted, LOW, in this mode. Turn off events can be achieved using the PWRON pin, thermal protection, as described by the following. ## **6.5.1.3 PWRON** pin The PWRON pin is used to power off the PF3001. The PWRON pin powers off the PMIC under conditions where the PWRON pin is low. ## 6.5.1.4 Thermal protection If the die temperature surpasses a given threshold, the thermal protection circuit powers off the PMIC to avoid damage. A turn-on event does not power on the PMIC while it is in thermal protection. The part remains in off mode until the die temperature decreases below a given threshold. See Power dissipation section for more detailed information. PF3001 ### 6.5.1.5 Coin cell mode In the coin cell state, the coin cell is the only valid power source to the PMIC. No turn-on event is accepted in the coin cell state. Transition to the off state requires $V_{IN}$ surpasses the UVDET threshold. RESETBMCU is held low in this mode. If the coin cell is depleted, a complete system reset occurs. At the next application of power and the detection of a turn-on event, the system re-initializes with all $I^2C$ bits including, those that reset on COINPORB are restored to their default states. ## 6.5.2 State machine flow summary Table 59 provides a summary matrix of the PF3001 flow diagram to show the conditions needed to transition from one state to another. Table 59. State machine flow summary | | | Next state | | | | | | | |---------|-----------|-------------------------|-------------------------|---------------------------------------|--|--|--|--| | 5 | STATE | OFF | Coin cell | ON | | | | | | ø. | OFF | Х | V <sub>IN</sub> < UVDET | PWRON = 1 and V <sub>IN</sub> > UVDET | | | | | | State | Coin cell | V <sub>IN</sub> > UVDET | Х | Х | | | | | | Initial | ON | Thermal Shutdown | V <sub>IN</sub> < UVDET | X | | | | | | = | | PWRON = 0 | VIN TOVEL | ^ | | | | | ### 6.5.3 Performance characteristics curves $V_{IN}$ = 3.6 V, SW1<sub>OUT</sub> = 1.0 V, SW2<sub>OUT</sub> = 1.8 V, SW3<sub>OUT</sub> = 1.0 V, Switching frequency = 2.0 MHz, Mode = APS; LDO1<sub>OUT</sub> = 1.8 V, LDO2<sub>OUT</sub> = 1.0 V, LDO3<sub>OUT</sub> = 1.8 V, LDO4<sub>OUT</sub> = 1.8 V, V33<sub>OUT</sub> = 3.3 V, VCC\_SD<sub>OUT</sub> = 3.3 V, unless otherwise noted Figure 13. Start-up sequence **NXP Semiconductors** Figure 14. Load transient response - LDO2 43 Figure 15. Load transient response - LDO1, LDO3 and VCC\_SD Figure 16. Load transient response - LDO4 and V33 Figure 17. Load transient response - buck regulators Figure 18. Quiescent current - LDOs PF3001 Figure 19. Load regulation - LDOs Figure 20. Dropout voltage - VLDO1, VLDO3, VCC\_SD - $V_{OUT}$ = 3.3 V Figure 21. Dropout voltage - VLDO1, VLDO3, VCC\_SD - V<sub>OUT</sub> = 1.8 V Figure 22. Dropout voltage - VLDO4, V33 - V<sub>OUT</sub> = 3.3 V Figure 23. Dropout voltage - VLDO4 - V<sub>OUT</sub> = 1.8 V PF3001 # 6.6 Control interface I<sup>2</sup>C block description The PF3001 contains an $I^2$ C interface port which allows access by a processor, or any $I^2$ C master, to the register set. Via these registers the resources of the IC can be controlled. The registers also provide status information about how the IC is operating. ## 6.6.1 I<sup>2</sup>C device ID I<sup>2</sup>C interface protocol requires a device ID for addressing the target IC on a multi-device bus. The I<sup>2</sup>C address of the PF3001 is set to 0x08. # 6.6.2 I<sup>2</sup>C operation The $I^2C$ mode of the interface is implemented generally following the fast mode definition which supports up to 400 kbits/s operation (exceptions to the standard are noted to be 7-bit only addressing and no support for General Call addressing.) Timing diagrams, electrical specifications, and further details can be found in the $I^2C$ specification, which is available for download. I<sup>2</sup>C read operations are also performed in byte increments separated by an ACK. Read operations also begin with the MSB and each byte is sent out unless a STOP command or NACK is received prior to completion. The following examples show how to write and read data to and from the IC. The host initiates and terminates all communication. The host sends a master command packet after driving the start condition. The device responds to the host if the master command packet contains the corresponding slave address. In the following examples, the device is always shown responding with an ACK to transmissions from the host. If at any time a NACK is received, the host should terminate the current transaction and retry the transaction. Figure 24. I<sup>2</sup>C write example Figure 25. I<sup>2</sup>C read example ## 6.6.3 Interrupt handling The system is informed about important events based on interrupts. Unmasked interrupt events are signaled to the processor by driving the INTB pin low. Each interrupt is latched so even if the interrupt source becomes inactive, the interrupt remains set until cleared. Each interrupt can be cleared by writing a "1" to the appropriate bit in the Interrupt Status register; this causes the INTB pin to go high. If there are multiple interrupt bits set the INTB pin remains low until all are either masked or cleared. If a new interrupt occurs while the processor clears an existing interrupt bit, the INTB pin remains low. Each interrupt can be masked by setting the corresponding mask bit to a 1. As a result, when a masked interrupt bit goes high, the INTB pin does not go low. A masked interrupt can still be read from the Interrupt Status register. This gives the processor the option of polling for status from the IC. The IC powers up with all interrupts masked, so the processor must initially poll the device to determine if any interrupts are active. Alternatively, the processor can unmask the interrupt bits of interest. If a masked interrupt bit was already high, the INTB pin goes low after unmasking. The sense registers contain status and input sense bits so the system processor can poll the current state of interrupt sources. They are read only, and not latched or clearable. Interrupts generated by external events are debounced; therefore, the event needs to be stable throughout the debounce period before an interrupt is generated. Nominal debounce periods for each event are documented in the INT summary Table 60. Due to the asynchronous nature of the debounce timer, the effective debounce time can vary slightly. ## 6.6.4 Interrupt bit summary Table 60 summarizes all interrupt, mask, and sense bits associated with INTB control. For more detailed behavioral descriptions, refer to the related chapters. Table 60. Interrupt, Mask, and Sense Bits | Interrupt | Mask | Sense | Purpose | Trigger | Debounce time (ms) | |--------------|--------------|--------------|------------------------------------------------------------------|---------|-----------------------| | LOWVINI | LOWVINM | LOWVINS | Low input voltage detect<br>Sense is 1 if below 2.70 V threshold | H to L | 3.9 (45) | | PWRONI | PWRONM | PWRONS | Power on button event | H to L | 31.25 <sup>(45)</sup> | | FWRON | FWRONIVI | FWRONS | Sense is 1 if PWRON is high. | L to H | 31.25 | | THERM110 | THERM110M | THERM110S | Thermal 110 °C threshold<br>Sense is 1 if above threshold | Dual | 3.9 | | THERM120 | THERM120M | THERM120S | Thermal 120 °C threshold<br>Sense is 1 if above threshold | Dual | 3.9 | | THERM125 | THERM125M | THERM125S | Thermal 125 °C threshold<br>Sense is 1 if above threshold | Dual | 3.9 | | THERM130 | THERM130M | THERM130S | Thermal 130 °C threshold<br>Sense is 1 if above threshold | Dual | 3.9 | | SW1FAULTI | SW1FAULTM | SW1FAULTS | Regulator 1 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | SW2FAULTI | SW2FAULTM | SW2FAULTS | Regulator 2 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | SW3FAULTI | SW3FAULTM | SW3FAULTS | Regulator 3 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | VLDO1FAULTI | VLDO1FAULTM | VLDO1FAULTS | VLDO1 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | VLDO2FAULTI | VLDO2FAULTM | VLDO2FAULTS | VLDO2 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | VCC_SDFAULTI | VCC_SDFAULTM | VCC_SDFAULTS | VCC_SD overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | V33FAULTI | V33FAULTM | V33FAULTS | V33 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | | VLDO3FAULTI | VLDO3FAULTM | VLDO1FAULTS | VLDO3 overcurrent limit Sense is 1 if above current limit | L to H | 8.0 | PF3001 Table 60. Interrupt, Mask, and Sense Bits (continued) | Interrupt | Mask | Sense | Purpose | Trigger | Debounce time (ms) | |-------------|-------------|-------------|--------------------------------------------------------------|---------|--------------------| | VLDO4FAULTI | VLDO4FAULTM | VLDO4FAULTS | VLDO4 overcurrent limit<br>Sense is 1 if above current limit | L to H | 8.0 | | VPWROVI | VPWROVM | VPWROVS | VPWR pin overvoltage interrupt | L to H | 0.122 | #### Notes A full description of all interrupt, mask, and sense registers is provided in Table 61 to Table 72. Table 61. Register INTSTAT0 - ADDR 0x05 | Name | Bit# | R/W | Default | Description | |-----------|------|-------|---------|------------------------------| | PWRONI | 0 | R/W1C | 0 | Power on interrupt bit | | LOWVINI | 1 | R/W1C | 0 | Low-voltage interrupt bit | | THERM110I | 2 | R/W1C | 0 | 110 °C thermal interrupt bit | | THERM120I | 3 | R/W1C | 0 | 120 °C thermal interrupt bit | | THERM125I | 4 | R/W1C | 0 | 125 °C thermal interrupt bit | | THERM130I | 5 | R/W1C | 0 | 130 °C thermal interrupt bit | | Unused | 7:6 | - | 0b00 | Unused | Table 62. Register INTMASK0 - ADDR 0x06 | Name | Bit# | R/W | Default | Description | |-----------|------|-------|---------|-----------------------------------| | PWRONM | 0 | R/W1C | 1 | Power on interrupt mask bit | | LOWVINM | 1 | R/W1C | 1 | Low-voltage interrupt mask bit | | THERM110M | 2 | R/W1C | 1 | 110 °C thermal interrupt mask bit | | THERM120M | 3 | R/W1C | 1 | 120 °C thermal interrupt mask bit | | THERM125M | 4 | R/W1C | 1 | 125 °C thermal interrupt mask bit | | THERM130M | 5 | R/W1C | 1 | 130 °C thermal interrupt mask bit | | Unused | 7:6 | _ | 0b00 | Unused | Table 63. Register INTSENSE0 - ADDR 0x07 | Name | Bit# | R/W | Default | Description | |-----------|------|-----|---------|------------------------------------------------------------------| | PWRONS | 0 | R | 0 | Power on sense bit 0 = PWRON low 1 = PWRON high | | LOWVINS | 1 | R | 0 | Low-voltage sense bit<br>0 = VIN > 2.7 V<br>$1 = VIN \le 2.7 V$ | | THERM110S | 2 | R | 0 | 110 °C thermal sense bit 0 = Below threshold 1 = Above threshold | | THERM120S | 3 | R | 0 | 120 °C thermal sense bit 0 = Below threshold 1 = Above threshold | | THERM125S | 4 | R | 0 | 125 °C thermal sense bit 0 = Below threshold 1 = Above threshold | #### PF3001 <sup>45.</sup> Typical debounce timing for the falling edge can be extended with PWRONDBNC[1:0]. Table 63. Register INTSENSE0 - ADDR 0x07 (continued) | Name | Bit # | R/W | Default | Description | |-----------|-------|-----|---------|-----------------------------------------------------------------------------------------------------| | THERM130S | 5 | R | 0 | 130 °C thermal sense bit<br>0 = Below threshold<br>1 = Above threshold | | ICTEST1S | 6 | R | 0 | 0 = ICTEST1 pin is grounded<br>1 = ICTEST1 to VCOREDIG or greater | | ICTEST2S | 7 | R | 0 | Additional ICTEST2 voltage sense pin 0 = ICTEST2 pin is grounded 1 = ICTEST2 to VCOREDIG or greater | Table 64. Register INTSTAT1 - ADDR 0x08 | Name | Bit# | R/W | Default | Description | |-----------|------|-------|---------|-------------------------------| | SW1FAULTI | 0 | R/W1C | 0 | SW1 overcurrent interrupt bit | | Unused | 1 | R/W1C | 0 | Unused | | Unused | 2 | R/W1C | 0 | Unused | | SW2FAULTI | 3 | R/W1C | 0 | SW2 overcurrent interrupt bit | | SW3FAULTI | 4 | R/W1C | 0 | SW3 overcurrent interrupt bit | | Unused | 5 | R/W1C | 0 | Unused | | Unused | 6 | R/W1C | 0 | Unused | | Unused | 7 | _ | 0 | Unused | Table 65. Register INTMASK1 - ADDR 0x09 | Name | Bit# | R/W | Default | Description | |-----------|------|-----|---------|------------------------------------| | SW1FAULTM | 0 | R/W | 1 | SW1 overcurrent interrupt mask bit | | Unused | 1 | R/W | 1 | Unused | | Unused | 2 | R/W | 1 | Unused | | SW2FAULTM | 3 | R/W | 1 | SW2 overcurrent interrupt mask bit | | SW3FAULTM | 4 | R/W | 1 | SW3 overcurrent interrupt mask bit | | Unused | 5 | R/W | 1 | Unused | | Unused | 6 | R/W | 1 | Unused | | Unused | 7 | _ | 0 | Unused | Table 66. Register INTSENSE1 - ADDR 0x0A | Name | Bit # | R/W | Default | Description | |-----------|-------|-----|---------|------------------------------------------------------------------------| | SW1FAULTS | 0 | R | 0 | SW1 overcurrent sense bit 0 = Normal operation 1 = Above current limit | | Unused | 1 | R | 0 | Unused | | Unused | 2 | R | 0 | Unused | | SW2FAULTS | 3 | R | 0 | SW2 overcurrent sense bit 0 = Normal operation 1 = Above current limit | | SW3FAULTS | 4 | R | 0 | SW3 overcurrent sense bit 0 = Normal operation 1 = Above current limit | PF3001 Table 66. Register INTSENSE1 - ADDR 0x0A (continued) | Name | Bit# | R/W | Default | Description | |--------|------|-----|---------|-------------| | Unused | 5 | R | 0 | Unused | | Unused | 6 | R | 0 | Unused | | Unused | 7 | _ | 0 | Unused | ## Table 67. Register INTSTAT3 - ADDR 0x0E | Name | Bit# | R/W | Default | Description | |---------|------|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Unused | 0 | R/W1C | 0 | Unused | | Unused | 1 | _ | 0b0 | Unused | | VPWROVI | 2 | R/W1C | 0b0 | High when overvoltage event is detected in the front-end LDO circuit. This bit defaults to 0b1 when VPWR is grounded and the $V_{\text{IN}}$ path is used to power the PF3001. | | Unused | 5:3 | _ | 0b0 | Unused | | Unused | 6 | R/W1C | 0b0 | Unused | | Unused | 7 | R/W1C | 0 | Unused | ### Table 68. Register INTMASK3 - ADDR 0x0F | Name | Bit# | R/W | Default | Description | |---------|------|-----|---------|-------------------------------------| | Unused | 0 | R/W | 1 | Unused | | Unused | 1 | _ | 0 | Unused | | VPWROVM | 2 | R/W | 1 | VPWR overvoltage interrupt mask bit | | Unused | 5:3 | _ | 0b000 | Unused | | Unused | 6 | R/W | 1 | Unused | | Unused | 7 | R/W | 1 | Unused | ### Table 69. Register INTSENSE3 - ADDR 0x10 | Name | Bit# | R/W | Default | Description | |---------|------|-----|---------|--------------------------------------| | Unused | 0 | R | 0 | Unused | | Unused | 1 | _ | 0b0 | Unused | | VPWROVS | 2 | R | 0 | VPWR overvoltage interrupt sense bit | | Unused | 5:3 | _ | 0b000 | Unused | | Unused | 6 | R | 0 | Unused | | Unused | 7 | R | 0 | Unused | 50 NXP Semiconductors #### PF3001 Table 70. Register INTSTAT4 - ADDR 0x11 | Name | Bit# | R/W | Default | Description | |--------------|------|-------|---------|----------------------------------| | VLDO1FAULTI | 0 | R/W1C | 0 | VLDO1 overcurrent interrupt bit | | VLDO2FAULTI | 1 | R/W1C | 0 | VLDO2 overcurrent interrupt bit | | VCC_SDFAULTI | 2 | R/W1C | 0 | VCC_SD overcurrent interrupt bit | | V33FAULTI | 3 | R/W1C | 0 | V33 overcurrent interrupt bit | | VLDO3FAULTI | 4 | R/W1C | 0 | VLDO3 overcurrent interrupt bit | | VLDO4FAULTI | 5 | R/W1C | 0 | VLDO4 overcurrent interrupt bit | | Unused | 7:6 | _ | 0b00 | Unused | Table 71. Register INTMASK4 - ADDR 0x12 | Name | Bit # | R/W | Default | Description | |--------------|-------|-----|---------|---------------------------------------| | VLDO1FAULTM | 0 | R/W | 1 | VLDO1 overcurrent interrupt mask bit | | VLDO2FAULTM | 1 | R/W | 1 | VLDO2 overcurrent interrupt mask bit | | VCC_SDFAULTM | 2 | R/W | 1 | VCC_SD overcurrent interrupt mask bit | | V33FAULTM | 3 | R/W | 1 | V33 overcurrent interrupt mask bit | | VLDO3FAULTM | 4 | R/W | 1 | VLDO3 Overcurrent interrupt mask bit | | VLDO4FAULTM | 5 | R/W | 1 | VLDO4 Overcurrent interrupt mask bit | | Unused | 7:6 | - | 0b00 | Unused | Table 72. Register INTSENSE4 - ADDR 0x13 | Name | Bit# | R/W | Default | Description | |--------------|------|-----|---------|---------------------------------------------------------------------------| | VLDO1FAULTS | 0 | R | 0 | VLDO1 overcurrent sense bit 0 = Normal operation 1 = Above current limit | | VLDO2FAULTS | 1 | R | 0 | VLDO2 overcurrent sense bit 0 = Normal operation 1 = Above current limit | | VCC_SDFAULTS | 2 | R | 0 | VCC_SD overcurrent sense bit 0 = Normal operation 1 = Above current limit | | V33FAULTS | 3 | R | 0 | V33 overcurrent sense bit 0 = Normal operation 1 = Above current limit | | VLD03FAULTS | 4 | R | 0 | VLDO3 overcurrent sense bit 0 = Normal operation 1 = Above current limit | | VLDO4FAULTS | 5 | R | 0 | VLDO4 overcurrent sense bit 0 = Normal operation 1 = Above current limit | | Unused | 7:6 | - | 0b00 | Unused | # 6.6.5 Specific registers ### 6.6.5.1 IC and version identification The IC and other version details can be read via identification bits. These are hard-wired on the chip and described in Table 73 to Table 75. Table 73. Register DEVICEID - ADDR 0x00 | Name | Bit# | R/W | Default | Description | |----------|------|-----|---------|---------------| | DEVICEID | 3:0 | R | 0x1 | 0001 = PF3001 | | Unused | 7:4 | _ | 0x3 | Unused | #### Table 74. Register SILICON REV- ADDR 0x03 | Name | Bit # | R/W | Default | Description | |-----------------|-------|-----|---------|---------------------------------------------------------------------| | METAL_LAYER_REV | 3:0 | R | 0x0 | Represents the metal mask revision Pass 0.0 = 0000 Pass 0.15 = 1111 | | FULL_LAYER_REV | 7:4 | R | 0x1 | Represents the full mask revision Pass 1.0 = 0001 Pass 15.0 = 1111 | #### Table 75. Register FABID - ADDR 0x04 | Name | Bit# | R/W | Default | Description | |--------|------|-----|---------|----------------------------------------------------------------------| | FIN | 1:0 | R | 0b00 | Allows for characterizing different options within the same reticule | | FAB | 3:2 | R | 0b00 | Represents the wafer manufacturing facility | | Unused | 7:4 | R | 0b0000 | Unused | ## 6.6.5.2 Embedded memory There are four register banks of general purpose embedded memory to store critical data. The data written to MEMA[7:0], MEMB[7:0], MEMC[7:0], and MEMD[7:0] is maintained by the coin cell when the main battery is deeply discharged, removed, or contact-bounced. The contents of the embedded memory are reset by COINPORB. The banks can be used for any system need for bit retention with coin cell backup. Table 76. Register MEMA ADDR 0x1C | Name | Bit# | R/W | Default | Description | |------|------|-----|---------|---------------| | MEMA | 7:0 | R/W | 0x00 | Memory bank A | ### Table 77. Register MEMB ADDR 0x1D | Name | Bit # | R/W | Default | Description | |------|-------|-----|---------|---------------| | MEMB | 7:0 | R/W | 0x00 | Memory bank B | ### Table 78. Register MEMC ADDR 0x1E | Name | Bit# | R/W | Default | Description | |------|------|-----|---------|---------------| | MEMC | 7:0 | R/W | 0x00 | Memory bank C | #### PF3001 Table 79. Register MEMD ADDR 0x1F | Name | Bit# | R/W | Default | Description | |------|------|-----|---------|---------------| | MEMD | 7:0 | R/W | 0x00 | Memory bank D | ## 6.6.5.3 Register descriptions This section describes all the PF3001 registers and their individual bits. Address order is as listed in Register map. ## 6.6.5.3.1 Interrupt status register 0 (INTSTAT0) INSTAT0 is one of the four status interrupt registers. This register contains six status flags. Write a logic 1 to clear a flag. Table 80. Status interrupt register 0 (INTSTAT0) Table 81. INTSTAT0 field descriptions | Field | Description | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5<br>THERM130I | <ul> <li>130 °C thermal interrupt bit — THERM130 is set to 1 when the THERM130 threshold specified in is crossed in either direction (bidirectional). This flag can only be cleared by writing a 1. Writing a 0 has no effect.</li> <li>Die temperature has not crossed THERM130 threshold.</li> <li>Die temperature has crossed THERM130 threshold.</li> </ul> | | 4<br>THERM125I | 125 °C thermal interrupt bit — THERM125I is set to 1 when the THERM125 threshold specified in is crossed in either direction (bidirectional). This flag can only be cleared by writing a 1. Writing a 0 has no effect. Die temperature has not crossed THERM125 threshold. Die temperature has crossed THERM125 threshold. | | 3<br>THERM120I | 120 °C thermal interrupt bit — THERM120I is set to 1 when the THERM120 threshold specified in is crossed in either direction (bidirectional). This flag can only be cleared by writing a 1. Writing a 0 has no effect. O Die temperature has not crossed THERM120 threshold. Die temperature has crossed THERM120 threshold. | | 2<br>THERM110I | 110 °C thermal interrupt bit — THERM110I is set to 1 when the THERM110 threshold specified in is crossed in either direction (bi-directional). This flag can only be cleared by writing a 1. Writing a 0 has no effect. O Die temperature has not crossed THERM110 threshold. 1 Die temperature has crossed THERM110 threshold. | | 1<br>LOWVINI | Low-voltage interrupt bit — LOWVINI is set to 1 when a low-voltage event occurs on VIN. This flag can only be cleared by writing a 1. Writing a 0 has no effect. 0 V <sub>IN</sub> > 2.7 V (typical) 1 V <sub>IN</sub> < 2.7 V (typical) | | 0<br>PWRONI | Power on interrupt bit —PWRONI is set to 1 when the turn on event occurs. This flag can only be cleared by writing a 1. Writing a 0 has no effect. O Power on has not occurred. Power on has occurred. | PF3001 ## 6.6.5.3.2 Interrupt status mask register 0 (INTMASK0) INTMASK0 is the mask register for the status interrupt register INTSTAT0. Write a logic 0 to a bit to unmask the corresponding interrupt. When unmasked, the corresponding interrupt state is reflected on the INTB pin. Table 82. Interrupt status mask register 0 (INTMASK0) Table 83. INTMASK0 field descriptions | Field | Description | |----------------|-----------------------------------------------------------------------------| | 5<br>THERM130M | 130 °C thermal interrupt mask bit 0 THERM130I Unmasked 1 THERM130I Masked | | 4<br>THERM125M | 125 °C thermal interrupt mask bit 0 THERM125I Unmasked 1 THERM125I Masked | | 3<br>THERM120M | 120 °C thermal interrupt mask bit 0 THERM120I Unmasked 1 THERM120I Masked | | 2<br>THERM110M | 110 °C thermal interrupt mask bit 0 THERM110I Unmasked 1 THERM110I Masked | | 1<br>LOWVINM | Low-voltage interrupt mask bit 0 LOWVINI Unmasked 1 LOWVINI Masked | | 0<br>PWRONM | Power on interrupt mask bit 0 PWRONI Unmasked 1 PWRONI Masked | PF3001 ## 6.6.5.3.3 Interrupt sense register 0 (INTSENSE0) This register has seven read-only sense bits. These sense bits reflects the actual state of the corresponding function. ### Table 84. Interrupt sense register 0 (INTSENSE0) #### Access: User read-only (48) Address: 0x07 functional page 6 2 7 5 3 1 0 **ICTEST2S** THERM130S THERM125S THERM120S THERM110S **LOWVINS PWRONS** R W X <sup>(51)</sup> X (52) X (51) X (51) X <sup>(50)</sup> X (49) Default 0 X (51) = Unimplemented or Reserved #### Notes - 48. Read: Anytime - 49. Default value depends on the initial PWRON pin state. - 50. Default value depends on the initial VIN voltage. - 51. Default value depends on the initial temperature of the die. - 52. Default value depends on the initial ICTEST2 pin state. #### Table 85. INTSENSE0 field descriptions | Field | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ICTEST2S | VDDOTP voltage sense bit 0 ICTEST2 grounded. 1 ICTEST2 to VCOREDIG or greater. | | 5<br>THERM130S | 130 °C thermal interrupt sense bit 0 Die temperature below THERM130 threshold. 1 Die temperature above THERM130 threshold. | | 4<br>THERM125S | 125 °C thermal interrupt sense bit 0 Die temperature below THERM125 threshold. 1 Die temperature has crossed THERM125 threshold. | | 3<br>THERM120S | 120 °C thermal interrupt sense bit 0 Die temperature below THERM120 threshold. 1 Die temperature has crossed THERM120 threshold. | | 2<br>THERM110S | 110 °C thermal interrupt sense bit 0 Die temperature below THERM110 threshold. 1 Die temperature has crossed THERM110 threshold. | | 1<br>LOWVINS | Low-voltage interrupt sense bit 0 V <sub>IN</sub> > 2.7 V (typical) 1 V <sub>IN</sub> < 2.7 V (typical) | | 0<br>PWRONS | Power on interrupt sense bit 0 PWRON low. 1 PWRON high. | #### 6.6.5.3.4 Interrupt status register 1 (INTSTAT1) INSTAT1 is one of the three status interrupt registers. This register contains three status flags. Write a logic 1 to clear a flag. Table 86. Status interrupt register 1 (INTSTAT1) Write: Anytime Table 87. INTSTAT1 field descriptions | Field | Description | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4<br>SW3FAULTI | SW3 overcurrent interrupt bit — SW3FAULTI is set to 1 when the SW3 regulator is in current limit protection. This flag can only be cleared by writing a 1. Writing a 0 has no effect. SW3 in normal operation SW3 above current limit | | 3<br>SW2FAULTI | SW2 overcurrent interrupt bit — SW2FAULTI is set to 1 when the SW2 regulator is in current limit protection. This flag can only be cleared by writing a 1. Writing a 0 has no effect. SW2 in normal operation SW2 above current limit | | 0<br>SW1FAULTI | SW1 overcurrent interrupt bit — SW1FAULTI is set to 1 when the SW1 regulator is in current limit protection. This flag can only be cleared by writing a 1. Writing a 0 has no effect. SW1 in normal operation SW1 above current limit | #### 6.6.5.3.5 Interrupt status mask register 1 (INTMASK1) INTMASK1 is the mask register for the status interrupt register INTSTAT1. Write a logic 0 to a bit to unmask the corresponding interrupt. When unmasked, the corresponding interrupt state is reflected on the INTB pin. Table 88. Interrupt status mask register 1 (INTMASK1) Write: Anytime PF3001 Table 89. INTMASK1 field descriptions | Field | Description | |----------------|------------------------------------------------------------------------------| | 4<br>SW3FAULTM | SW3 overcurrent interrupt mask bit 0 SW3FAULTI Unmasked 1 SW3FAULTI Masked | | 3<br>SW2FAULTM | SW2 overcurrent interrupt mask bit 0 SW2FAULTI Unmasked 1 SW2FAULTI Masked | | 0<br>SW1FAULTM | SW1 overcurrent interrupt mask bit 0 SW1FAULTI Unmasked 1 SW1FAULTI Masked | ## 6.6.5.3.6 Interrupt sense register 1 (INTSENSE1) This register has three read-only sense bits. These sense bits reflect the actual state of the corresponding function. Table 90. Interrupt sense register 1 (INTSENSE1) Notes 55. Read: Anytime 56. Default value depends on the regulator initial state Table 91. INTSENSE1 field descriptions | Field | Description | |----------------|---------------------------------------------------------------------------------| | 4<br>SW3FAULTS | SW3 overcurrent sense bit 0 SW3 in normal operation 1 SW3 above current limit | | 3<br>SW2FAULTS | SW2 overcurrent sense bit 0 SW2 in normal operation 1 SW2 above current limit | | 0<br>SW1FAULTS | SW1 overcurrent sense bit 0 SW1 in normal operation 1 SW1 above current limit | ### 6.6.5.3.7 Interrupt status register 3 (INTSTAT3) INSTAT3 is one of the status interrupt registers. This register contains a status flag. Write a logic 1 to clear a flag. Table 92. Status interrupt register 3 (INTSTAT3) Table 93. INTSTAT3 field descriptions | Field | Description | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2<br>VPWROVI | VPWR overvoltage interrupt bit — High when overvoltage event is detected in the front-end LDO circuit. This flag can only be cleared by writing a 1. Writing a 0 has no effect. VPWR in normal operation range. VPWR in overvoltage range. | | ## 6.6.5.3.8 Interrupt status mask register 3 (INTMASK3) INTMASK3 is the mask register for the status interrupt register INTSTAT3. Write a logic 0 to a bit to unmask the corresponding interrupt. When unmasked, the corresponding interrupt state is reflected on the INTB pin. Table 94. Interrupt status mask register 3 (INTMASK3) Table 95. INTMASK3 field descriptions | Field | Description | |--------------|---------------------------------------------------------------------------| | 2<br>VPWROVM | VPWR overvoltage interrupt mask bit 0 VPWROVI Unmasked 1 VPWROVI Masked | #### PF3001 #### 6.6.5.3.9 Interrupt sense register 3 (INTSENSE3) This register has a read-only sense bit. This sense bit reflects the actual state of the corresponding function. ### Table 96. Interrupt sense register 3 (INTSENSE3) Table 97. INTSENSE3 field descriptions | Field | Description | |--------------|---------------------------------------------------------------------------------------------------| | 2<br>VPWROVS | VPWR overvoltage interrupt sense bit VPWR in normal operation range. VPWR in overvoltage range. | #### 6.6.5.3.10 Interrupt status register 4 (INTSTAT4) INSTAT4 is one of the status interrupt registers. This register contains six status flags. Write a logic 1 to clear a flag. Table 98. Status interrupt register 4 (INTSTAT4) Notes 60. Read: Anytime Write: Anytime PF3001 Table 99. INTSTAT4 field descriptions | Field | Description | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5<br>VLDO4FAULTI | VLDO4 overcurrent interrupt bit — VLDO4FAULTI is set to 1 when the VLDO4 regulator is in current limit protection. This flag can only be cleared by writing a 1. Writing a 0 has no effect. VLDO4 in normal operation VLDO4 above current limit | | 4<br>VLDO3FAULTI | VLDO3 overcurrent interrupt bit — VLDO3FAULTI is set to 1 when the VLDO3 regulator is in current limit protection. This flag can only be cleared by writing a 1. Writing a 0 has no effect. ULDO3 in normal operation VLDO3 above current limit | | 3<br>V33FAULTI | V33 overcurrent interrupt bit — V33FAULTI is set to 1 when the V33 regulator is in current limit protection. This flag can only be cleared by writing a 1. Writing a 0 has no effect. 0 V33 in normal operation 1 V33 above current limit | | 2<br>VCC_SDFAULTI | VCC_SD overcurrent interrupt bit — VCC_SDFAULTI is set to 1 when the VCC_SD regulator is in current limit protection. This flag can only be cleared by writing a 1. Writing a 0 has no effect. 0 VCC_SD in normal operation 1 VCC_SD above current limit | | 1<br>VLDO2FAULTI | VLDO2 overcurrent interrupt bit — VLDO2FAULTI is set to 1 when the VLDO2 regulator is in current limit protection. This flag can only be cleared by writing a 1. Writing a 0 has no effect. VLDO2 in normal operation range. VLDO2 above current limit | | 0<br>VLDO1FAULTI | VLDO1 overcurrent interrupt bit — VLDO1FAULTI is set to 1 when the VLDO1 regulator is in current limit protection. This flag can only be cleared by writing a 1. Writing a 0 has no effect. 0 VLDO1 in normal operation range. 1 VLDO1 above current limit | ## 6.6.5.3.11 Interrupt status mask register 4 (INTMASK4) INTMASK4 is the mask register for the status interrupt register INTSTAT4. Write a logic 0 to a bit to unmask the corresponding interrupt. When unmasked, the corresponding interrupt state is reflected on the INTB pin. Table 100. Interrupt status mask register 4 (INTMASK4) Notes 61. Read: Anytime Write: Anytime PF3001 Table 101. INTMASK4 field descriptions | Field | Description | |-------------------|-------------------------------------------------------------------------------------| | 5<br>VLDO4FAULTM | VLDO4 overcurrent interrupt mask bit 0 VLDO4FAULTI Unmasked 1 VLDO4FAULTI Masked | | 4<br>VLDO3FAULTM | VLDO3 overcurrent interrupt mask bit 0 VLDO3FAULTI Unmasked 1 VLDO3FAULTI Masked | | 3<br>V33FAULTM | V33 overcurrent interrupt mask bit 0 V33FAULTI Unmasked 1 V33FAULTI Masked | | 2<br>VCC_SDFAULTM | VCC_SD overcurrent interrupt mask bit 0 VCC_SDFAULTI Unmasked 1 VCC_SDFAULTI Masked | | 1<br>VLDO2FAULTM | VLDO2 overcurrent interrupt mask bit 0 VLDO2FAULTI Unmasked 1 VLDO2FAULTI Masked | | 0<br>VLDO1FAULTM | VLDO1 overcurrent interrupt mask bit 0 VLDO1FAULTI Unmasked 1 VLDO1FAULTI Masked | ## 6.6.5.3.12 Interrupt sense register 4 (INTSENSE4) This register has read-only sense bits. These sense bits reflect the actual state of the corresponding function. Table 102. Interrupt sense register 4 (INTSENSE4) Notes 62. Read: Anytime 63. Default value depends on the regulator initial state PF3001 Table 103. INTSENSE4 field descriptions | Field | Description | |-----------------------|----------------------------------------------------------------------------------------| | 5<br>VLDO4FAULTS | VLDO4 overcurrent sense bit 0 VLDO4 in normal operation 1 VLDO4 above current limit | | 4<br>VLDO3FAULTS | VLDO3 overcurrent sense bit 0 VLDO3 in normal operation 1 VLDO3 above current limit | | 3<br>V33FAULTS | V33 overcurrent sense bit 0 V33 in normal operation 1 V33 above current limit | | 2<br>VCC_SDFAULT<br>S | VCC_SD overcurrent sense bit 0 VCC_SD in normal operation 1 VCC_SD above current limit | | 1<br>VLDO2FAULTS | VLDO2 overcurrent sense bit 0 VLDO2 in normal operation 1 VLDO2 above current limit | | 0<br>VLDO1FAULTS | VLDO1 overcurrent sense bit 0 VLDO1 in normal operation 1 VLDO1 above current limit | # 6.6.5.3.13 Coin cell control register (COINCTL) This register is used to control the coin cell charger. Table 104. Coin cell control register (COINCTL) Notes Read: Anytime 64. Write: Anytime Table 105. COINCTL field descriptions | Field | Description | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>COINCHEN | Coin cell charger enable bit Coin Cell charger disabled. Coin Cell charger enabled. | | 2:0<br>VCOIN | Coin cell charger output voltage selection — This field is used to set the coin cell charging voltage from 2.50 V to 3.30 V. See Table 55 for all options selectable through these bits. | PF3001 ## 6.6.5.3.14 Power control register (PWRCTL) ### Table 106. Power control register (PWRCTL) Table 107. PWRCTL field descriptions | Field | Description | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>REGSCPEN | Short-circuit protection enable bit — When REGSCPEN is set to 1, whenever a current limit event occurs on a LDO regulator, this regulator is shutdown. O Short-circuit protection disabled Short-circuit protection enabled | | 1<br>PWRONRSTEN | PWRON reset enable bit — When set to 1, the PF3001 can enter OFF mode when the PWRON pin is held low for 4 seconds or longer. See PWRON Pin section for details. 0 Disallow OFF mode after PWRON held low 1 Allow OFF mode after PWRON held low | | 0<br>RESTARTEN | Restart enable bit — When set to 1, the PF3001 restarts automatically after a power off event generated by the PWRON (held low for 4 seconds or longer) when PWR_CFG bit = 1. 0 Automatic restart disabled. 1 Automatic restart enabled. | ## 6.6.5.3.15 Embedded memory register A (MEMA) ### Table 108. Embedded memory register A (MEMA) ### Table 109. MEMA field descriptions | Field | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>MEMA | <b>Memory bank A</b> — This register is maintained in case of a main battery loss as long as the coin cell is present. The contents of the embedded memory are reset by COINPORB. | PF3001 ## 6.6.5.3.16 Embedded memory register B (MEMB) Table 110. Embedded memory register B (MEMB) Table 111. MEMB field descriptions | Field | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>MEMB | <b>Memory bank B</b> — This register is maintained in case of a main battery loss as long as the coin cell is present. The contents of the embedded memory are reset by COINPORB. | # 6.6.5.3.17 Embedded memory register C (MEMC) Table 112. Embedded memory register C (MEMC) Table 113. MEMC field descriptions | Field | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>MEMC | <b>Memory bank C</b> — This register is maintained in case of a main battery loss as long as the coin cell is present. The contents of the embedded memory are reset by COINPORB. | #### **Embedded memory register D (MEMD)** 6.6.5.3.18 Table 114. Embedded memory register D (MEMD) Table 115. MEMD field descriptions | Field | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>MEMD | <b>Memory bank D</b> — This register is maintained in case of a main battery loss as long as the coin cell is present. The contents of the embedded memory are reset by COINPORB. | ## SW1 voltage control register (SW1VOLT) This register is used to set the output voltage of the SW1 regulator in normal operation. Table 116. SW1 voltage control register (SW1VOLT) 70. Read: Anytime Write: Anytime Default value depends on OTP content. ### Table 117. SW1VOLT field descriptions | Field | Description | |------------|----------------------------------------| | 4:0<br>SW1 | SW1 output voltage — Refer to Table 40 | ## 6.6.5.3.20 SW1 switching mode selector register (SW1MODE) This register is used to set the switching mode of the SW1 regulator. Table 118. SW1 switching mode selector register (SW1MODE) Notes 72. Read: Anytime Write: Anytime 73. Default value depends on start-up sequence. Table 119. SW1MODE field descriptions | Field | Description | |----------------|-------------------------------------------------| | 3:0<br>SW1MODE | SW1 switching mode selector — Refer to Table 36 | ## 6.6.5.3.21 SW1 configuration register (SW1CONF) This register is used to configure DVS, switching frequency, phase and current limit settings of the SW1 regulator. Table 120. SW1 configuration register (SW1CONF) Notes 74. Read: Anytime Write: Anytime 75. Default value depends on OTP content. Table 121. SW1CONF field descriptions | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------| | 5:4<br>SW1PHASE | SW1 phase clock bit— SW1PHASE is used to set the phase clock for SW1. Refer to Table 37. | | 3:2<br>SW1FREQ | SW1 switching frequency— SW1PHASE is used to set the desired switching frequency for SW1. Refer to Table 39. | | 0<br>SW1ILIM | SW1 current limiter bit— This bit configures the current limit for SW1. 0 2.75 A (typ). 1 2.0 A (typ). | #### PF3001 ## 6.6.5.3.22 SW2 voltage control register (SW2VOLT) This register is used to set the output voltage of the SW2 regulator in normal operation. Table 122. SW2 voltage control register (SW2VOLT) Notes 76. Read: Anytime Write: Anytime 77. Default value depends on start-up sequence. Table 123. SW2VOLT field descriptions | Fie | eld | Description | |----------|----------|-----------------------------------------| | 4:<br>SV | :0<br>W2 | SW2 output voltage — Refer to Table 42. | ## 6.6.5.3.23 SW2 switching mode selector register (SW2MODE) This register is used to set the switching mode of the SW2 regulator. Table 124. SW2 switching mode selector register (SW2MODE) Notes 78. Read: Anytime Write: Anytime 79. Default value depends on start-up sequence. ### Table 125. SW2MODE field descriptions | Field | Description | |----------------|--------------------------------------------------| | 3:0<br>SW2MODE | SW2 switching mode selector — Refer to Table 36. | PF3001 ## 6.6.5.3.24 SW2 configuration register (SW2CONF) This register is used to configure DVS, switching frequency, phase and current limit settings of the SW2 regulator. #### Table 126. SW2 configuration register (SW2CONF) Notes 80. Read: Anytime Write: Anytime 81. Default value depends on OTP content. ### Table 127. SW2CONF field descriptions | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------| | 5:4<br>SW2PHASE | SW2 phase clock bit— SW2PHASE is used to set the phase clock for SW2. Refer to Table 37. | | 3:2<br>SW2FREQ | SW2 switching frequency— SW2PHASE is used to set the desired switching frequency for SW2. Refer to Table 39. | | 0<br>SW2ILIM | SW2 current limiter bit— This bit configures the current limit for SW2. 0 2.75 A (typ). 1 2.0 A (typ). | ## 6.6.5.3.25 SW3 voltage control register (SW3VOLT) This register is used to set the output voltage of the SW3 regulator in normal operation. ## Table 128. SW3 voltage control register (SW3VOLT) Notes 82. Read: Anytime Write: Anytime 83. Default value depends on start-up sequence. ### Table 129. SW3VOLT field descriptions | Field | Description | |------------|-----------------------------------------| | 4:0<br>SW3 | SW3 output voltage — Refer to Table 44. | #### PF3001 ## 6.6.5.3.26 SW3 switching mode selector register (SW3MODE) This register is used to set the switching mode of the SW3 regulator. Table 130. SW3 switching mode selector register (SW3MODE) Notes 84. Read: Anytime Write: Anytime 85. Default value depends on start-up sequence. Table 131. SW3MODE field descriptions | Field | Description | |----------------|--------------------------------------------------| | 3:0<br>SW3MODE | SW3 switching mode selector — Refer to Table 36. | ## 6.6.5.3.27 SW3 configuration register (SW3CONF) This register is used to configure DVS, switching frequency, phase and current limit settings of the SW3 regulator. Table 132. SW3 configuration register (SW3CONF) Notes 86. Read: Anytime Write: Anytime 87. Default value depends on OTP content. Table 133. SW3CONF field descriptions | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------| | 5:4<br>SW3PHASE | SW3 phase clock bit— SW3PHASE is used to set the phase clock for SW3. Refer to Table 37. | | 3:2<br>SW3FREQ | SW3 switching frequency— SW3PHASE is used to set the desired switching frequency for SW3. Refer to Table 39. | | 0<br>SW3ILIM | SW3 current limiter bit— This bit configures the current limit for SW3. 0 3.0 A (typ). 1 2.25 A (typ). | PF3001 ## 6.6.5.3.28 VSNVS control register (VSNVSCTL) This register is used to control the VSNVS supply operation. Table 134. VSNVS control register (VSNVSCTL) Notes 88. Read: Anytime Write: Anytime 89. Default value depends on start-up sequence. ### Table 135. VSNVSCTL field descriptions | Field | Description | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0<br>VSNVSVOLT | VSNVS output voltage configuration— VSNVSVOLT is used to configure the VSNVS output voltage. Values below ar typical voltages. 000 = RSVD 001 = RSVD 010 = RSVD 100 = RSVD 101 = RSVD 101 = RSVD 111 = RSVD | ## 6.6.5.3.29 VLDO1 control register (VLDO1CTL) This register is used to configure output voltage, normal mode operation of the VLDO1 regulator. Table 136. VLDO1 control register (VLDO1CTL) Notes 90. Read: Anytime Write: Anytime 91. Default value depends on start-up sequence. #### PF3001 Table 137. VLDO1CTL field descriptions | Field | Description | |--------------|-----------------------------------------------------------------------------------------------------------------| | 4<br>VLDO1EN | VLDO1 enable bit — VLDO1EN is used to enable or disable the VLDO1 regulator. 0 VLDO1 disabled 1 VLDO1 enabled | | 3:0<br>VLDO1 | VLDO1 output voltage configuration— Refer to Table 47. | ## 6.6.5.3.30 VLDO2 control register (VLDO2CTL) This register is used to configure output voltage, normal mode operation of the VLDO2 regulator. Table 138. VLDO2 control register (VLDO2CTL) Notes 92. Read: Anytime Write: Anytime 93. Default value depends on start-up sequence. Table 139. VLDO2CTL field descriptions | Field | Description | |--------------|-----------------------------------------------------------------------------------------------------------------| | 4<br>VLDO2EN | VLDO2 enable bit — VLDO2EN is used to enable or disable the VLDO2 regulator. 0 VLDO2 Disabled 1 VLDO2 Enabled | | 3:0<br>VLDO2 | VLDO2 output voltage configuration— Refer to Table 47. | ## 6.6.5.3.31 VCC\_SD control register (VCC\_SDCTL) This register is used to configure output voltage, Normal mode operation of the VCC\_SD regulator. Table 140. CC\_SD control register (VCC\_SDCTL) Notes 94. Read: Anytime Write: Anytime 95. Default value depends on start-up sequence. ### Table 141. VCC\_SDCTL field descriptions | Field | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------| | 4<br>VCC_SDEN | VCC_SD enable bit — VCC_SDEN is used to enable or disable the VCC_SD regulator. 0 VCC_SD Disabled 1 VCC_SD Enabled | | 1:0<br>VCC_SD | VCC_SD output voltage configuration— Refer to Table 50. | ## 6.6.5.3.32 V33 control register (V33CTL) This register is used to configure output voltage, normal mode operation of the V33 regulator. Table 142. V33 control register (V33CTL) Notes 96. Read: Anytime Write: Anytime 97. Default value depends on start-up sequence. ## Table 143. V33CTL field descriptions | Field | Description | |------------|---------------------------------------------------------------------------------------------------------| | 4<br>V33EN | V33 enable bit — V33EN is used to enable or disable the VLDO2 regulator. 0 V33 Disabled 1 V33 Enabled | | 1:0<br>V33 | V33 output voltage configuration— Refer to Table 49. | #### PF3001 ### 6.6.5.3.33 VLDO3 control register (VLDO3CTL) This register is used to configure output voltage, normal mode operation of the VLDO3 regulator. Table 144. VLDO3 control register (VLDO3CTL) Notes 98. Read: Anytime Write: Anytime 99. Default value depends on start-up sequence. #### Table 145. VLDO3CTL field descriptions | Field | Description | |--------------|-----------------------------------------------------------------------------------------------------------------| | 4<br>VLDO3EN | VLDO3 enable bit — VLDO3EN is used to enable or disable the VLDO3 regulator. 0 VLDO3 Disabled 1 VLDO3 Enabled | | 3:0<br>VLDO3 | VLDO3 output voltage configuration— Refer to Table 48. | ### 6.6.5.3.34 VLDO4 control register (VLDO4CTL) This register is used to configure output voltage, normal mode operation of the VLDO4 regulator. Table 146. VLDO4 control register (VLDO4CTL) Notes 100. Read: Anytime Write: Anytime 101. Default value depends on start-up sequence. #### Table 147. VLDO4CTL field descriptions | Field | Description | |--------------|-----------------------------------------------------------------------------------------------------------------| | 4<br>VLDO4EN | VLDO4 enable bit — VLDO4EN is used to enable or disable the VLDO4 regulator. 0 VLDO4 Disabled 1 VLDO4 Enabled | | 3:0<br>VLDO4 | VLDO4 output voltage configuration— Refer to Table 48. | PF3001 # 6.6.5.3.35 Page selection register This register is used to access the extended register pages. Table 148. Page selection register Table 149. Page register field descriptions | Field | Description | |-------|--------------------------------------------------------------------------------| | 3:0 | Register page selection — The PAGE field is used to select the register pages. | | PAGE | 0000 Functional page selected | ### 6.6.6 Register map The register map is only one page and its addresses and data fields are each eight bits wide. This page registers 0x00 to 0x7F are referred to as "functional". Registers missing in the sequence are reserved; reading from them returns a value 0x00, and writing to them has no effect. The contents of all registers are given in the tables defined in this chapter; each table is structure as follows: Name: Name of the bit Bit #: The bit location in the register (7-0) R/W: Read/Write access and control - · R is read-only access - · R/W is read and write access - RW1C is read and write access with write 1 to clear Reset: Reset signals are color coded based on the following legend. | Bits reset by SC and VCOREDIG_PORB | |---------------------------------------| | Bits reset by PWRON or loaded default | | Bits reset by DIGRESETB | | Bits reset by PORB or RESETBMCU | | Bits reset by VCOREDIG_PORB | | Bits reset by POR or OFFB | Default: The value after reset, as noted in the default column of the memory map. - · Fixed defaults are explicitly declared as 0 or 1. - "X" corresponds to Read/Write bits initialized at start-up. Bits are subsequently I<sup>2</sup>C modifiable, when their reset has been released. "X", may also refer to bits which may have other dependencies. For example, some bits may depend on the version of the IC, or a value from an analog block, for instance the sense bits for the interrupts. ### 6.6.6.1 Register map Table 150. Functional page | | | | | BITS[7:0] | | | | | | | | |-----|------------------|--------|---------------|-----------|-----------|------------|-----------|-----------|-----------|-------------|-----------| | Add | Register<br>Name | R/W | Default | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 00 | DeviceID | R | 8'b0011 0000 | - | - | - | - | | DEVICE | ID [3:0] | | | 00 | Deviceib | K | 0.00011_0000 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | 03 | SILICONREVI | R | 8'b0001_0000 | | FULL_LAYE | R_REV[3:0] | | | METAL_LAY | ER_REV[3:0] | | | 03 | D | IX. | 100001_0000 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | 04 | FABID | R | 8'b0000_00000 | - | - | - | - | FAB | [1:0] | FIN | 1:0] | | 04 | TABID | K | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 05 | INTSTAT0 | RW1C | 8'b0000 0000 | - | - | THERM130I | THERM125I | THERM120I | THERM110I | LOWVINI | PWRONI | | 03 | INTOTATO | TWIO | 0.0000_0000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 06 | INTMASK0 | R/W | 8'b0011 1111 | - | - | THERM130M | THERM125M | THERM120M | THERM110M | LOWVINM | PWRONM | | 00 | INTIVIASKO | FC/ VV | 800011_1111 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | 07 | INTSENSE0 | R | 9!b00vv vvvv | ICTEST2S | ICTESTS | THERM130S | THERM125S | THERM120S | THERM110S | LOWVINS | PWRONS | | 07 | INTSENSEO | K | 8'b00xx_xxxx | 0 | 0 | х | х | х | х | х | х | | 08 | INTSTAT1 | RW1C | 8'b0000_0000 | - | - | - | SW3FAULTI | SW2FAULTI | - | - | SW1FAULTI | | 00 | MISIAII | IXWIO | 0.00000_00000 | 0 | 0 | 0 | 0 | 0 | х | 0 | 0 | PF3001 Table 150. Functional page (continued) | | | | | BITS[7:0] | | | | | | | | |-----|------------------|------|--------------|-----------|---|-----------------|-----------------|---------------|------------------|-----------------|-----------------| | Add | Register<br>Name | R/W | Default | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 09 | INTMASK1 | R/W | 8'b0111_1111 | - | - | - | SW3FAULTM | SW2FAULTM | - | - | SW1FAULTM | | 03 | INTIMACITI | 1000 | 000111_1111 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0A | INTSENSE1 | R | 8'b0xxx_xxxx | 1 | - | i | SW3FAULTS | SW2FAULTS | - | - | SW1FAULTS | | 071 | INTOLNOLI | | O BOXXX_XXXX | 0 | x | х | x | x | x | x | x | | 0E | INTSTAT3 | RW1C | 8'b0000 0000 | - | - | - | - | - | VPWROVI | - | - | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0F | INTMASK3 | R/W | 8'b1100_0101 | _ | - | - | - | - | VPWROVI | - | - | | | | | _ | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | 10 | INTSENSE3 | R | 8'b0000_000x | - | - | - | - | - | VPWROVS | - | - | | | | | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | х | | 11 | INTSTAT4 | RW1C | 8'b0000_0000 | - | - | VLDO4FAULTI | VLDO3FAULTI | V33FAULTI | VCC_SDFAUL<br>TI | VLDO2FAULTI | VLDO1FAULTI | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 12 | INTMASK4 | R/W | 8'b0011_1111 | - | - | VLDO4<br>FAULTM | VLDO3<br>FAULTM | V33<br>FAULTM | VCC_SDFAUL<br>TM | VLDO2FAULT<br>M | VLDO1FAULT<br>M | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | 13 | INTSENSE4 | R | 8'b00xx_xxxx | - | _ | VLDO4<br>FAULTS | VLDO3<br>FAULTS | V33<br>FAULTS | VCC_SD<br>FAULTS | VLDO2<br>FAULTS | VLDO1<br>FAULTS | | | | | | 0 | 0 | х | х | х | х | х | х | | 1A | COINCTL | R/W | 8'b0000_0000 | - | - | - | - | COINCHEN | | VCOIN[2:0] | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1B | PWRCTL | R/W | 8'b0001_0000 | REGSCPEN | - | | - | PWRONB | DBNC[1:0] | PWRONRSTE<br>N | RESTARTEN | | | | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | 1C | MEMA | R/W | 8'b0000_0000 | | | | MEM | A[7:0] | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1D | MEMB | R/W | 8'b0000_0000 | | | | MEM | B[7:0] | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1E | MEMC | R/W | 8'b0000_0000 | | | | MEM | C[7:0] | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1F | MEMD | R/W | 8'b0000_0000 | | | | MEM | D[7:0] | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 20 | SW1VOLT | R/W | 8'b000x_xxxx | - | - | - | | | SW1[4:0] | | | | | | | | 0 | 0 | 0 | - | - | - | - | - | | 21 | SW1STBY | R/W | 8'b000x_xxxx | - | - | - | - | - | - | - | - | | | | | | 0 | 0 | 0 | - | - | - | - | - | | 22 | SW10FF | R/W | 8'b000x_xxxx | - | - | - | - | - | - | - | - | | | 5.1.15.1 | | <u></u> | 0 | 0 | 0 | _ | _ | _ | _ | _ | | 23 | SW1MODE | R/W | 8'b0000_xxxx | - | - | - | - | | SW1M0 | DDE[3:0] | | | | OTT.MODE | | 0 20000_2222 | 0 | 0 | 0 | х | - | - | - | - | Table 150. Functional page (continued) | | | | | BITS[7:0] | | | | | | | | |-----|------------------|------|--------------|-----------|--------|---------------|--------------|--------|---------------|-------------|---------| | Add | Register<br>Name | R/W | Default | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 24 | SW1CONF | R/W | 8'bxx00_xxx0 | ı | _ | SW1PH | ASE[1:0] | SW1FF | REQ[1:0] | - | SW1ILIM | | 24 | OWICOIN | 1000 | 0.0000_000 | х | х | 0 | 0 | х | х | х | 0 | | 2E | RSVD | R/W | 8'b0000_0000 | ı | - | - | | | - | | _ | | | 1.2.2 | | | x | х | х | х | х | х | х | х | | 2F | RSVD | R/W | 8'b0000_0000 | - | - | - | | | - | | | | | | | | Х | х | х | х | х | х | х | х | | 30 | RSVD | R/W | 8'b0000_0000 | - | - | - | | T | - | 1 | 1 | | | | | | х | х | х | х | х | х | х | х | | 31 | RSVD | R/W | 8'b0001_0000 | - | - | - | - | | T | -<br>- | 1 | | | | | | Х | х | 0 | - | - | - | - | - | | 32 | RSVD | R/W | 8'bx100_0000 | - | - | | <del>-</del> | , | -<br>1 | - | - | | | | | | Х | - | х | х | - | - | х | х | | 35 | SW2VOLT | R/W | 8'b0xxx_0110 | - | - | - | - | SW2_HL | | SW2[2:0] | ı | | | | | | 0 | х | х | х | - | - | - | _ | | 36 | SW2STBY | R/W | 8'b0xxx_xxxx | - | _ | - | - | - | - | - | - | | | | | | 0 | х | х | х | х | х | х | х | | 37 | SW2OFF | R/W | 8'b0xxx_xxxx | - | - | - | | - | - | - | | | | | | | 0 | х | х | х | х | X | X | × | | 38 | SW2MODE | R/W | 8'b0010_1000 | - | - | - | - | 4 | T | ODE[3:0] | T . | | | | | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 39 | SW2CONF | R/W | 8'bxx01_xxx0 | - | - | | ASE[1:0] | | REQ[1:0] | - | SW2ILIM | | | | | | х | х | 0 | 1 | х | X | x<br>3[3:0] | 0 | | 3C | SW3VOLT | R/W | 8'b0xxx_1100 | - | - | - | - | | 1 | 1 | | | | | | | 0 | x _ | x<br>_ | x _ | - | - | - | _ | | 3D | RSVD | R/W | 8'b0xxx_1100 | 0 | | | | _ | | | | | | | | | | x<br>_ | x<br>_ | x _ | | - | - | _ | | 3E | RSVD | R/W | 8'b0xxx_1100 | 0 | × | _ | × | | _ | _ | _ | | | | | | _ | _ | 0 | _ | | | DDE[3:0] | _ | | 3F | SW3MODE | R/W | 8'b0011_1000 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | | | | | | _ | _ | | ASE[1:0] | | REQ[1:0] | _ | SW3ILIM | | 40 | SW3CONF | R/W | 8'bxx10_xxx0 | x | _ | 1 | 0 | - | - | 0 | 0 | | | | | | _ | | <u> </u><br>- | _ | | <u> </u><br>- | | | | 66 | RSVD | R/W | 8'b0xx0_0000 | 0 | х | х | 0 | х | x | x | х | | | | | | _ | _ | _ | _ | _ | _ | _ | _ | | 69 | RSVD | R/W | 8'b0xxx_xxx0 | 0 | x | x | х | х | х | х | x | | | | | | _ | _ | _ | - | _ | _ | _ | _ | | 6A | RSVD | R/W | 8'b000x_0000 | | | | | | | | | Table 150. Functional page (continued) | | | | | BITS[7:0] | | | | | | | | |------|------------------|------|---------------|-----------|---|---|----------|---|------------|---------------|---------| | Add | Register<br>Name | R/W | Default | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 6B | VSNVSCTL | R/W | 8'b0000 0110 | - | - | - | - | - | , | VSNVSVOLT[2:0 | ] | | U.S. | VOILVOOTE | 1077 | 0.0000_0110 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | 6C | VLDO1CTL | R/W | 8'b010x 1110 | - | - | - | VLDO1EN | | VLDC | 01[3:0] | | | 00 | VEDOTOTE | 1000 | 0 D0 10x_1110 | 0 | 0 | 0 | - | - | - | - | _ | | 6D | VLDO2CTL | R/W | 8'b000x_1000 | - | - | - | VLDO2EN | | VLDO2[3:0] | | | | OD | VEDOZOTE | 1000 | 8 B000X_1000 | 0 | 0 | 0 | - | - | - | - | _ | | 6E | VCC SDCTL | R/W | 8'b000x_xx10 | - | - | - | VCC_SDEN | - | - | VCC_S | SD[1:0] | | OL. | VCC_SDC1L | IVV | 0 0000X_XX10 | 0 | 0 | 0 | - | х | х | - | - | | 6F | V33CTL | R/W | 8'b000x_xx10 | - | - | - | V33EN | - | - | V33 | [1:0] | | OI . | VOSCIL | 1000 | 0 00000_xx10 | 0 | 0 | 0 | - | х | х | - | - | | 70 | VLDO3CTL | R/W | 8'b010x_0000 | - | - | - | VLDO3EN | | VLDC | 03[3:0] | | | 70 | VEDOSCIE | R/W | 8 D0 10X_0000 | 0 | 0 | 0 | - | - | - | - | - | | 71 | VLDO4CTL | R/W | 8'b000x xxxx | - | - | - | VLDO4EN | | VLDO4[3:0] | | | | /1 | VLDO4C1L | IVW | 0.0000x_xxxx | 0 | 0 | 0 | - | - | - | - | - | | 7F | RSVD | R/W | 8'b0000 0000 | - | - | - | | | - | | | | 7.5 | NOVD | IVV | 0.0000_0000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 7 Typical applications # 7.1 Application diagram Figure 26. Typical application schematic # 8 Bill of materials The following table provides a complete list of the recommended components on a full featured system using the PF3001 Critical components are provided with a recommended part number; but equivalent components may be used. Table 151. Bill of materials for -40 °C to 85 °C applications (103) | Value | Qty | Description | Part# | Manufacturer | Component/pin | |-------------|-----------------------------------------|-----------------------------------------|-------------------|---------------|--------------------------------------------------| | PMIC | | | | | | | N/A | 1 | Power management IC | PF3001 | NXP | IC | | Buck regula | itors | | | | | | 1 5 | IND PWR 1.5 μH at 1.0 MHz 2.9A 20% 2016 | | DFE252012P-1R5M | Toko Inc. | SW1, SW2, SW3 inductors | | 1.5 μH | 3 | IND PWR 1.5 μH at 1.0 MHz 2.2A 20% 1210 | BRL3225T1R5M | Taiyo Yuden | Alternate for low power applications | | 4.7 µF | 3 | CAP CER 4.7 μF 10 V 20% X5R 0402 | GRM155R61A475MEAA | Murata | SW1, SW2, SW3 input capacitors | | 0.1 μF | 3 | CAP CER 0.1 μF 10 V 20% X5R 0603 | GRM033R61A104ME84 | Murata | SW1, SW2, SW3 input capacitors (optional) | | 22 μF | 6 | CAP CER 22 μF 10 V 20% X5R 0201 | GRM188R61A226ME15 | Murata | SW1, SW2, SW3 output capacitors | | Linear regu | lators | | | | | | 1.0 µF | 3 | CAP CER 1.0 μF 10 V 20% X5R 0201 | GRM033R61A105ME44 | Murata | VLDO1, VLDO2, VLDO3, and VLDO4 input capacitors | | 2.2 µF | 3 | CAP CER 2.2 μF 10V 20% X5R 0201 | GRM033R61A225ME47 | Murata | VLDO1, VLDO3, VCC_SD output capacitors | | 10 μF | 1 | CAP CER 10 μF 10 V 20% X7R 0402 | GRM155R61A106ME11 | Murata | V33 and VCC_SD input capacitor | | 4.7 µF | 3 | CAP CER 4.7 μF 10V 20% X5R 0402 | GRM155R61A475MEAA | Murata | VLDO2, VLDO4, V33 output capacitors | | Miscellaneo | us | | | | | | 1.0 μF | 4 | CAP CER 1.0 μF 10V 20% X5R 0201 | GRM033R61A105ME44 | Murata | VCORE, VCOREDIG, capacitors | | 0.22 μF | 2 | CAP CER 0.22 μF 10V 20% X5R 0201 | GRM033R61A224ME90 | Murata | VCOREREF and coin cell output capacitors | | 47 μF | 4 | CAP CER 47 μF 10V 20% X5R 0805 | GRM21BR61A476ME15 | Murata | Front-end LDO capacitors for VIN and VPWR | | 2.2 μF | 1 | CAP CER 2.2 μF 10V 20% X5R 0201 | GRM033R61A225ME47 | Murata | VIN Input Capacitor when not using front-end LDO | | 0.1 μF | 4 | CAP CER 0.1 μF 10V 10% X5R 0201 | GRM033R61A104KE84 | Murata | VPWR, VIN Input capacitors (optional) | | N/A | 1 | TRAN PMOS 11. A 12 V 12 SOT-1220 | PMPB15XP | NXP | External MOSFET | | 100 k | 2 | RES MF 100K 1/16W 1% 0402 | RC0402FR-07100KL | Yageo America | Pull-up resistor | | 4.7 k | 2 | RES MF 4.70K 1/20W 1% 0201 | RC0201FR-074K7L | Yageo America | Pull-up resistor | #### Notes 103. NXP does not assume liability, endorse, or warrant components from external manufacturers are referenced in circuit drawings or tables. While NXP offers component recommendations in this configuration, it is the customer's responsibility to validate their application. #### PF3001 Table 152. Bill of materials for -40 °C to 105 °C applications (104) | Value | Qty | Description | Part# | Manufacturer | Component/pin | |--------------|-------|--------------------------------------|-------------------|------------------|--------------------------------------------------| | PMIC | | | | | | | N/A | 1 | Power management IC | PF3000 | NXP | IC | | Buck regula | itors | 1 | | | | | 1 5 | 3 | IND PWR 1.5µH@1MHz 2.9A<br>20% 2016 | DFE201610E-1R5M | TOKO INC. | SW1, SW2, SW3 inductors | | 1.5 μH | 3 | IND PWR 1.5µH@1MHz 2.2A<br>20% 1210 | BRL3225T1R5M | Taiyo Yuden | Alternate for low power applications | | 4.7 µF | 3 | CAP CER 4.7μF 10V 10% X7S 0603 | GRM188C71A475KE11 | Murata | SW1, SW2, SW3 input capacitors | | 0.1 µF | 3 | CAP CER 0.1μF 10V 10% X7S<br>0201 | GRM033C71A104KE14 | Murata | SW1, SW2, SW3 input capacitors (optional) | | 22 μF | 6 | CAP CER 22µF 10V 20% X7T<br>0805 | GRM21BD71A226ME44 | Murata | SW1, SW2, SW3 output capacitors | | Linear regul | ators | 1 | | l l | | | 1.0 µF | 3 | CAP CER 1.0µF 10V 10% X7S 0402 | GRM155C71A105KE11 | Murata | VLDO1, VLDO2, VLDO3 and VLDO4 input capacitors | | 2.2 µF | 3 | CAP CER 2.2μF 10V 10% X7S<br>0402 | GRM155C71A225KE11 | Murata | VLDO1, VLDO3, VCC_SD output capacitors | | 10 μF | 1 | CAP CER 10µF 10V 20% X7T 0603 | GRM188D71A106MA73 | Murata | V33 and VCC_SD input capacitor | | 4.7 µF | 3 | CAP CER 4.7μF 10V 10% X7S 0603 | GRM188C71A475KE11 | Murata | VLDO2, VLDO4, V33 output capacitors | | 1.0 µF | 4 | CAP CER 1.0μF 10V 10% X7R<br>0402 | GRM155C71A105KE11 | Murata | VCORE, VCOREDIG capacitors | | 0.22 μF | 2 | CAP CER 0.22µF 10V 10% X7R 0402 | GRM155R71A224KE01 | Murata | VCOREREF and coin cell output capacitors | | 47 μF | 4 | CAP CER 47µF 10V 20% X7R<br>1210 | GRM32ER71A476ME15 | Murata | Front-end LDO capacitors for VIN and VPWR. | | 2.2 µF | 1 | CAP CER 2.2μF 10V 10% X7S<br>0402 | GRM155C71A225KE11 | Murata | VIN Input Capacitor when not using front-end LDO | | 0.1 µF | 4 | CAP CER 0.1µF 10V 10% X7S 0201 | GRM033C71A104KE14 | Murata | VPWR, VIN input capacitors (optional) | | N/A | 1 | TRAN PMOS 11. A 12 V 12 SOT-<br>1220 | PMPB15XP | NXP | External MOSFET | | 100 k | 2 | RES MF 100K 1/16W 1% 0402 | RC0402FR-07100KL | YAGEO<br>AMERICA | Pull-up resistors | | 4.7 k | 2 | RES MF 4.70K 1/20W 1% 0201 | RC0201FR-074K7L | YAGEO<br>AMERICA | I <sup>2</sup> C pull-up resistors | #### Notes 104. NXP does not assume liability, endorse, or warrant components from external manufacturers are referenced in circuit drawings or tables. While NXP offers component recommendations in this configuration, it is the customer's responsibility to validate their application. ## 9 Thermal information ## 9.1 Rating data The thermal rating data of the packages has been simulated with the results listed in Thermal ratings. Junction to ambient thermal resistance nomenclature: the JEDEC specification reserves the symbol $R_{\theta JA}$ or $\theta JA$ (Theta-JA) strictly for junction-to-ambient thermal resistance on a 1s test board in natural convection environment. $R_{\theta JMA}$ or $\theta JMA$ (Theta-JMA) is used for both junction-to-ambient on a 2s2p test board in natural convection and for junction-to-ambient with forced convection on both 1s and 2s2p test boards. It is anticipated the generic name, Theta-JA, continues to be commonly used. The JEDEC standards can be consulted at <a href="http://www.jedec.org">http://www.jedec.org</a>. ## 9.2 Estimation of junction temperature An estimation of the chip junction temperature T<sub>1</sub> can be obtained from the equation: $T_J = T_A + (R_{\theta JA} \times P_D)$ with: T<sub>A</sub> = Ambient temperature for the package in °C R<sub>0.IA</sub> = Junction to ambient thermal resistance in °C/W P<sub>D</sub> = Power dissipation in the package in W The junction to ambient thermal resistance is an industry standard value providing a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single layer board $R_{\theta JMA}$ and the value obtained on a four layer board $R_{\theta JMA}$ . Actual application PCBs show a performance close to the simulated four layer board value although this may be somewhat degraded in case of significant power dissipated by other components placed close to the device. At a known board temperature, the junction temperature T<sub>J</sub> is estimated using the following equation $T_J = T_B + (R_{\theta JB} \times P_D)$ with T<sub>B</sub> = Board temperature at the package perimeter in °C R<sub>0.IB</sub> = Junction to board thermal resistance in °C/W P<sub>D</sub> = Power dissipation in the package in W When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. PF3001 # 10 Packaging # 10.1 Packaging dimensions Package dimensions are provided in package drawings. To find the most current package outline drawing, go to <a href="https://www.nxp.com">www.nxp.com</a> and perform a keyword search for the drawing's document number. See the <a href="https://www.nxp.com">Thermal characteristics</a> section for specific thermal characteristics for each package. Table 153. Package drawing information | Package | Suffix | Package outline drawing number | |-------------------------------------------------|--------|--------------------------------| | 48-pin QFN 7X7 mm - 0.5mm pitch | EP | 98ASA00719D | | 48 QFN 7.0 mm x 7.0 mm WF-type (wettable flank) | EP | 98ASA00933D | | © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OU | TLINE | PRINT VERSION NOT TO | SCALE | |---------------------------------------------------------|---------------|---------------|----------------------|--------| | TITLE: | | DOCUME | NT NO: 98ASA00719D | REV: B | | QFN, THERMALLY ENF<br>7 X 7 X 0.85. 0.5 PITCH. | STANDAF | RD: NON-JEDEC | | | | , , , , , , , , , , , , , , , , , , , , | | 27 JI | UN 2014 | | PF3001 DETAIL G VIEW ROTATED 90°CW | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OU | TLINE | PRINT VERSION NOT TO | SCALE | |-----------------------------------------------------------------------|---------------|---------|----------------------|----------| | TITLE: QFN, THERMALLY ENHANCED, 7 X 7 X 0.85, 0.5 PITCH, 48 TERMINAL | | DOCUMEN | NT NO: 98ASA00719D | REV: B | | | | STANDAF | RD: NON-JEDEC | | | | | | 27 | JUN 2014 | #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. THIS IS A NON-JEDEC REGISTERED PACKAGE. - A COPLANARITY APPLIES TO LEADS AND DIE ATTACH FLAG. - DIMENSION APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.3 MM FROM TERMINAL TIP. IF THE TERMINAL HAS THE OPTIONAL RADIUS ON THE OTHER END OF THE TERMINAL, THE DIMENSION SHOULD NOT BE MEASURED IN THAT RADIUS AREA. | © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OU | TLINE | PRINT VERSION NO | T TO SCALE | |---------------------------------------------------------|---------------|---------|--------------------|-------------| | OFN THERMALLY ENHANCED | | DOCUME | NT NO: 98ASA00719D | REV: B | | | | STANDAF | RD: NON-JEDEC | | | , | | | | 27 JUN 2014 | | © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT T | O SCALE | |-----------------------------------------------------------------------|--------------------|---------------------|---------------------|----------| | TITLE: QFN, THERMALLY ENHANCED, 7 X 7 X 0.85, 0.5 PITCH, 48 TERMINAL | | DOCUME | NT NO: 98ASA00933D | REV: 0 | | | | STANDARD: NON-JEDEC | | | | | | | 23 | SEP 2015 | DETAIL G VIEW ROTATED 90°CW | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OU | TLINE | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------|---------------|---------------------|----------------------------|--| | OFN THERMALLY ENHANCED | | DOCUMEN | NT NO: 98ASA00933D REV: 0 | | | | | STANDARD: NON-JEDEC | | | | | | | 23 SEP 2015 | | #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. THIS IS A NON-JEDEC REGISTERED PACKAGE. - (A) COPLANARITY APPLIES TO LEADS, CORNER LEADS AND DIE ATTACH PAD. - 5. MIN METAL GAP SHOULD BE 0.2 MM. | © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OU | TLINE | PRINT VERSION NOT T | O SCALE | |-----------------------------------------------------------------------|---------------|---------------------|---------------------|----------| | TITLE: QFN, THERMALLY ENHANCED, 7 X 7 X 0.85, 0.5 PITCH, 48 TERMINAL | | DOCUME | NT NO: 98ASA00933D | REV: 0 | | | | STANDARD: NON-JEDEC | | | | | | | 23 | SEP 2015 | PF3001 # 11 Revision history | Revision | Date | Description of Changes | |----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.0 | 8/2015 | Initial release | | 1.0 | 9/2015 | Corrected package image on page 1 | | 2.0 | 3/2016 | <ul> <li>Added 98ASA00933D and the page 1 package image for wettable flank</li> <li>Changed Table 2, pins 7, 10, 18, and 28, from Bypass with at least a 10 μF to Bypass with at least a 4.7 μF</li> <li>Added PC33PF3001A6ES and PC33PF3001A7ES to Table 1</li> </ul> | | | 8/2016 | Changed PC33PF3001A6ES and PC33PF3001A7ES to MC parts in Table 1 | | 3.0 | 4/2017 | <ul> <li>Corrected typo in Figure 1</li> <li>Updated Table 62 (changed default value to 1)</li> </ul> | | 4.0 | 8/2017 | Updated notes (37) and (38) as per CIN 201707041I | PF3001 How to Reach Us: Home Page: NXP.com Web Support: http://www.nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation, consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by the customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.nxp.com/terms-of-use.html. NXP, the NXP logo, Freescale, the Freescale logo and SMARTMOS are trademarks of of NXP B.V. All other product or service names are the property of their respective owners. All rights reserved. © NXP B.V. 2017. Document Number: PF3001 Rev. 4.0 8/2017