# SM802116



ClockWorks™ Fibre Channel (106.25MHz, 212.5MHz) Ultra-Low Jitter, LVDS Frequency Synthesizer

### **General Description**

The SM802116 is a member of the ClockWorks<sup>™</sup> family of devices from Micrel and provides an extremely low-noise timing solution for Fibre Channel clock signals. It is based upon a unique patented RotaryWave<sup>®</sup> architecture that provides very-low phase noise.

The device operates from a 3.3V or 2.5V power supply and synthesizes LVDS output clocks at 106.25MHz or 212.5MHz. There are normally two clock outputs, but one output can be achieved by powering down the second output with the OE pin. The SM802116 accepts a 26.5625MHz crystal or LVCMOS reference clock.

Data sheet and support documentation can be found on Micrel's web site at: <u>www.micrel.com</u>.

### Features

- Generates one or two LVDS clock outputs at 106.25MHz or 212.5MHz
- 2.5V or 3.3V operating range
- Typical phase jitter @ 106.25MHz (637kHz to 10MHz): 190fs
- Industrial temperature range (-40°C to +85°C)
- Green, RoHS, and PFOS compliant
- Available in 24-pin 4mm × 4mm QFN package

### **Applications**

- Fibre Channel
- Storage Networking (SAN, NAS)



## **Block Diagram**

ClockWorks is a trademark of Micrel, Inc RotaryWave is a registered trademark of Multigig, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# Ordering Information<sup>(1)</sup>

| Part Number  | Marking | Shipping      | Temperature Range | Package    |
|--------------|---------|---------------|-------------------|------------|
| SM802116UMG  | 802116  | Tube          | –40°C to +85°C    | 24-Pin QFN |
| SM802116UMGR | 802116  | Tape and Reel | –40°C to +85°C    | 24-Pin QFN |

Note:

1. Devices are Green, RoHS, and PFOS compliant.

## **Pin Configuration**



24-Pin QFN (Top View)

## **Pin Description**

| Pin Number | Pin Name   | Pin Type | Pin Level | Pin Function                                                           |
|------------|------------|----------|-----------|------------------------------------------------------------------------|
| 19, 20     | /Q1, Q1    | O, (DIF) | LVDS      | Differential Clock Output from Bank 1                                  |
| 19, 20     | /Q1, Q1    | 0, (DIF) | LVDS      | 106.25MHz or 212.5MHz                                                  |
| 22, 23     | /Q2, Q2    |          | LVDS      | Differential Clock Output from Bank 2                                  |
| 22, 23     | /Q2, Q2    | 0, (DIF) | LVDS      | 106.25MHz or 212.5MHz                                                  |
| 24         | VDDO2      | PWR      |           | Power Supply for Output Bank 2                                         |
| 2          | VSSO2      | PWR      |           | Power Supply Ground for Output Bank 2                                  |
|            |            |          |           | PLL Bypass, Selects Output Source                                      |
| 3          |            |          | LVCMOS    | 0 = Normal PLL Operation                                               |
| 3          | PLL_BYPASS | I, (SE)  | LVCINOS   | 1 = Output from Input Reference Clock or Crystal                       |
|            |            |          |           | 45KΩ pull-down                                                         |
| 4          |            |          | LVCMOS    | Selects PLL Input Reference Source                                     |
| 4          | XTAL_SEL   | I, (SE)  | LVCINOS   | $0 = \text{REF}_\text{IN}, 1 = \text{XTAL}, 45K\Omega \text{ pull-up}$ |

## **Pin Description (Continued)**

| Pin Number    | Pin Name | Pin Type           | Pin Level     | Pin Function                                                                               |
|---------------|----------|--------------------|---------------|--------------------------------------------------------------------------------------------|
| 5, 11, 16, 18 | TEST     |                    |               | Factory Test pins, Do not connect anything to these pins.                                  |
| 1             | VDD      | PWR                |               | Core Power Supply                                                                          |
| 13, 14, 15    | VSS      | PWR                |               | Core Power Supply Ground                                                                   |
| 17            | VDDO1    | PWR                |               | Power Supply for Output Bank 1                                                             |
| 21            | VSSO1    | PWR                |               | Power Supply Ground for Output Bank 1                                                      |
| 8             | REF_IN   | I, (SE)            | LVCMOS        | Reference Clock Input                                                                      |
| 0             |          |                    | 10n E anvetel | Crystal Reference Input, no load caps needed.                                              |
| 9             | XTAL_IN  | I, (SE)            | 12pF crystal  | (see Figure 5)                                                                             |
| 10            |          |                    | 10pE amintal  | Crystal Reference Output, no load caps needed.                                             |
| 10            | XTAL_OUT | O, (SE)            | 12pF crystal  | (se Figure 5)                                                                              |
| 6             | FSEL     | I, (SE)            | LVCMOS        | Frequency Select, 1 = 106.25MHz, 0 = 212.5MHz,                                             |
| 0             | TOLL     | I, (OL)            | LVCIVIOS      | 45KΩ pull-up                                                                               |
| 7             | OE1      | I, (SE)            | LVCMOS        | Output Enable, Q1 disables to tri-state,<br>0 = Disabled, 1 = Enabled, $45K\Omega$ pull-up |
| 12            | OE2      | I, (SE)            | LVCMOS        | Output Enable, Q2 disables to tri-state,                                                   |
|               | _        | I, (SE)<br>I, (SE) |               | 0 = Disabled, 1 = Enabled, 45KΩ pull-up                                                    |

## **Truth Tables**

| PLL_BYPASS | XTAL_SEL | OE2 | OE1 | INPUT  | OUTPUT       |
|------------|----------|-----|-----|--------|--------------|
| 0          | -        | 1   | 1   | _      | PLL          |
| 1          | -        | 1   | 1   | _      | XTAL/REF_IN  |
| -          | 0        | 1   | 1   | REF_IN | -            |
| -          | 1        | 1   | 1   | XTAL   | -            |
| _          | -        | 0   | 1   | —      | Q2 Tri-state |
| _          | _        | 1   | 0   | _      | Q1 Tri-state |

| FSEL | Output Frequency<br>(MHz) |
|------|---------------------------|
| 0    | 212.5                     |
| 1    | 106.25                    |

## Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>DD</sub> , V <sub>DDO1/2</sub> ) | +4.6V                            |
|---------------------------------------------------------|----------------------------------|
| Input Voltage (V <sub>IN</sub> )                        | –0.50V to V <sub>DD</sub> + 0.5V |
| Lead Temperature (soldering, 20s)                       |                                  |
| Case Temperature                                        | 115°C                            |
| Storage Temperature (T <sub>s</sub> )                   | 65°C to +150°C                   |

## **Operating Ratings**<sup>(2)</sup>

| Supply Voltage (V <sub>DD</sub> , V <sub>DDO1/2</sub> )                   | . +2.375V to +3.465V |
|---------------------------------------------------------------------------|----------------------|
| Ambient Temperature $(T_A)$<br>Junction Thermal Resistance <sup>(3)</sup> | –40°C to +85°C       |
| Junction Thermal Resistance <sup>(3)</sup>                                |                      |
| QFN (θ <sub>JA</sub> )                                                    |                      |
| Still-Air                                                                 | 50°C/W               |
| QFN (ψ <sub>JB</sub> )                                                    |                      |
| Junction-to-Board                                                         |                      |

## DC Electrical Characteristics<sup>(4)</sup>

$$\begin{split} &V_{DD} = V_{DDO1/2} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\% \\ &V_{DD} = 3.3V \pm 5\%, \, V_{DDO1/2} = 3.3V \pm 5\% \text{ or } 2.5V \pm 5\% \\ &T_A = -40^\circ\text{C to } +85^\circ\text{C}. \end{split}$$

| Symbol                                                            | Parameter                                         | Condition             | Min.  | Тур. | Max.  | Units |
|-------------------------------------------------------------------|---------------------------------------------------|-----------------------|-------|------|-------|-------|
| $V_{DD}, V_{DDO1/2}$                                              | 2.5V Operating Voltage                            |                       | 2.375 | 2.5  | 2.625 | V     |
| $V_{DD}, V_{DDO1/2}$                                              | 3.3V Operating Voltage                            |                       | 3.135 | 3.3  | 3.465 | V     |
| Supply current V <sub>DD</sub> + V <sub>DDO</sub><br>XTAL SEL = 0 | 106.25MHz - 1 output                              |                       | 77    | 96   |       |       |
|                                                                   | 106.25MHz - 2 outputs                             |                       | 89    | 110  |       |       |
| REF_IN                                                            | REF_IN Outputs open                               | 212.5MHz - 1 output   |       | 85   | 106   | mA    |
|                                                                   |                                                   | 212.5MHz - 2 outputs  |       | 100  | 124   |       |
|                                                                   | Supply current V <sub>DD</sub> + V <sub>DDO</sub> | 106.25MHz - 1 output  |       | 87   | 108   |       |
| I <sub>DD</sub>                                                   | XTAL_SEL = 1                                      | 106.25MHz - 2 outputs |       | 99   | 123   | mA    |
| XTAL                                                              | Outputs open                                      | 212.5MHz - 1 output   |       | 97   | 120   | IIIA  |
|                                                                   |                                                   | 212.5MHz - 2 outputs  |       | 111  | 137   |       |

# LVDS DC Electrical Characteristics<sup>(4)</sup>

 $V_{DD} = V_{DDO1/2} = 3.3V \pm 5\%$  or 2.5V  $\pm 5\%$ 

 $V_{\text{DD}}$  = 3.3V ±5%,  $V_{\text{DDO1/2}}$  = 3.3V ±5% or 2.5V ±5%

 $T_A = -40^{\circ}C$  to +85°C.  $R_L = 100\Omega$  across Q and /Q.

| Symbol          | Parameter                        | Condition | Min. | Тур. | Max. | Units |
|-----------------|----------------------------------|-----------|------|------|------|-------|
| V <sub>OD</sub> | Differential Output Voltage      | Figure 1  | 275  | 350  | 475  | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |           |      |      | 40   | mV    |
| V <sub>OS</sub> | Offset Voltage                   |           | 1.15 | 1.25 | 1.50 | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |           |      |      | 50   | mV    |

Notes:

1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB.

4. The circuit is designed to meet the AC and DC specifications shown in the above table(s) after thermal equilibrium has been established.

# LVCMOS (PLL\_BYPASS, XTAL\_SEL, OE1/2, FSEL) DC Electrical Characteristics<sup>(4)</sup>

 $V_{DD}$  = 3.3V ±5%, or 2.5V ±5%, T<sub>A</sub> = -40°C to +85°C.

| Symbol | Parameter          | Condition                                      | Min. | Тур. | Max.                  | Units |
|--------|--------------------|------------------------------------------------|------|------|-----------------------|-------|
| VIH    | Input High Voltage |                                                | 2    |      | V <sub>DD</sub> + 0.3 | V     |
| VIL    | Input Low Voltage  |                                                | -0.3 |      | 0.8                   | V     |
| IIH    | Input High Current | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V     |      |      | 150                   | μA    |
| IIL    | Input Low Current  | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 |      |                       | μA    |

## **REF\_IN DC Electrical Characteristics**<sup>(4)</sup>

 $V_{\text{DD}}$  = 3.3V ±5%, or 2.5V ±5%,  $T_{\text{A}}$  = –40°C to +85°C.

| Symbol          | Parameter          | Condition                                            | Min. | Тур. | Max.                  | Units |
|-----------------|--------------------|------------------------------------------------------|------|------|-----------------------|-------|
| VIH             | Input High Voltage |                                                      | 1.1  |      | V <sub>DD</sub> + 0.3 | V     |
| VIL             | Input Low Voltage  |                                                      | -0.3 |      | 0.6                   | V     |
| I <sub>IN</sub> | Input Current      | $XTAL\_SEL = V_{IL}, V_{IN} = 0V \text{ to } V_{DD}$ | -5   |      | 5                     | μA    |
| IIN             |                    | $XTAL\_SEL = V_{IH}, V_{IN} = V_{DD}$                |      | 20   |                       | μA    |

## **Crystal Characteristics**

| Parameter                          | Condition | Min. | Тур.        | Max.            | Units |
|------------------------------------|-----------|------|-------------|-----------------|-------|
| Mode of Oscillation                | 12pF Load | Fu   | undamental, | Parallel Resona | ant   |
| Frequency                          |           |      | 26.5625     |                 | MHz   |
| Equivalent Series Resistance (ESR) |           |      |             | 50              | Ω     |
| Shunt Capacitor, C0                |           |      | 1           | 5               | pF    |
| Correlation Drive Level            |           |      | 10          | 100             | uW    |

# AC Electrical Characteristics<sup>(4, 5)</sup>

 $V_{DD} = V_{DDO1/2} = 3.3V \pm 5\%$  or 2.5V  $\pm 5\%$ 

 $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO1/2} = 3.3V \pm 5\%$  or 2.5V  $\pm 5\%$ 

 $T_A$  = –40°C to +85°C.  $R_L$  = 100 $\Omega$  across Q and /Q.

| Symbol                         | Parameter                       | Condition                                                                                                                                                                   | Min. | Тур.                     | Max. | Units |
|--------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------|------|-------|
| F <sub>OUT1</sub>              | Output Frequency 1              | FSEL=1                                                                                                                                                                      |      | 106.25                   |      | MHz   |
| F <sub>OUT2</sub>              | Output Frequency 2              | FSEL=0                                                                                                                                                                      |      | 212.5                    |      | MHz   |
| $F_{REF}$                      | Reference Input Frequency       |                                                                                                                                                                             |      | 26.5625                  |      | MHz   |
| T <sub>R</sub> /T <sub>F</sub> | LVDS Output Rise/Fall Time      | 20% - 80%                                                                                                                                                                   | 100  | 220                      | 400  | ps    |
| ODC                            | Output Duty Cycle               |                                                                                                                                                                             | 48   | 50                       | 52   | %     |
| T <sub>SKEW</sub>              | Output-to-Output Skew           | Note 6                                                                                                                                                                      |      |                          | 45   | ps    |
| TLOCK                          | PLL Lock Time                   |                                                                                                                                                                             |      |                          | 20   | ms    |
| T <sub>jit</sub> (∅)           | RMS Phase Jitter <sup>(7)</sup> | 106.25MHz<br>Integration Range (637kHz – 10MHz)<br>Integration Range (12kHz – 20MHz)<br>212.5MHz<br>Integration Range (637kHz – 10MHz)<br>Integration Range (12kHz – 20MHz) |      | 190<br>250<br>180<br>240 |      | fs    |
|                                | Spurious Noise Components       | 26.5625MHz using 106.25MHz<br>26.5625MHz using 212.5MHz                                                                                                                     |      | -90<br>-85               |      | dBc   |

#### Notes:

5. All phase noise measurements were taken with an Agilent 5052B phase noise system.

6. Defined as skew between outputs at the same supply voltage and with equal load conditions; Measured at the output differential crossing points.

7. Measured using 26.5625MHz crystal as the input reference source. If using an external reference input, use a low phase noise source. With an external reference, the phase noise will follow the input source phase noise up to about 1MHz.

## Application Information

### Input Reference

When operating with a crystal input reference, do not apply a switching signal to REF\_IN.

### **Crystal Layout**

Keep the layers under the crystal as open as possible and do not place switching signals or noisy supplies under the crystal.

Crystal load capacitance is built inside the die so no external capacitance is needed. See the Selecting a Quartz crystal for the Clockworks Flex I Family of Precision Synthesizers application note for further details.

Contact Micrel's HBW applications group if you need assistance on selecting a suitable crystal for your application at <u>hbwhelp@micrel.com</u>.

#### LVDS Outputs

LVDS outputs are to be terminated with  $100\Omega$  across Q and /Q. For best performance load all outputs. You can DC or AC-couple the outputs.

## **Phase Noise Plots**









## Phase Noise Plots (Continued)























Figure 4. LVDS Output Load and Test Circuit



Figure 5. Crystal Input Interface

## **Package Information**



NOTE: 1. ALL DIMENSIONS ARE IN MILLIMETERS (mm).

- THE PIN#1 IDENTIFIER MUST EXIST ON THE TOP SURFACE 2. OF PACKAGE BY USING IDENTIFICATION MARK OR OTHER FEATURE OF PACKAGE BODY.
- 3. CHAMFER STYLE PIN 1 IDENTIFIER ON BOTTOM SIDE

24-Pin Package Type

## MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2011 Micrel, Incorporated.