

# Please note that Cypress is an Infineon Technologies Company.

The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio.

# Continuity of document content

The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page.

# Continuity of ordering part numbers

Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering.



# CY62157G/CY62157GE MoBL

# 8-Mbit (512K × 16-bits) Static RAM with Error-Correcting Code (ECC)

### Features

- Ultra-low standby current
   □ Typical standby current: 1.4 µA
   □ Maximum standby current: 6.5 µA
- High speed: 45 ns
- Voltage range: 1.65 V to 3.6 V
- Embedded Error-Correcting Code (ECC) for single-bit error correction
- 1.0 V data retention
- Transistor-transistor logic (TTL) compatible inputs and outputs
- Available in Pb-free 48-ball VFBGA, 44-TSOP II and 48-pin TSOP I packages

# **Functional Description**

CY62157G and CY62157GE are high-performance CMOS low-power (MoBL<sup>®</sup>) SRAM device with Embedded Error-Correcting Code. ECC logic can detect and correct single bit error in accessed location.

This device is offered in dual chip enable option. Dual chip enable devices are accessed by asserting both chip enable inputs –  $\overline{CE}_1$  as LOW and  $CE_2$  as HIGH.

Data writes are performed by asserting the Write Enable input (WE LOW), and providing the data and address on device data (I/O<sub>0</sub> through I/O<sub>15</sub>) and address (A<sub>0</sub> through A<sub>18</sub>) pins respectively. The Byte High/Low Enable (BHE, BLE) inputs control byte writes, and write data on the corresponding I/O lines to the memory location specified. BHE controls I/O<sub>8</sub> through I/O<sub>15</sub> and BLE controls I/O<sub>0</sub> through I/O<sub>7</sub>.

Data reads are performed by asserting the Output Enable ( $\overline{OE}$ ) input and providing the required address on the address lines. Read data is accessible on I/O lines (I/O<sub>0</sub> through I/O<sub>15</sub>). Byte accesses can <u>be performed</u> by asserting the required byte enable signal (BHE, BLE) to read either the upper byte or the lower byte of data from the specified address location.

All I/Os (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high impedance state when the device is deselected ( $\overline{CE}_1$  HIGH/CE<sub>2</sub> LOW for dual chip enable device), or control signals are de-asserted ( $\overline{OE}$ , BLE, BHE).

These devices also have a unique "Byte Power down" feature, where, if both the Byte Enables (BHE and BLE) are disabled, the devices seamlessly switch to standby mode irrespective of the state of the chip enable(s), thereby saving power.

The CY62157G and CY62157GE devices are available in a Pb-free 48-ball VFBGA, 44-TSOP II and 48-pin TSOP I packages. See the Logic Block Diagram – CY62157G on page 2.

The device in the 48-pin TSOP I package can also be configured to function as a  $1M \times 8$ -bit device. See the Pin Configurations on page 5.

### **Product Portfolio**

|            |            |                           |                                  |                           | Power   | wer Dissipation           |           |  |  |
|------------|------------|---------------------------|----------------------------------|---------------------------|---------|---------------------------|-----------|--|--|
| Product    | Banga      |                           | Operating I <sub>CC</sub> , (mA) |                           | Standby | v L. (uA)                 |           |  |  |
| Product    | Range      | V <sub>CC</sub> Range (V) | Speed (ns)                       | f = f <sub>max</sub>      |         | Standby,                  | ISB2 (µA) |  |  |
|            |            |                           |                                  | <b>Typ</b> <sup>[1]</sup> | Max     | <b>Typ</b> <sup>[1]</sup> | Мах       |  |  |
| CY62157G18 | Industrial | 1.65 V–2.2 V              | 55                               | 18                        | 22      | 2.0                       | 8         |  |  |
| CY62157G30 | Industrial | 2.2 V–3.6 V               | 45                               | 18                        | 25      | 1.4                       | 6.5       |  |  |

#### Note

1. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V (for V<sub>CC</sub> range of 2.2 V–3.6 V) and V<sub>CC</sub> = 1.8V (for V<sub>CC</sub> range of 1.65 V–2.2 V), T<sub>A</sub> = 25 °C.

**Cypress Semiconductor Corporation** Document Number: 002-27323 Rev. \*C 198 Champion Court

San Jose, CA 95134-1709 • 408-943-2600 Revised February 28, 2020



# Logic Block Diagram – CY62157G



# Logic Block Diagram – CY62157GE





# CY62157G/CY62157GE MoBL

# Contents

| Pin Configurations               | 4  |
|----------------------------------|----|
| Maximum Ratings                  |    |
| Operating Range                  |    |
| DC Electrical Characteristics    |    |
| Capacitance                      | 7  |
| Thermal Resistance               |    |
| AC Test Loads and Waveforms      | 8  |
| Data Retention Characteristics   | 8  |
| Data Retention Waveform          | 9  |
| Switching Characteristics        | 10 |
| Switching Waveforms              |    |
| Truth Table - CY62157G/CY62157GE |    |
| ERR Output – CY62157GE           | 16 |
|                                  |    |

| Ordering Information                    | 17 |
|-----------------------------------------|----|
| Ordering Code Definitions               | 17 |
| Package Diagrams                        | 18 |
| Acronyms                                | 21 |
| Document Conventions                    | 21 |
| Units of Measure                        | 21 |
| Document History Page                   | 22 |
| Sales, Solutions, and Legal Information | 23 |
| Worldwide Sales and Design Support      | 23 |
| Products                                | 23 |
| PSoC <sup>®</sup> Solutions             | 23 |
| Cypress Developer Community             | 23 |
| Technical Support                       | 23 |





# **Pin Configurations**

Figure 1. 48-ball VFBGA Pinout (Top View)<sup>[2]</sup>





Figure 3. 44-pin TSOP II Pinout (Top View)<sup>[2]</sup>

| 0                            |                        |
|------------------------------|------------------------|
| A₄ 🗖 1                       | 44 🗖 A <sub>5</sub>    |
| A <sub>3</sub>               | 43 🗖 A <sub>6</sub>    |
| A <sub>2</sub> <u> </u>      | 42 🗖 A <sub>7</sub>    |
| A₁ 🗖 4                       | 41 🗖 OE                |
| A <sub>0</sub> <u></u> 5     | 40 🗖 BHE               |
| CE C 6                       | 39 🗖 BLE               |
| I/O <sub>0</sub>             | 38 🗍 I/O <sub>15</sub> |
| I/O <sub>1</sub> 8           | 37 🗍 I/O <sub>14</sub> |
| I/O <sub>2</sub> 9           | 36 🗍 I/O <sub>13</sub> |
| I/O <sub>3</sub> <u> </u> 10 | 35 🗍 I/O <sub>12</sub> |
| V <sub>CC</sub> □ 11         | 34 □ V <sub>SS</sub>   |
| V <sub>SS</sub>              | 33 □ V <sub>CC</sub>   |
| I/O <sub>4</sub> 13          | 32 🗌 I/O <sub>11</sub> |
| I/O <sub>5</sub> 14          | 31 🛛 I/O <sub>10</sub> |
| I/O <sub>6</sub> 15          | 30 🗍 I/O <sub>9</sub>  |
| <u>I/O<sub>7</sub></u> 16    | 29 🗌 I/O <sub>8</sub>  |
| WE 🗌 17                      | 28 🗌 A <sub>8</sub>    |
| A <sub>18</sub> <b>□</b> 18  | 27 🗋 A <sub>9</sub>    |
| A <sub>17</sub> ☐ 19         | 26 🛛 A <sub>10</sub>   |
| A <sub>16</sub> □ 20         | 25 🗖 A <sub>11</sub>   |
| A <sub>15</sub> 21           | $24 \square A_{12}$    |
| A <sub>14</sub> □ 22         | 23 🗆 A <sub>13</sub>   |

Note

2. NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration.





# Pin Configurations (continued)

| A15 - 1            |                   |
|--------------------|-------------------|
| A15 🗖 1            | 48 🗖 A16          |
| A14 = 2<br>A13 = 3 | 47 🗖 BYTE         |
| A13 🗖 3            | 46 🗖 Vss          |
| A12 🖬 4            | 45 🗖 I/O15/A19    |
| A11 🗖 5            | 44 🗖 1/07         |
| A10 🗖 6            | 43 🗖 I/O14        |
| A9 🗖 7             | 42 🗖 1/06         |
| A8 🗖 8             | 41 🗖 I/O13        |
| NC 🗖 9             | 40 🗖 I/O5         |
| <u>NC</u> 🗖 10     | 39 🗖 I/O12        |
| WE 🖬 11            | 38 🗖 1/04         |
| CE2_ 12            | 37 🗖 Vcc          |
| <u>NC</u> = 13     | 36 🗖 I/O11        |
| BHE= 14            | 35 🗖 1/O3         |
| BLE 15             | 34 🗖 I/O10        |
| A18 🗖 16           | 33 🗖 1/02         |
| A17 🖬 17           | 32 🗖 1/09         |
| A7 🗖 18            | 31 🗖 1/01         |
| A6 🗖 19            | 30 🗖 1/08         |
| A5 🗖 20            | 29 🗖 <u>1/0</u> 0 |
| A4 🗖 21            | 28 🗖 OE           |
| A3 🗖 22            | 27 🗖 <u>Vss</u>   |
| A2 🗖 23            | 26 🗖 CE1          |
| A1 = 24            | 25 🗖 A0           |

### Figure 4. 48-pin TSOP I Pinout (Top View)<sup>[3, 4]</sup>

### Figure 5. 48-pin TSOP I Pinout (with ERR (Top View))<sup>[3, 4]</sup>

| 73                 |                                     |
|--------------------|-------------------------------------|
|                    | 18                                  |
|                    | $\frac{48}{47} = \frac{A16}{21075}$ |
|                    |                                     |
| A13 - 3<br>A12 - 4 | 46 🗖 Vss                            |
| A12 - 4            | 45 🗖 I/O15/A19                      |
| A11 = 5<br>A10 = 6 | 44 🗖 1/07                           |
| A10 - 6            | 43 🗖 I/O14                          |
| A9 🗖 7             | 42 🗖 1/06                           |
| A8 🗖 8             | 41 🗖 I/O13                          |
| NC 🗖 9             | 40 🗖 I/O5                           |
| <u>NC</u> 🖬 10     | 39 🗖 I/O12                          |
| WE 🗖 11            | 38 🗖 1/04                           |
| CE2 12             | 37 🗖 Vcc                            |
| ERR= 13            | 36 🗖 I/O11                          |
| BHE 14             | 35 🗖 1/03                           |
| BLE = 15           | 34 🗖 1/010                          |
| A18 🗖 16           | 33 🖬 1/02                           |
| A17 🗖 17           | 32 🗖 1/09                           |
| A7 🗖 18            | 31 🗖 1/01                           |
| A6 🗖 19            | 30 🗖 1/08                           |
| A5 🗖 20            | 29 🗖 1/00                           |
| A4 🗖 21            | 28 🗖 OE                             |
| A3 🗖 22            | 27 <b>–</b> <u>Vss</u>              |
| A2 🗖 23            | $26 \square CE1$                    |
| A1 = 24            | 26 🗖 CE1<br>25 🗖 A0                 |
|                    |                                     |

- 3. NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration.
- 4. Tie the BYTE pin in the 48-pin TSOP I package to V<sub>CC</sub> to use the device as a 512K × 16 SRAM. The 48-pin TSOP I package can also be used as a 1M × 8 SRAM by tying the BYTE signal to V<sub>SS</sub>. In the 1M × 8 configuration, Pin 45 is the extra address line A19, while BHE, BLE, and I/O<sub>8</sub> to I/O<sub>14</sub> pins are not used and can be left floating.



# CY62157G/CY62157GE MoBL

# **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

| Storage temperature                                          | –65 °C to + 150 °C                |
|--------------------------------------------------------------|-----------------------------------|
| Ambient temperature with power applied                       | –55 °C to + 125 °C                |
| Supply voltage to ground potential                           | –0.2 V to V <sub>CC</sub> + 0.3 V |
| DC voltage applied to outputs in High Z state <sup>[5]</sup> | 0.2 V to V <sub>CC</sub> + 0.3 V  |
| DC input voltage <sup>[5]</sup>                              | –0.2 V to V <sub>CC</sub> + 0.3 V |

# **DC Electrical Characteristics**

Over the Operating Range of -40 °C to 85 °C

| Output current into outputs (LOW) | 20 mA   |
|-----------------------------------|---------|
| Static discharge voltage (HBM)    |         |
| (MIL-STD-883, Method 3015)        | >2001 V |
| Latch-up current>                 | >140 mA |

# **Operating Range**

| Grade      | Ambient Temperature | V <sub>cc</sub>                   |
|------------|---------------------|-----------------------------------|
| Industrial | –40 °C to +85 °C    | 1.65 V to 2.2 V<br>2.2 V to 3.6 V |

| Deveneter                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 | Test Conditions                                                                                                                              |                          | 45/55 ns |                           |                       | Unit |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------|---------------------------|-----------------------|------|
| Parameter                       | Descri                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | otion           | Test Conditions                                                                                                                              |                          | Min      | <b>Typ</b> <sup>[6]</sup> | Max                   | Unit |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.65 V to 2.2 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = –0.1 mA                                                                                             |                          | 1.4      | _                         | _                     |      |
| V <sub>OH</sub> Output HIGH     | Output HIGH<br>voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2.2 V to 2.7 V  | V <sub>CC</sub> = Min, I <sub>OH</sub> = –0.1 mA                                                                                             |                          | 2        | _                         | _                     | V    |
|                                 | $\begin{array}{c} \text{Voltage} & \hline \\ \hline 2.7 \ \text{V to } 3.6 \ \text{V} \ \ \text{V}_{\text{CC}} = \text{Min}, \ \text{I}_{\text{OH}} = -1.0 \ \text{mA} \\ \hline 2.7 \ \text{V to } 3.6 \ \text{V} \ \ \text{V}_{\text{CC}} = \text{Min}, \ \text{I}_{\text{OL}} = 0.1 \ \text{mA} \\ \hline 2.2 \ \text{V to } 2.7 \ \text{V} \ \text{V}_{\text{CC}} = \text{Min}, \ \text{I}_{\text{OL}} = 0.1 \ \text{mA} \\ \hline 2.2 \ \text{V to } 2.7 \ \text{V} \ \text{V}_{\text{CC}} = \text{Min}, \ \text{I}_{\text{OL}} = 0.1 \ \text{mA} \\ \hline 2.7 \ \text{V to } 3.6 \ \text{V} \ \ \text{V}_{\text{CC}} = \text{Min}, \ \text{I}_{\text{OL}} = 2.1 \ \text{mA} \\ \hline 1.65 \ \text{V to } 2.2 \ \text{V} \\ \hline 2.2 \ \text{V to } 2.7 \ \text{V} \\ \hline 2.2 \ \text{V to } 2.7 \ \text{V} \\ \hline - \\ \hline 2.7 \ \text{V to } 3.6 \ \text{V} \\ \hline - \\ \hline 2.7 \ \text{V to } 3.6 \ \text{V} \\ \hline - \\ \hline \end{array}$ |                 |                                                                                                                                              | 2.4                      | _        | _                         |                       |      |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.65 V to 2.2 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 0.1 mA                                                                                              |                          | -        | _                         | 0.2                   |      |
| V <sub>OL</sub>                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2.2 V to 2.7 V  | V <sub>CC</sub> = Min, I <sub>OL</sub> = 0.1 mA                                                                                              |                          | -        | _                         | 0.4                   | V    |
|                                 | i enage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2.7 V to 3.6 V  | $V_{CC}$ = Min, $I_{OL}$ = 2.1 mA                                                                                                            |                          | -        | _                         | 0.4                   |      |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.65 V to 2.2 V | -                                                                                                                                            |                          | 1.4      | -                         | V <sub>CC</sub> + 0.2 |      |
| V <sub>IH</sub>                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2.2 V to 2.7 V  | -                                                                                                                                            |                          | 1.8      | -                         | V <sub>CC</sub> + 0.3 | V    |
|                                 | Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2.7 V to 3.6 V  | -                                                                                                                                            |                          | 2        | -                         | V <sub>CC</sub> + 0.3 |      |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.65 V to 2.2 V | -                                                                                                                                            |                          | -0.2     | -                         | 0.4                   |      |
| V <sub>IL</sub>                 | Input LOW<br>voltage <sup>[6]</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.2 V to 2.7 V  | _                                                                                                                                            |                          | -0.3     | -                         | 0.6                   | V    |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2.7 V to 3.6 V  | -                                                                                                                                            |                          | -0.3     | -                         | 0.8                   |      |
| I <sub>IX</sub>                 | Input leakage cur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | rent            | $GND \leq V_{IN} \leq V_{CC}$                                                                                                                |                          | -1       | -                         | +1                    |      |
| I <sub>OZ</sub>                 | Output leakage cu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | urrent          | GND <u>&lt;</u> V <sub>OUT</sub> ≤ V <sub>CC</sub> , Output disat                                                                            | oled                     | -1       | -                         | +1                    | μA   |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |                                                                                                                                              | f = 22.22 MHz<br>(45 ns) | -        | 18                        | 25                    |      |
| I <sub>CC</sub>                 | V <sub>CC</sub> operating su                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | oply current    | V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA,<br>CMOS levels                                                                               | f = 18.18 MHz<br>(55 ns) | I        | 18                        | 22                    | mA   |
|                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |                                                                                                                                              | f = 1 MHz                | -        | 6                         | 7                     |      |
| . [7]                           | Automatic power<br>current – CMOS i<br>V <sub>CC</sub> = 2.2 to 3.6 \                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | nputs;          | $\overline{CE}_1 \ge V_{CC} - 0.2 \text{ V or } CE_2 \le 0.2 \text{ V,}$ (BHE and BLE) $\ge V_{CC} - 0.2 \text{ V,}$                         |                          | _        | 1.4                       | 6.5                   |      |
| I <sub>SB1</sub> <sup>[7]</sup> | Automatic power<br>current – CMOS i<br>V <sub>CC</sub> = 1.65 to 2.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | nputs;          | $V_{IN} \ge V_{CC} - 0.2 \text{ V}, V_{IN} \le 0.2 \text{ V}, f = f_{max} (address and data only), f = 0 (OE, and WE), V_{CC} = V_{CC(max)}$ | nax)                     | _        | 2.0                       | 8.0                   | μA   |

Notes

5.  $V_{IL(min)}$  = -2.0 V and  $V_{IH(max)}$  =  $V_{CC}$  + 2 V for pulse durations of less than 20 ns.

6. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V (for V<sub>CC</sub> range of 2.2 V–3.6 V) and V<sub>CC</sub> = 1.8V (for V<sub>CC</sub> range of 1.65 V–2.2 V), T<sub>A</sub> = 25 °C.

7. Chip enables ( $\overline{CE}_1$  and  $CE_2$ ) must be tied to CMOS levels to meet the  $I_{SB1}/I_{SB2}/I_{CCDR}$  spec. Other inputs can be left floating.

8. The I<sub>SB2</sub> limits at 25 °C, 40 °C, 70 °C and typical limit at 85 °C are guaranteed by design and not 100% tested.



# DC Electrical Characteristics (continued)

Over the Operating Range of -40 °C to 85 °C

| Parameter                       | Description                                                                                 | Test Conditions                                                                                                                                                                                                                                                                           |                      | 45/55 ns |                           |     | Unit |
|---------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|---------------------------|-----|------|
| Falameter                       | Description                                                                                 |                                                                                                                                                                                                                                                                                           |                      | Min      | <b>Typ</b> <sup>[6]</sup> | Мах | onn  |
|                                 |                                                                                             | $\overline{CE}_{1} \ge V_{CC} - 0.2 \text{ V or } CE_{2} \le 0.2 \text{ V},$                                                                                                                                                                                                              | 25 °C <sup>[8]</sup> | -        | 1.4                       | 2.8 |      |
|                                 | Automatic power down<br>current – CMOS inputs<br>$V_{CC} = 2.2$ to 3.6 V<br>$f = 0. V_{CC}$ | $(\overline{BHE} \text{ and } \overline{BLE}) \ge V_{CC} - 0.2 \text{ V}, \qquad 40$ $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}, \qquad 70$                                                                                                                          | 40 °C <sup>[8]</sup> | -        | -                         | 3.5 |      |
|                                 |                                                                                             |                                                                                                                                                                                                                                                                                           | 70 °C <sup>[8]</sup> | -        | -                         | 5.5 | μA   |
| I <sub>SB2</sub> <sup>[7]</sup> |                                                                                             |                                                                                                                                                                                                                                                                                           | 85 °C                | -        | -                         | 6.5 |      |
|                                 | Automatic power down<br>current – CMOS inputs<br>V <sub>CC</sub> = 1.65 to 2.2 V            | $\label{eq:constraint} \begin{split} \overline{CE}_1 &\geq V_{CC} - 0.2 \text{ V or } CE_2 \leq 0.2 \text{ V} \\ (BHE \text{ and } BLE) &\geq V_{CC} - 0.2 \text{ V}, \\ V_{IN} &\geq V_{CC} - 0.2 \text{ V or } V_{IN} \leq 0.2 \text{ V}, \\ f = 0, \ V_{CC} = V_{CC(max)} \end{split}$ | ,                    | -        | 2.0                       | 8.0 | μΑ   |

Notes

5.  $V_{IL(min)} = -2.0 \text{ V}$  and  $V_{IH(max)} = V_{CC} + 2 \text{ V}$  for pulse durations of less than 20 ns. 6. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = 3 \text{ V}$  (for  $V_{CC}$  range of 2.2 V–3.6 V) and  $V_{CC}$  = 1.8V (for  $V_{CC}$  range of 1.65 V–2.2 V),  $T_A$  = 25 °C.

7. Chip enables ( $\overline{CE}_1$  and  $CE_2$ ) must be tied to CMOS levels to meet the  $I_{SB1}/I_{SB2}/I_{CCDR}$  spec. Other inputs can be left floating.

8. The I<sub>SB2</sub> limits at 25 °C, 40 °C, 70 °C and typical limit at 85 °C are guaranteed by design and not 100% tested.

# Capacitance

| Parameter <sup>[9]</sup> | Description        | Test Conditions                                                | Мах | Unit |
|--------------------------|--------------------|----------------------------------------------------------------|-----|------|
| C <sub>IN</sub>          | Input capacitance  | T. = 25 °C f = 1 MHz V.o. = V.o                                | 10  | рĒ   |
| C <sub>OUT</sub>         | Output capacitance | $T_A = 25 \text{ °C}, f = 1 \text{ MHz}, V_{CC} = V_{CC(typ)}$ | 10  | р⊦   |

# **Thermal Resistance**

| Parameter <sup>[9]</sup> | Description        | Test Conditions                                                      | 48-pin TSOP I | 48-ball VFBGA | 44-TSOP II | Unit |
|--------------------------|--------------------|----------------------------------------------------------------------|---------------|---------------|------------|------|
| (H)                      |                    | Still air, soldered on a 3 × 4.5<br>inch, four-layer printed circuit |               | 36.92         | 65.91      | °C/W |
|                          | <b>T</b> I I I I I | board                                                                | 9.73          | 13.55         | 13.96      | C/VV |

9. Tested initially and after any design or process changes that may affect these parameters.



# **AC Test Loads and Waveforms**

Figure 6. AC Test Loads and Waveforms



| Parameters      | 1.8 V | 2.5 V | 3.0 V | Unit |
|-----------------|-------|-------|-------|------|
| R1              | 13500 | 16667 | 1103  | Ω    |
| R2              | 10800 | 15385 | 1554  |      |
| R <sub>TH</sub> | 6000  | 8000  | 645   |      |
| V <sub>TH</sub> | 0.8   | 1.20  | 1.75  | V    |

# **Data Retention Characteristics**

Over the Operating Range

| Parameter                             | Description                                         | Conditions                                                                                                                                                                                                                                                                                                                                                                                                            | Min   | <b>Typ</b> <sup>[15]</sup> | Max | Unit |
|---------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------|-----|------|
| V <sub>DR</sub>                       | V <sub>CC</sub> for data retention                  |                                                                                                                                                                                                                                                                                                                                                                                                                       | 1     | -                          | Ι   | V    |
|                                       |                                                     | $ \begin{array}{ c c c c } \hline \overline{CE}_1 \geq V_{CC} - 0.2 \text{ V or } CE_2 \leq 0.2 \text{ V,} \\ \hline (\overline{BHE} \text{ and } \overline{BLE}) \geq V_{CC} - 0.2 \text{ V,} \\ \hline V_{IN} \geq V_{CC} - 0.2 \text{ V or } V_{IN} \leq 0.2 \text{ V} \\ \end{array} $                                                                                                                            | -     | 4.0                        | 9.0 |      |
|                                       | Data retention current<br>(For 3.3V Typical Device) | $\label{eq:central_constraint} \begin{split} \overline{CE}_1 &\geq V_{CC} - 0.2 \text{ V or } CE_2 \leq 0.2 \text{ V,} \\ (\overline{BHE} \text{ and } \overline{BLE}) &\geq V_{CC} - 0.2 \text{ V,} \\ V_{IN} &\geq V_{CC} - 0.2 \text{ V or } V_{IN} \leq 0.2 \text{ V} \end{split} \qquad $ | _     | 3.2                        | 8.0 |      |
|                                       |                                                     | $\label{eq:constraint} \begin{split} \overline{CE}_1 &\geq V_{CC} - 0.2 \ V \ \text{or} \ CE_2 &\leq 0.2 \ V, \\ (\overline{BHE} \ \text{and} \ \overline{BLE}) &\geq V_{CC} - 0.2 \ V, \\ V_{IN} &\geq V_{CC} - 0.2 \ V \ \text{or} \ V_{IN} &\leq 0.2 \ V \end{split} \qquad 2.2 \ V < V_{CC} \leq 3.6 \ V \end{split}$                                                                                             | _     | 1.4                        | 6.5 | μA   |
| I <sub>CCDR</sub> <sup>[11, 12]</sup> | Data retention current<br>(For 1.8V Typical Device) | $\begin{array}{l} 1.2 \ V < V_{CC} \leq 2.2 \ V, \\ \hline \overline{CE}_1 \geq V_{CC} - 0.2 \ V \ \text{or} \ CE_2 \leq 0.2 \ V, \\ \hline (\overline{BHE} \ \text{and} \ \overline{BLE}) \geq V_{CC} - 0.2 \ V, \\ \hline V_{IN} \geq V_{CC} - 0.2 \ V \ \text{or} \ V_{IN} \leq 0.2 \ V \end{array}$                                                                                                               | _     | 5.0                        | 9.0 |      |
| t <sub>CDR</sub> <sup>[13]</sup>      | Chip deselect to data retention time                | _                                                                                                                                                                                                                                                                                                                                                                                                                     | 0     | _                          | _   | _    |
| t <sub>R</sub> <sup>[14]</sup>        | Operation recovery time                             | _                                                                                                                                                                                                                                                                                                                                                                                                                     | 45/55 | -                          | Ι   | ns   |

#### Notes

10. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V (for V<sub>CC</sub> range of 2.2 V–3.6 V), T<sub>A</sub> = 25 °C.

11. Chip enables ( $\overline{CE}_1$  and  $CE_2$ ) must be tied to CMOS levels to meet the  $I_{SB1}/I_{SB2}/I_{CCDR}$  spec. Other inputs can be left floating.

12.  $I_{CCDR}$  is guaranteed only after the device is firs powered up to  $V_{CC}(min)$  and then brought down to  $V_{DR}$ .

13. Tested initially and after any design or process changes that may affect these parameters.

14. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub>  $\geq$  100 µs or stable at V<sub>CC(min)</sub>  $\geq$  100 µs.



# Data Retention Waveform



#### Note

15. BHE.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling the chip enable signals or by disabling both BHE and BLE.



# **Switching Characteristics**

| Parameter <sup>[16]</sup>      | Description                                                                           | 45  | ns  | 55  | Unit |      |
|--------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------|------|
| Parameter                      | Description                                                                           | Min | Max | Min | Max  | Unit |
| Read Cycle                     |                                                                                       |     |     |     |      |      |
| t <sub>RC</sub>                | Read cycle time                                                                       | 45  | -   | 55  | -    |      |
| t <sub>AA</sub>                | Address to data valid/Address LOW to ERR valid                                        | -   | 45  | -   | 55   |      |
| t <sub>OHA</sub>               | Data hold from address change                                                         | 10  | -   | 10  | -    |      |
| t <sub>ACE</sub>               | $\overline{CE}_1$ LOW and $CE_2$ HIGH to data valid/ $\overline{CE}$ LOW to ERR valid | _   | 45  | -   | 55   |      |
| t <sub>DOE</sub>               | OE LOW to data valid/OE LOW to ERR valid                                              | _   | 22  | _   | 25   |      |
| t <sub>LZOE</sub>              | OE LOW to Low Z <sup>[17]</sup>                                                       | 5   | _   | 5   | -    |      |
| t <sub>HZOE</sub>              | OE HIGH to High Z <sup>[17, 18]</sup>                                                 | _   | 18  | _   | 18   | ns   |
| t <sub>LZCE</sub>              | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low-Z <sup>[17]</sup>                 | 10  | _   | 10  | -    |      |
| t <sub>HZCE</sub>              | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High-Z <sup>[17, 18]</sup>            | _   | 18  | -   | 18   |      |
| t <sub>PU</sub>                | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power-up                              | 0   | _   | 0   | _    |      |
| t <sub>PD</sub>                | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to power-down                            | _   | 45  | _   | 55   |      |
| t <sub>DBE</sub>               | BLE / BHE LOW to data valid                                                           | _   | 45  | -   | 55   |      |
| t <sub>LZBE</sub>              | BLE / BHE LOW to Low-Z <sup>[17]</sup>                                                | 5   | -   | 5   | -    |      |
| t <sub>HZBE</sub>              | BLE / BHE HIGH to High-Z <sup>[17, 18]</sup>                                          | _   | 18  | -   | 18   |      |
| Write Cycle <sup>[19, 20</sup> | ]                                                                                     |     |     |     |      |      |
| t <sub>WC</sub>                | Write cycle time                                                                      | 45  | -   | 55  | -    |      |
| t <sub>SCE</sub>               | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end                             | 35  | -   | 40  | -    |      |
| t <sub>AW</sub>                | Address setup to write end                                                            | 35  | -   | 40  | -    |      |
| t <sub>HA</sub>                | Address hold from write end                                                           | 0   | -   | 0   | -    |      |
| t <sub>SA</sub>                | Address setup to write start                                                          | 0   | -   | 0   | -    |      |
| t <sub>PWE</sub>               | WE pulse width                                                                        | 35  | -   | 40  | -    | ns   |
| t <sub>BW</sub>                | BLE / BHE LOW to write end                                                            | 35  | -   | 40  | -    |      |
| t <sub>SD</sub>                | Data setup to write end                                                               | 25  | -   | 25  | -    |      |
| t <sub>HD</sub>                | Data hold from write end                                                              | 0   | -   | 0   | -    |      |
| t <sub>HZWE</sub>              | WE LOW to High-Z <sup>[17, 18]</sup>                                                  | _   | 18  | _   | 20   |      |
| t <sub>LZWE</sub>              | WE HIGH to Low-Z <sup>[17]</sup>                                                      | 10  | _   | 10  | _    |      |

- 16. Test conditions assume signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for V<sub>CC</sub> ≥ 3 V) and V<sub>CC</sub>/2 (for V<sub>CC</sub> < 3 V), and input pulse levels of 0 to 3 V (for V<sub>CC</sub> ≥ 3 V) and 0 to V<sub>CC</sub> (for V<sub>CC</sub> < 3V). Test conditions for the read cycle use output loading shown in AC Test Loads and Waveforms section, unless specified otherwise.</p>
- 17. At any temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$ ,  $t_{HZBE}$  is less than  $t_{LZBE}$ ,  $t_{HZOE}$  is less than  $t_{LZOE}$ , and  $t_{HZWE}$  is less than  $t_{LZWE}$  for any device. 18.  $t_{HZOE}$ ,  $t_{HZOE}$ ,  $t_{HZDE}$ , and  $t_{HZWE}$  transitions are measured when the outputs enter a high impedance state.
- 19. The internal write time of the memory is defined by the overlap of  $\overline{WE} = V_{IL}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$  or  $\overline{BLE}$  or both  $= V_{IL}$ , and  $CE_2 = V_{IH}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write.
- 20. The minimum write cycle pulse width for Write Cycle No. 1 (WE Controlled, OE LOW) should be equal to the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



### **Switching Waveforms**



Figure 9. Read Cycle No. 2 (OE Controlled)<sup>[22, 23, 24]</sup>



Notes

21. The device is continuously selected.  $\overline{OE} = V_{IL}$ ,  $\overline{CE} = V_{IL}$ ,  $\overline{BHE}$  or  $\overline{BLE}$  or both =  $V_{IL}$ .

22.  $\overline{\text{WE}}$  is HIGH for read cycle.

23. For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $CE_2$ . When  $\overline{CE}_1$  is LOW and  $CE_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW,  $\overline{CE}$  is HIGH.

24. Address valid prior to or coincident with  $\overline{\text{CE}}$  LOW transition.







Figure 10. Write Cycle No. 1 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW)<sup>[25, 26, 27, 28]</sup>

- 25. For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $CE_2$ . When  $\overline{CE}_1$  is LOW and  $CE_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW,  $\overline{CE}$  is HIGH.
- 26. The internal write time of the memory is defined by the overlap of  $\overline{WE} = V_{IL}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$  or  $\overline{BLE}$  or both =  $V_{IL}$ , and  $CE_2 = V_{IH}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write.
- 27. Data I/O is in high impedance state if  $\overline{CE} = V_{IH}$ , or  $\overline{OE} = V_{IH}$  or  $\overline{BHE}$ , and/or  $\overline{BLE} = V_{IH}$ .
- 28. The minimum write cycle pulse width for Write Cycle No. 1 (WE Controlled, OE LOW) should be equal to the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.
- 29. During this period, the I/Os are in output state. Do not apply input signals.







- 30. For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $CE_2$ . When  $\overline{CE}_1$  is LOW and  $CE_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW,  $\overline{CE}$  is HIGH.
- 31. The internal write time of the memory is defined by the overlap of  $\overline{WE} = V_{IL}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$  or  $\overline{BLE}$  or both =  $V_{IL}$ , and  $CE_2 = V_{IH}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write.
- 32. Data I/O is in high impedance state if  $\overline{CE} = V_{IH}$ , or  $\overline{OE} = V_{IH}$  or  $\overline{BHE}$ , and/or  $\overline{BLE} = V_{IH}$ .
- 33. During this period, the I/Os are in output state. Do not apply input signals.





Figure 12. Write Cycle No. 3 (BHE/BLE Controlled, OE LOW)<sup>[34, 35, 36, 37]</sup>

#### Notes

- 34. For all dual chip enable devices,  $\overline{CE}$  is the logical combination of  $\overline{CE}_1$  and  $CE_2$ . When  $\overline{CE}_1$  is LOW and  $CE_2$  is HIGH,  $\overline{CE}$  is LOW; when  $\overline{CE}_1$  is HIGH or  $CE_2$  is LOW,  $\overline{CE}$  is HIGH.
- 35. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$  or  $\overline{BLE}$  or both = V<sub>IL</sub>, and  $CE_2 = V_{IH}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write.
- 36. Data I/O is in high impedance state if  $\overline{CE} = V_{IH}$ , or  $\overline{OE} = V_{IH}$  or  $\overline{BHE}$ , and/or  $\overline{BLE} = V_{IH}$ .

37. The minimum write cycle pulse width for Write Cycle No. 3 (BHE/BLE Controlled, OE LOW) should be equal to the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.

38. During this period, the I/Os are in output state. Do not apply input signals.





Figure 13. Write Cycle No. 4 ( $\overline{\text{WE}}$  Controlled)<sup>[39, 40, 41]</sup>

- 39. The internal write time of the memory is defined by the overlap of  $\overline{WE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$  or  $\overline{BLE}$  or both =  $V_{IL}$ , and  $CE_2 = V_{IH}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write. 40. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ .
- 41. If  $\overline{CE}_1$  goes HIGH and  $CE_2$  goes LOW simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state.
- 42. During this period, the I/Os are in output state. Do not apply input signals.



| <b>BYTE</b> [43]  | CE <sub>1</sub>   | CE <sub>2</sub>   | WE | OE | BHE | BLE | Inputs/Outputs                                                                                   | Mode                | Power                      | Configuration      |
|-------------------|-------------------|-------------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|--------------------|
| X <sup>[44]</sup> | Н                 | X <sup>[44]</sup> | Х  | Х  | Х   | Х   | High-Z                                                                                           | Deselect/Power-down | Standby (I <sub>SB</sub> ) | 1M × 8/512K×<br>16 |
| Х                 | X <sup>[44]</sup> | L                 | Х  | Х  | Х   | Х   | High-Z                                                                                           | Deselect/Power-down | Standby (I <sub>SB</sub> ) | 1M × 8/512K×<br>16 |
| Х                 | X <sup>[44]</sup> | X <sup>[44]</sup> | Х  | Х  | Н   | Н   | High-Z                                                                                           | Deselect/Power-down | Standby (I <sub>SB</sub> ) | 512K × 16          |
| Н                 | L                 | Н                 | Н  | L  | L   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                  | Read                | Active (I <sub>CC</sub> )  | 512K × 16          |
| Н                 | L                 | Н                 | Н  | L  | Н   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High-Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  | 512K × 16          |
| Н                 | L                 | Н                 | Н  | L  | L   | Н   | High Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read                | Active (I <sub>CC</sub> )  | 512K × 16          |
| Н                 | L                 | Н                 | Н  | н  | L   | Н   | High-Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  | 512K × 16          |
| н                 | L                 | Н                 | Н  | Н  | Н   | L   | High-Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  | 512K × 16          |
| Н                 | L                 | Н                 | Н  | Н  | L   | L   | High-Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  | 512K × 16          |
| Н                 | L                 | Н                 | L  | Х  | L   | L   | Data In (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                   | Write               | Active (I <sub>CC</sub> )  | 512K × 16          |
| Н                 | L                 | Н                 | L  | Х  | Н   | L   | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>High-Z (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  | 512K × 16          |
| Н                 | L                 | Н                 | L  | Х  | L   | Н   | High-Z (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>Data In (I/O <sub>8</sub> –I/O <sub>15</sub> )  | Write               | Active (I <sub>CC</sub> )  | 512K × 16          |
| L                 | L                 | Н                 | Н  | L  | Х   | Х   | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> )                                                   | Read                | Active (I <sub>CC</sub> )  | 1M × 8             |
| L                 | L                 | Н                 | Н  | Н  | Х   | Х   | High-Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  | 1M × 8             |
| L                 | L                 | Н                 | L  | Х  | Х   | Х   | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> )                                                    | Write               | Active (I <sub>CC</sub> )  | 1M × 8             |

# Truth Table – CY62157G/CY62157GE

# ERR Output – CY62157GE

| Output <sup>[45]</sup> | Mode                                                     |
|------------------------|----------------------------------------------------------|
| 0                      | Read operation, no single-bit error in the stored data.  |
| 1                      | Read operation, single-bit error detected and corrected. |
| High-Z                 | Device deselected / outputs disabled / Write operation   |

<sup>43.</sup> This pin is available only in the 48-pin TSOP I package. Tie the BYTE to V<sub>CC</sub> to configure the device in the 512K × 16 option. The 48-pin TSOP I package can also be used as a 1M × 8 SRAM by tying the BYTE signal to V<sub>SS</sub>.
44. The 'X' (Don't care) state for the chip enables refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted.
45. ERR is an Output pin. If not used, this pin should be left floating.



# **Ordering Information**

| Speed<br>(ns) | Ordering Code      | Package<br>Diagram | Package Type                                                           | Operating<br>Range |  |
|---------------|--------------------|--------------------|------------------------------------------------------------------------|--------------------|--|
|               | CY62157G30-45BVXI  |                    |                                                                        |                    |  |
|               | CY62157G30-45BVXIT |                    | 51-85150 48-ball VFBGA (6 × 8 × 1 mm) (Pb-free),<br>Package Code: BZ48 |                    |  |
| 45            | CY62157GE30-45BVXI |                    |                                                                        |                    |  |
|               | CY62157G30-45ZSXI  | 51-85087           | 44-pin TSOP II (Pb-free)                                               | – Industrial       |  |
|               | CY62157G30-45ZXI   | 51-85183           | 48-pin TSOP I (12 × 18.4 × 1.0 mm) (Pb-free)                           |                    |  |
|               | CY62157GE30-45ZXI  | 51-65165           | 40-pin 130F1 (12 × 16.4 × 1.0 min) (FD-iree)                           |                    |  |
| 55            | CY62157G18-55BVXI  |                    | 48-ball VFBGA (6 × 8 × 1 mm) (Pb-free),                                |                    |  |
|               | CY62157G18-55BVXIT | 51-85150           | Package Code: BZ48                                                     |                    |  |

### Ordering Code Definitions





# **Package Diagrams**

Figure 14. 48-ball VFBGA (6 × 8 × 1.0 mm) Package Outline, 51-85150



Øb

еE

eD

SD

SE

0.25

0.30

0.75 BSC

0.75 BSC

0.375 BSC

0.375 BSC

0.35

PARALLEL TO DATUM C. 'SD' AND 'SE' ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE
THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW

"SD" OR "SE" = 0. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2.

\*+\* INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.

A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK METALIZED

MARK, INDENTATION OR OTHER MEANS.

51-85150 \*I



### Package Diagrams (continued)





### Package Diagrams (continued)





- TO BE DETERMINED AT THE SEATING PLANE C-. THE SEATING PLANE IS DEFINED AS THE PLANE OF CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE.
- DIMENSIONS D1 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION ON E IS 0.15mm PER SIDE AND ON D1 IS 0.25mm PER SIDE.
- IMMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR

   PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF b DIMENSION AT MAX.

   MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON LOWER RADIUS OR

   THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD

   TO BE 0.07mm .
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10mm AND 0.25mm FROM THE LEAD TIP.
- LEAD COPLANARITY SHALL BE WITHIN 0.10mm AS MEASURED FROM THE SEATING PLANE.
- DIMENSION "e" IS MEASURED AT THE CENTERLINE OF THE LEADS.
- 10. JEDEC SPECIFICATION NO. REF: MO-142(D)DD.

51-85183 \*F

A2 0.95 1.00 1.05 0.17 0.20 0.23 b1 b 0.17 0.22 0.27 c1 0.10 0.16 0.10 0.21 с \_ D 20.00 BASIC 18.40 BASIC D1 12.00 BASIC Е 0.50 BASIC е 0.50 L 0.60 0.70 θ 0° 8 R 0.08 \_ 0.20 Ν 48



# Acronyms

### Table 1. Acronyms used in this Document

| Acronym | Description                             |
|---------|-----------------------------------------|
| BHE     | byte high enable                        |
| BLE     | byte low enable                         |
| CE      | chip enable                             |
| CMOS    | complementary metal oxide semiconductor |
| ECC     | error-correcting code                   |
| I/O     | input/output                            |
| OE      | output enable                           |
| SRAM    | static random access memory             |
| TTL     | transistor-transistor logic             |
| VFBGA   | very fine-pitch ball grid array         |
| WE      | write enable                            |

# **Document Conventions**

Units of Measure

Table 2. Units of Measure

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| MHz    | megahertz       |
| μA     | microamperes    |
| μs     | microseconds    |
| mA     | milliamperes    |
| mm     | millimeters     |
| ns     | nanoseconds     |
| Ω      | ohms            |
| %      | percent         |
| pF     | picofarads      |
| V      | volts           |
| W      | watts           |



# **Document History Page**

|      | Document Title: CY62157G/CY62157GE MoBL, 8-Mbit (512K × 16-bits) Static RAM with Error-Correcting Code (ECC)<br>Document Number: 002-27323 |                    |                       |  |  |  |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|--|--|--|--|
| Rev. | ECN No.                                                                                                                                    | Submission<br>Date | Description of Change |  |  |  |  |
| *C   | 6814364                                                                                                                                    | 02/28/2020         | Release to web.       |  |  |  |  |



# Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Arm <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

### **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

#### **Cypress Developer Community**

Community | Code Examples | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2019-2020. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware product for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk Device by effective as a Critical Component" and high-Risk Device. You shall indemnify and hold Cypress, its directors, officers, employees, agents, affiliates, distributors, and ass

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.