# LDO Regulator, 3 A, High Accuracy (1%), Low Noise (4.3 μV<sub>RMS</sub>), Low Dropout (70 mV) # **NCP59763** The NCP59763 is a 3 A capable, low noise (4.3 $\mu V_{RMS}$ ), ultra low dropout (70 mV max. at 3 A), fast load transient response linear regulator (LDO) equipped with an NMOS pass transistor without the need of external bias voltage. The device output voltage is adjustable from 0.5 V to 2.0 V through the use of an external resistor divider and also available in fixed output versions. The combination of high output current capability, ultra high PSRR across a wide frequency range and low noise makes this LDO ideal for powering noise sensitive high speed communication devices. Power sequencing application flexibility through enable pin, a user programmable soft–start and a user programmable delayed power good circuit. Very low dropout voltage (70 mV) and high output voltage accuracy (1%) enables low input voltage and higher power efficiency. These set of features makes NCP59763 LDO an ideal solution for powering analog, digital and mixed signal high current demanding circuits like analog-to-digital converters (ADCs), digital-to-analog converters (DACs), high performance serializers and deserializers (SerDes), application specific integrated circuits (ASICs), field programmable gate arrays (FPGAs), digital signal processors (DSPs). #### **Features** - High Output Current 3 A - High Accuracy ±1% Including Line/Load Regulation and Temperature Variation - Input Voltage Range: 1.1 V to 3.6 V - Adjustable and Fixed Output Voltage Options Available - Adj Voltage Range: 0.5 V to 2.0 V - Fixed: 0.5 V, 0.8 V, 1.0 V, 1.2 V - Dropout Voltage: 70 mV Typ. at 3 A - Very Low Output Voltage Noise: 4.3 μV<sub>RMS</sub> Typ. (10 Hz 100 kHz) - Excellent Transient Response (20 mV Undershoot at 0.1–3 A Step) - High PSRR: 70 dB - Programmable Soft Start - Open Drain Power Good Output with Programmable Delay - DFN10 3.0 x 3.0 mm with Enhanced Thermal Performance - Pb-Free, Halogen Free/BFR Free and are RoHS Compliant Figure 1. Typical Application Schematic 1 #### **MARKING DIAGRAM** 59763P = Specific Device Code xxx = Output Voltage Version y = Output Discharge Version A = Assembly Location L = Wafer Lot Y = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information on page 33 of this data sheet. #### **Typical Applications** - High Speed Analog VCO, ADC, DAC - FPGAs, DSPs, SerDes - Imaging Sensors and ASICs - Communications, Test, Measurement Figure 2. Simplified Schematic Block Diagram Figure 3. Pin Assignment **Table 1. PIN FUNCTION DESCRIPTION** | Pin | Name | Description | |------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1,2 | IN | Input voltage supply pins. | | 3 | CF | Internal supply filtering capacitor. | | 4 | PG | Power–Good (PG) is an open–drain, active–high output that indicates the status of $V_{OUT}$ . When $V_{OUT}$ exceeds the PG trip threshold, the PG pin goes into a high–impedance state. When $V_{OUT}$ is below this threshold the pin is driven to a low–impedance state. A pull–up resistor from 10 k $\Omega$ to 1 M $\Omega$ should be connected from this pin to a supply up to 3.6 V. The supply can be higher than the input voltage. Alternatively, the PG pin can be left floating if output monitoring is not necessary. | | 5 | DELAY | This pin is intended for adjusting the delay for signaling "V <sub>OUT</sub> is OK" according to the user application needs. Capacitor connected from this pin to GND with capacitance of 2.2 nF corresponds to 1 ms delay. The maximum delay applicable is 100 ms. If delay not necessary the DELAY pin can be left floating. | | 6 | EN | Enable pin. Driving this pin high enables the regulator. Driving this pin low puts the regulator into shut-down mode. This pin must not be left floating. | | 7 | NR/SS | Noise-reduction and soft-start pin. Connecting an external capacitor between this pin and ground reduces reference voltage noise and also enables the soft-start function. Although not required, a 10 nF or larger capacitor is recommended to be connected from NR/SS to GND (as close to the pin as possible) to maximize ac performance. | | 8 | FB | This pin is the feedback connection to the center tap of an external resistor divider network that sets the output voltage. Connect this pin to OUT pin directly when output voltage adjustment is not needed (then the output voltage $V_{OUT}$ will be equal to the nominal voltage $V_{NOM}$ ). | | 9,10 | OUT | Regulated output voltage. It is recommended that the output capacitor effective capacitance $\geq$ 47 $\mu$ F. | | TAB | GND | Ground and thermal pad. | **Table 2. ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Value | Unit | |-----------------------------------------------|--------------------|-----------------------------------------------|------| | Input Voltage Range (Note 1) | $V_{IN}$ | -0.3 to +3.6 | V | | Enable Voltage Range | $V_{EN}$ | -0.3 to +3.6 | V | | Power-Good Voltage Range | $V_{PG}$ | -0.3 to +3.6 | V | | PG Sink Current | I <sub>PG</sub> | 0 to +5.0 | mA | | NR/SS Pin Voltage Range | V <sub>NR/SS</sub> | Connecting to external voltage not allowed | V | | CF Pin Voltage Range | V <sub>CF</sub> | Connecting to external voltage not allowed | V | | DELAY Pin Voltage Range | $V_{DELAY}$ | Connecting to external voltage not allowed | V | | FB Pin Voltage Range (Adjustable Devices) | $V_{FB}$ | -0.3 to +3.6 | V | | Output Voltage Range | V <sub>OUT</sub> | $-0.3$ to $(V_{IN} + 0.3) \le 3.6$ | V | | Maximum Output Current | l <sub>out</sub> | Internally Limited | | | Output Short Circuit Duration | | Indefinite | | | Continuous Total Power Dissipation | $P_{D}$ | See Thermal Characteristics Table and Formula | | | Maximum Junction Temperature | $T_{JMAX}$ | +150 | °C | | Storage Junction Temperature Range | T <sub>STG</sub> | −55 to +150 | °C | | ESD Capability, Human Body Model (Note 2) | ESD <sub>HBM</sub> | 2000 | V | | ESD Capability, Charged Device Model (Note 2) | ESD <sub>CDM</sub> | 750 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. - 2. This device series incorporates ESD protection (except OUT pin) and is tested by the following methods: ESD Human Body Model tested per ANSI/ESDA/JEDEC JS-001, EIA/JESD22-A114 ESD Charged Device Model tested per ANSI/ESDA/JEDEC JS-002, EIA/JESD22-C101 Latchup Current Maximum Rating tested per JEDEC standard: JESD78. Table 3. THERMAL CHARACTERISTICS (Note 3) | Rating | Symbol | Value | Unit | |--------------------------------------------------------|----------------------|-------|------| | Thermal Resistance, Junction-to-Ambient (Note 4) | $R_{ heta JA}$ | 24 | °C/W | | Thermal Resistance, Junction-to-Case (top) | $R_{ heta JC(top)}$ | 68 | °C/W | | Thermal Resistance, Junction-to-Case (bottom) (Note 5) | $R_{\theta JC(bot)}$ | 3.0 | °C/W | | Thermal Resistance, Junction-to-Board | $R_{ heta JB}$ | 3.3 | °C/W | | Characterization Parameter, Junction-to-Top | ΨЈТ | 1.3 | °C/W | | Characterization Parameter, Junction-to-Board | ΨЈВ | 3.3 | °C/W | - 3. Thermal data based on thermal simulation methodology specified in the JEDEC JESD51 series standards. The following assumptions are used in the simulations: - These data were generated with only a single device at the center of a high-K (2s2p) board with 3 in x 3 in copper area which follows the JEDEC51.7 guidelines. Top and bottom layer 2 oz. copper, inner planes 1 oz. copper. - The GND pad connected to the PCB inner GND plane layer through a 3x5 thermal via array. All the vias are 0.3 mm diameter, plated. - 4. The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a high-K board, following the JEDEC51.7 guidelines with assumptions as above, in an environment described in JESD51–2a. 5. The junction–to–case (bottom) thermal resistance is obtained by simulating a cold plate test on the IC exposed pad. Test description can - be found in the ANSI SEMI standard G30-88. Table 4. RECOMMENDED OPERATING CONDITIONS (Note 6) | Rating | Symbol | Min | Max | Unit | |----------------------|------------------|-----|-----|------| | Input Voltage | V <sub>IN</sub> | 1.1 | 3.6 | V | | Output Voltage | V <sub>OUT</sub> | 0.5 | 2.0 | V | | Power-Good Voltage | $V_{PG}$ | 0 | 3.6 | V | | Enable Voltage Range | V <sub>EN</sub> | 0 | 3.6 | V | | Junction Temperature | T <sub>J</sub> | -40 | 125 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 6. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. ### **Table 5. ELECTRICAL CHARACTERISTICS** At $V_{IN}$ = 1.2 V or $V_{IN}$ = $V_{OUT(NOM)}$ + 0.4 V whichever is greater, $V_{EN}$ = 1.1 V, FB connected to OUT, $C_{CF}$ = 10 nF, $C_{NR/SS}$ = 100 nF, $C_{IN}$ = 10 $\mu$ F, $C_{OUT}$ = 47 $\mu$ F, $I_{OUT}$ = 50 mA, $I_{OUT}$ = -40°C to +125°C, unless otherwise noted. Typical values are at $I_{OUT}$ = +25°C. (Note 7, 8, 9, 10) | Symbol | Parameter | Test Conditions | | Min | Тур | Max | Unit | |--------------------------------------|----------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------|------------------------|------|------|------------------------| | V <sub>OUT</sub> | Output voltage range | External resistor divider used | | V <sub>OUT</sub> (NOM) | | 2.0 | V | | | Output voltage accuracy | $V_{OUT(NOM)} \ge 0.8 \text{ V}$ | $T_J = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | -1.0 | | 1.0 | % | | | (Note 11) | V <sub>OUT(NOM)</sub> < 0.8 V | $T_J = -40^{\circ}\text{C} \text{ to } 100^{\circ}\text{C}$ | -1.0 | | 1.0 | 1 | | | | | T <sub>J</sub> = 100°C to 125°C | -2.0 | | 1.0 | 1 | | $\Delta V_{OUT}/\Delta V_{IN}$ | Line regulation | $V_{IN} \ge 1.2 \text{ V}, V_{IN} \ge (V_{IN} \ge 1.2 \text{ V})$ | OUT(NOM) + 0.4 V) | | 0.05 | | mV/V | | $\Delta V_{OUT}/\Delta I_{OUT}$ | Load regulation | $0 \text{ mA} \le I_{OUT} \le 3 \text{ A}$ | | | 0.01 | | %/A | | $V_{DO}$ | IN-OUT dropout voltage | $I_{OUT} = 3 \text{ A}, V_{FB} = 0 \text{ Y}$<br>$V_{IN} \ge 1.2 \text{ V}$ | V, V <sub>IN</sub> = V <sub>OUT</sub> , | | 70 | 130 | mV | | I <sub>CL</sub> | Output current limit | V <sub>OUT</sub> ≥ 90% x V <sub>OUT</sub> | (NOM) | 3.2 | 4.0 | 5.2 | Α | | V <sub>UVLO-TH</sub> | Input voltage UVLO threshold | V <sub>IN</sub> rising | | 0.85 | 1.00 | 1.15 | V | | V <sub>UVLO-HYS</sub> | Input voltage UVLO hysteresis | V <sub>IN</sub> falling | | | 0.1 | | V | | I <sub>GND</sub> | Ground current | I <sub>OUT</sub> = 0 to 3 A | | | 1.1 | 1.8 | mA | | I <sub>SHDN</sub> | Shutdown supply current | V <sub>EN</sub> ≤ 0.4 V | | | 1 | 15 | μΑ | | I <sub>FB</sub> | FB pin current | V <sub>FB</sub> = V <sub>OUT</sub> | | -250 | 10 | 250 | nA | | PSRR | Power supply rejection ratio | I <sub>OUT</sub> = 1 A | 1 kHz | | 70 | | dB | | | | | 10 kHz | | 50 | | | | | | | 500 kHz | | 35 | | | | Noise | Output noise voltage | 10 Hz to 100 kHz, I <sub>O</sub> | <sub>UT</sub> = 3 A | | 4.3 | | $\mu V_{RMS}$ | | dV <sub>OUT</sub> /dl <sub>OUT</sub> | Output voltage load transient response | I <sub>OUT</sub> = 50 mA to 3 A | at 1 A/μs | | ±17 | | mV | | t <sub>START</sub> | Minimum startup time (Note 12) | I <sub>OUT</sub> = 3 A, NR/SS = | open | | 200 | | μs | | I <sub>SS</sub> | Soft-start charging current | V <sub>NR/SS</sub> = 0 V | V <sub>OUT(NOM)</sub> ≤ 0.9 V | | 6.0 | | μΑ | | | | V <sub>OUT(NOM)</sub> > 0.9 V | | | 12.0 | | | | R <sub>SS-DIS</sub> | Soft-start discharging resistance | $V_{IN} = 2.4 \text{ V}, V_{SS} = 0.$ | 5 V | | 160 | | Ω | | V <sub>EN-TH</sub> | Enable input threshold | V <sub>EN</sub> rising | | 0.4 | | 0.9 | V | | V <sub>EN-HYS</sub> | Enable pin hysteresis | V <sub>EN</sub> falling | | | 50 | | mV | | I <sub>EN</sub> | Enable pin current | V <sub>EN</sub> = 3.6 V | | | 0.3 | 1 | μΑ | | V <sub>PG-TH</sub> | PG trip threshold | V <sub>OUT</sub> falling | | 86.5 | 90 | 93.5 | %V <sub>OUT(NOM)</sub> | | V <sub>PG-HYS</sub> | PG trip hysteresis | V <sub>OUT</sub> rising | | | 3 | | %V <sub>OUT(NOM)</sub> | | V <sub>PG-LO</sub> | PG output low voltage | I <sub>PG</sub> = 1 mA (sinking), V <sub>OUT</sub> < V <sub>PG-TH</sub> | | | | 0.3 | V | | I <sub>PG-LK</sub> | PG leakage current | V <sub>PG</sub> = 3.6 V, V <sub>OUT</sub> > | V <sub>PG-TH</sub> | | 0.01 | 1 | μΑ | #### Table 5. ELECTRICAL CHARACTERISTICS At $V_{IN}$ = 1.2 V or $V_{IN}$ = $V_{OUT(NOM)}$ + 0.4 V whichever is greater, $V_{EN}$ = 1.1 V, FB connected to OUT, $C_{CF}$ = 10 nF, $C_{NR/SS}$ = 100 nF, $C_{IN}$ = 10 $\mu$ F, $C_{OUT}$ = 47 $\mu$ F, $I_{OUT}$ = 50 mA, $I_{J}$ = -40°C to +125°C, unless otherwise noted. Typical values are at $I_{J}$ = +25°C. (Note 7, 8, 9, 10) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |------------------------|---------------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>PG-DGL</sub> | PG deglitch time | | | 20 | | μs | | I <sub>DELAY</sub> | DELAY pin charging current | V <sub>DELAY</sub> = 0 V | | 1.8 | | μΑ | | V <sub>DELAY-TH</sub> | DELAY trip threshold | V <sub>DELAY</sub> rising | | 800 | | mV | | V <sub>DELAY-HYS</sub> | DELAY trip hysteresis | V <sub>DELAY</sub> falling | | 30 | | mV | | R <sub>AD</sub> | Output Active Discharge<br>Resistance | $V_{EN} = 0 \text{ V}, V_{IN} = 3.3 \text{ V}, V_{OUT} = 2.0 \text{ V}$ | | 100 | | Ω | | TSD | Thermal shutdown temperature threshold high | Temperature rising | | 165 | | °C | | | Thermal shutdown temperature threshold low | Temperature falling | | 140 | | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - 7. Performance guaranteed over the indicated operating temperature range by design and/or characterization. Production tested at T<sub>A</sub> = 25°C. - 8. V<sub>OUT(NOM)</sub> is the output voltage specified by OPN. It could be seen at the output pin when FB pin is connected to OUT pin directly (without resistor divider). - 9. Low duty cycle pulse techniques are used during the testing to maintain the junction temperature as close to ambient as possible. - 10. The device is not tested under conditions where the power dissipation is higher than the maximum rating of the package. - 11. Additional test conditions: $V_{IN} \ge 1.2 \text{ V}$ and $V_{IN} \ge (V_{OUT(NOM)} + 0.4 \text{ V})$ , $I_{OUT} = 50 \text{ mA}$ to 3 A. 12. Minimum startup time is a time measured from EN rising edge to a point where $V_{OUT}$ reaches 95% of $V_{NOM}$ . #### **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, FB = OUT, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF (polymer)} + 100 \text{ µF (C1210)} + 10 \text{ µF} + 100 \text{ nF}, C_{OUT} = 47 \text{ µF (C1210)} + 10 \text{ µF} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, unless otherwise noted.}$ 2.0 ΔV<sub>OUT</sub>/ΔV<sub>IN</sub>, LINE REGULATION (mV/V) $V_{IN} = (V_{OUT NOM} + 0.4 V)$ to 3.6 V, 1.5 $V_{IN} \ge 1.2 \text{ V}$ 1.0 0.5 0.0 -0.5 -1.0-1.5-20 40 60 80 100 120 -40 T.I. JUNCTION TEMPERATURE (°C) Figure 4. Output Voltage vs. Temperature Figure 5. Line Regulation vs. Temperature Figure 6. Load Regulation vs. Temperature Figure 7. Dropout Voltage vs. Temperature Figure 8. Dropout Voltage vs. Output Current, All Voltage Versions Figure 9. Dropout Voltage vs. V<sub>NOM</sub> V<sub>DO</sub>, DROPOUT VOLTAGE (mV) #### **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, FB = OUT, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF (polymer)} + 100 \text{ µF (C1210)} + 10 \text{ µF} + 100 \text{ nF}, C_{OUT} = 47 \text{ µF (C1210)} + 10 \text{ µF} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, unless otherwise noted.}$ 1.9 1.8 (mA) $I_{OUT} = 0 \text{ mA}$ Hi Lim 1.7 QUIESCENT CURRENT 1.6 1.5 1.4 1.3 1.2 $I_Q$ 1.1 1.0 0.9 0.8 -40 40 60 80 100 120 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 10. Current Limit vs. Temperature Figure 11. Quiescent Current vs. Temperature Figure 12. Ground Current vs. Temperature Figure 13. Ground Current vs. Temperature Figure 14. Shutdown Current vs. Temperature Figure 15. Feedback Current vs. Temperature #### TYPICAL CHARACTERISTICS $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, FB = OUT, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF (polymer)} + 100 \text{ µF (C1210)} + 10 \text{ µF} + 100 \text{ nF}, C_{OUT} = 47 \text{ µF (C1210)} + 10 \text{ µF} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, unless otherwise noted.}$ 160 V<sub>EN</sub> falling (m) HY ENABLE HYSTERESIS 120 100 80 60 40 VEN 20 -40 -20 100 120 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 16. Enable Threshold Voltage vs. **Temperature** Figure 17. Enable Hysteresis vs. Temperature Figure 18. Enable Input Current vs. **Temperature** Figure 19. Minimum Startup Time vs. **Temperature** Figure 20. Soft-Start Charging Current vs. **Temperature** Figure 21. Soft-Start Discharging Resistance vs. Temperature #### TYPICAL CHARACTERISTICS $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, FB = OUT, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF (polymer)} + 100 \text{ µF (C1210)} + 10 \text{ µF} + 100 \text{ nF}, C_{OUT} = 47 \text{ µF (C1210)} + 10 \text{ µF} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, unless otherwise noted.}$ 0.30 V<sub>IN</sub> falling V<sub>UVLO\_HY</sub> UVLO HYSTERESIS (V) 0.25 0.20 0.15 0.10 0.05 0.00 -40 -20 40 80 100 120 T,I, JUNCTION TEMPERATURE (°C) Figure 22. UVLO Threshold Voltage vs. **Temperature** Figure 23. UVLO Hysteresis vs. Temperature Figure 24. PG Trip Threshold Voltage vs. Temperature Figure 25. PG Trip Hysteresis vs. Temperature Figure 26. PG Output Low Voltage vs. **Temperature** Figure 27. PG Leakage Current vs. **Temperature** # **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, FB = OUT, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF (polymer)} + 100 \text{ µF (C1210)} + 10 \text{ µF} + 100 \text{ nF}, C_{OUT} = 47 \text{ µF (C1210)} + 10 \text{ µF} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, unless otherwise noted.}$ 70 VDELAY falling 50 VDELAY falling 40 40 40 60 80 100 120 TJ, JUNCTION TEMPERATURE (°C) Figure 28. DELAY Threshold Voltage vs. Temperature Figure 29. DELAY Hysteresis vs. Temperature Figure 30. DELAY Discharging Resistance vs. Temperature Figure 31. DELAY Charging Current vs. Temperature Figure 32. Active Dischare Resistance vs. Temperature #### TYPICAL CHARACTERISTICS $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, \text{ FB} = \text{OUT}, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF} \text{ (polymer)} + 100 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, C_{OUT} = 47 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, T_{J} = 25 ^{\circ}\text{C}, \text{ unless otherwise noted.}$ Figure 33. Output Noise Spectral Density vs. Device Voltage Version (V<sub>NOM</sub>), FIX Application Figure 34. Output Noise Spectral Density of ADJ (w/ and w/o C<sub>FF</sub>) and FIX Applications Figure 35. Output Noise Spectral Density vs. Input Voltage (V<sub>IN</sub>), FIX Application Figure 36. Output Noise Spectral Density vs. Input Voltage (V<sub>IN</sub>), FIX Application Figure 37. Output Noise Spectral Density vs. Noise Reduction Capacitor (C<sub>NR</sub>), FIX Application Figure 38. Output Noise Spectral Density vs. Load Current, V<sub>NOM</sub> = 0.8 V, FIX Application #### TYPICAL CHARACTERISTICS $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, \text{ FB} = \text{OUT}, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF} \text{ (polymer)} + 100 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, C_{OUT} = 47 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, \text{ unless otherwise noted.}$ Figure 43. PSRR vs. Frequency and $C_{FF}$ $V_{NOM} = 0.5 \text{ V}$ , ADJ Application Figure 44. PSRR vs. Frequency and $V_{IN}$ , $V_{NOM} = 1.0 \text{ V}$ , FIX Application #### TYPICAL CHARACTERISTICS $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V}$ and $V_{IN} \ge 1.2 \text{ V}$ , $V_{EN} = 1.1 \text{ V}$ , FB = OUT, $I_{OUT} = 50 \text{ mA}$ , $C_{CF} = 10 \text{ nF}$ , $C_{NR/SS} = 100 \text{ nF}$ , $C_{DELAY} = 2.2 \text{ nF}$ , $C_{FF} = 10 \text{ nF}$ , $C_{NR/SS} = 100 $C_{NR/SS}$ $C_{IN}$ = 1 mF (polymer) + 100 $\mu$ F (C1210) + 10 $\mu$ F + 100 nF, $C_{OUT}$ = 47 $\mu$ F (C1210) + 10 $\mu$ F + 100 nF, $T_{J}$ = 25°C, unless otherwise noted. PSRR, POWER SUPPLY REJECTION 80 70 RATIO (dB) 60 50 40 FIX application 30 $V_{OUT} = V_{NOM} = 1.2 V$ $V_{IN} = 1.6 V$ 20 $I_{OUT} = 1 A$ = None 10 0 100 10k 100k 1M 10M FREQUENCY (Hz) Figure 49. PSRR vs. Frequency and VIN, V<sub>NOM</sub> = 2.0 V, FIX Application Figure 48. PSRR vs. Frequency and C<sub>NR/SS</sub>, V<sub>NOM</sub> = 1.2 V, FIX Application Figure 50. PSRR vs. Frequency of FIX (1.0 V) and ADJ (0.5 V set to 1.0 V) Applications #### **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \ V \ and \ V_{IN} \\ \ge 1.2 \ V, \ V_{EN} = 1.1 \ V, \ FB = OUT, \ I_{OUT} = 50 \ mA, \ C_{CF} = 10 \ nF, \ C_{NR/SS} \\ = 100 \ nF, \ C_{DELAY} \\ = 2.2 \ nF, \ C_{FF} = 10 \ nF, \ C_{NR/SS} \\ = 100 100$ $C_{IN} = 1 \text{ mF (polymer)} + 100 \ \mu\text{F (C1210)} + 10 \ \mu\text{F} + 100 \ n\text{F, } C_{OUT} = 47 \ \mu\text{F (C1210)} + 10 \ \mu\text{F} + 100 \ n\text{F, } T_{J} = 25 \ ^{\circ}\text{C}, \text{ unless otherwise noted.}$ Figure 51. Load Transient Response, FIX-0.5V Figure 52. Load Transient Response, FIX-0.5V Figure 53. Load Transient Response, FIX-0.5V Figure 54. Load Transient Response, FIX-0.5V Figure 55. Load Transient Response, FIX-0.5V Figure 56. Load Transient Response, FIX-0.5V Note A: The V<sub>OUT</sub> cycling after transient going from high to idle (low) load current is not a feedback loop oscillation, it is just a combination of two different actions: small overshoot above V<sub>OUT-NOM</sub> (caused by limited error amp speed and light load condition at once) what is LDO related and slow C<sub>OUT</sub> discharging by the light load current, what is related to C<sub>OUT</sub> and idle I<sub>OUT</sub> only. Bigger C<sub>OUT</sub> capacitor value and lower idle state load current makes the cycling amplitude and count higher. #### **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, \text{ FB} = \text{OUT}, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF} \text{ (polymer)} + 100 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, C_{OUT} = 47 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, \text{ unless otherwise noted.}$ $-V_{\text{IN}} = 1.8V$ $-I_{\text{OUT}}$ 100mA 100mA +18mV $V_{\text{OUT}}$ -18mV $C_{\text{C1: }V_{\text{IN}}} = 500\text{mV/div} \\ \text{C2: }V_{\text{OUT}} = 2A/\text{div}$ $5\mu\text{S/div}$ Figure 57. Load Transient Response, FIX-0.5V Figure 58. Load Transient Response, FIX-0.5V Figure 59. Load Transient Response, FIX-1.2V Figure 60. Load Transient Response, FIX-1.2V Figure 61. Load Transient Response, FIX-1.2V Figure 62. Load Transient Response, FIX-1.2V Note A: The V<sub>OUT</sub> cycling after transient going from high to idle (low) load current is not a feedback loop oscillation, it is just a combination of two different actions: small overshoot above V<sub>OUT-NOM</sub> (caused by limited error amp speed and light load condition at once) what is LDO related and slow C<sub>OUT</sub> discharging by the light load current, what is related to C<sub>OUT</sub> and idle I<sub>OUT</sub> only. Bigger C<sub>OUT</sub> capacitor value and lower idle state load current makes the cycling amplitude and count higher. ### **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \ V \ and \ V_{IN} \\ \ge 1.2 \ V, \ V_{EN} = 1.1 \ V, \ FB = OUT, \ I_{OUT} = 50 \ mA, \ C_{CF} = 10 \ nF, \ C_{NR/SS} \\ = 100 \ nF, \ C_{DELAY} \\ = 2.2 \ nF, \ C_{FF} = 10 \ nF, \ C_{NR/SS} \\ = 100 100$ $C_{IN} = 1 \text{ mF (polymer)} + 100 \ \mu\text{F (C1210)} + 10 \ \mu\text{F} + 100 \ n\text{F, } C_{OUT} = 47 \ \mu\text{F (C1210)} + 10 \ \mu\text{F} + 100 \ n\text{F, } T_{J} = 25 \ ^{\circ}\text{C}, \text{ unless otherwise noted.}$ $t_R = t_F = 1 \mu s (3A/\mu s)$ $C_{OUT} = \frac{100\mu F}{100\mu F} + 47\mu F + 10\mu F + 100nF$ 20μs/div Figure 63. Load Transient Response, FIX-1.2V Figure 64. Load Transient Response, FIX-1.2V Figure 65. Load Transient Response, ADJ-0.5V set to 1.2V Figure 66. Load Transient Response, ADJ-0.5V set to 1.2V Figure 67. Load Transient Response, ADJ-0.5V set to 1.2V Note A: The V<sub>OUT</sub> cycling after transient going from high to idle (low) load current is not a feedback loop oscillation, it is just a combination of two different actions: small overshoot above V<sub>OUT-NOM</sub> (caused by limited error amp speed and light load condition at once) what is LDO related and slow C<sub>OUT</sub> discharging by the light load current, what is related to Cour and idle Iour only. Bigger Cour capacitor value and lower idle state load current makes the cycling amplitude and count higher. ### **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, \text{ FB} = \text{OUT}, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF} \text{ (polymer)} + 100 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, C_{OUT} = 47 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, \text{ unless otherwise noted.}$ Figure 68. Load Transient Response, ADJ-0.5V set to 1.2V Figure 69. Load Transient Response, ADJ-0.5V set to 1.2V Figure 70. Load Transient Response, ADJ-0.5V set to 1.2V #### **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, \text{ FB} = \text{OUT}, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF} \text{ (polymer)} + 100 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, C_{OUT} = 47 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, \text{ unless otherwise noted.}$ Figure 71. Load Transient Response, ADJ-0.5V set to 1.2V Figure 72. Load Transient Response, ADJ-0.5V set to 1.2V Figure 73. Load Transient Response, ADJ-0.5V set to 1.2V Figure 74. Load Transient Response, ADJ-0.5V set to 1.2V Figure 75. Load Transient Response, ADJ-0.5V set to 1.2V ### **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, \text{ FB} = \text{OUT}, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF} \text{ (polymer)} + 100 \text{ µF} \text{ (C1210)} + 10 \text{ µF} + 100 \text{ nF}, C_{OUT} = 47 \text{ µF} \text{ (C1210)} + 10 \text{ µF} + 100 \text{ nF}, T_{J} = 25 ^{\circ}\text{C}, \text{ unless otherwise noted.}$ Figure 76. Load Transient Response, ADJ-0.5V set to 1.2V Figure 77. Load Transient Response, ADJ-0.5V set to 1.2V Figure 78. Load Transient Response, ADJ-0.5V set to 1.2V Figure 79. Load Transient Response, ADJ-0.5V set to 1.2V #### **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, \text{ FB} = \text{OUT}, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF} \text{ (polymer)} + 100 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, C_{OUT} = 47 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, \text{ unless otherwise noted.}$ Figure 80. Load Transient Response, ADJ-0.5V set to 1.2V Figure 81. Load Transient Response, ADJ-0.5V set to 1.2V Figure 82. Load Transient Response, ADJ-0.5V set to 1.2V Figure 83. Load Transient Response, ADJ-0.5V set to 1.2V Recommended C<sub>FF</sub> value Figure 84. Load Transient Response, ADJ-0.5V set to 1.2V Figure 85. Load Transient Response, ADJ-0.5V set to 1.2V $V_{IN} = 1.4V$ # **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, \text{ FB} = \text{OUT}, \\ I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, \\ C_{IN} = 1 \text{ mF (polymer)} + 100 \text{ } \mu\text{F (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, C_{OUT} = 47 \text{ } \mu\text{F (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, \\ T_{J} = 25 ^{\circ}\text{C}, \text{ unless otherwise noted}.$ Figure 86. Load Transient Response, ADJ-0.5V set to 1.2V #### **TYPICAL CHARACTERISTICS** $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, \text{ FB} = \text{OUT}, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF} \text{ (polymer)} + 100 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, C_{OUT} = 47 \text{ } \mu\text{F} \text{ (C1210)} + 10 \text{ } \mu\text{F} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, \text{ unless otherwise noted.}$ Figure 87. EN-pin Startup, Fast Ramp Up Figure 88. EN-pin Startup, Slow Ramp Up Figure 89. N-pin Startup for Different C<sub>NR/SS</sub>, ADJ Application Figure 90. IN-pin Startup for Different C<sub>FF</sub>, ADJ Application Figure 91. IN-pin Startup for Different $C_{NR/SS}$ , FIX Application Figure 92. Startup DELAY and PG Behavior #### TYPICAL CHARACTERISTICS $V_{IN} = V_{OUT-NOM} + 0.4 \text{ V and } V_{IN} \geq 1.2 \text{ V}, V_{EN} = 1.1 \text{ V}, \text{ FB} = \text{OUT}, I_{OUT} = 50 \text{ mA}, C_{CF} = 10 \text{ nF}, C_{NR/SS} = 100 \text{ nF}, C_{DELAY} = 2.2 \text{ nF}, C_{FF} = 10 \text{ nF}, C_{IN} = 1 \text{ mF} \text{ (polymer)} + 100 \text{ µF} \text{ (C1210)} + 10 \text{ µF} + 100 \text{ nF}, C_{OUT} = 47 \text{ µF} \text{ (C1210)} + 10 \text{ µF} + 100 \text{ nF}, T_{J} = 25^{\circ}\text{C}, \text{ unless otherwise noted.}$ $V_{OUT} = 1.2V \text{ (FIX)}, V_{NOM} = 1.2V, I_{OUT} = 100\text{mA}$ $V_{PG} V Figure 93. Startup PG Behavior for Different $C_{DELAY}$ Figure 94. DELAY and PG Signals Behavior During V<sub>OUT</sub> Drops Figure 95. Start-up and Shut-down by $V_{IN}$ Voltage, ADJ Application, $V_{NOM} = 0.5 \text{ V}$ , $V_{OUT} = 1.2 \text{ V}$ #### TYPICAL CHARACTERISTICS $V_{IN} = V_{OUT-NOM} + 0.4 \ V \ \text{and} \ V_{IN} \geq 1.2 \ V, \ V_{EN} = 1.1 \ V, \ FB = OUT, \ I_{OUT} = 50 \ mA, \ C_{CF} = 10 \ nF, \ C_{NR/SS} = 100 \ nF, \ C_{DELAY} = 2.2 \ nF, \ C_{FF} = 10 \ nF, \ C_{NR/SS} = 100 \$ $C_{IN}$ = 1 mF (polymer) + 100 $\mu$ F (C1210) + 10 $\mu$ F + 100 nF, $C_{OUT}$ = 47 $\mu$ F (C1210) + 10 $\mu$ F + 100 nF, $T_{J}$ = 25°C, unless otherwise noted. Power Curve With PCB Copper Thick: 2 oz Figure 96. $R_{\theta JA}$ and $P_{DIS(MAX)}$ vs. Copper Area Figure 98. Max. Allowable Output Current vs. VIN, FIX & ADJ Applications, $T_A = 50^{\circ}C$ Figure 99. Max. Allowable Output Current vs. V<sub>IN</sub>, FIX & ADJ Applications, $T_A = 75^{\circ}C$ 3 3,5 ### Additional Information to Figures on this Page Thermal data are based on thermal simulation methodology specified in the JEDEC JESD51 series standards. The following assumptions are used in the simulations: These data were generated with only a single device at the center of a high-K (2s2p) board which follows the JEDEC51.7 guidelines. Top and bottom layer 2 oz. copper, inner planes 1 oz. copper. The GND pad connected to the PCB inner GND plane layer through a 3x5 thermal via array. All the vias are 0.3 mm diameter, plated. The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a high-K board, following the JEDEC51.7 guidelines with assumptions as above, in an environment described in $T_A = 25^{\circ}C$ , $T_J = T_{J(MAX)} = 125^{\circ}C$ , unless otherwise noted. #### **APPLICATIONS INFORMATION** #### Input Capacitor Selection (CIN) Input capacitor connected as close as possible is necessary to ensure device stability. The ceramic X7R or X5R capacitor should be used for reliable performance over temperature range. The value of the input capacitor should be at least 10 µF, recommended value is parallel combination of 47 µF + 100 nF. Maximum value is not limited and the higher means better for the LDO, as this capacitor will provide a low impedance path for unwanted AC signals or noise modulated onto the input voltage. There is no requirement for the ESR of the input capacitor but it is recommended to use ceramic capacitor for its low ESR and ESL. A good input capacitor will limit the influence of input trace inductance and source resistance during load current changes. When a large load transients (like 10 mA to 3 A) happens in the application the input power source of the LDO needs to provide enough power and the input voltage must not go below the level defined by this equation: $V_{IN} = V_{OUT-NOM} + V_{DO}$ otherwise the output voltage drop will be significantly higher (because LDO will enter the dropout state). In cases when LDO's input power supply has a poor load transient response or when there is a long connection between LDO and its power source then the input capacitor needs to be significantly bigger (in range of hundreds of uF). #### Output Capacitor Selection (COUT) The LDO requires the output capacitor connected as close as possible to the output and ground pins. The LDO is designed to remain stable with output capacitor's effective capacitance in range from 40 $\mu F$ to 1000 $\mu F$ and ESR from 1 m $\Omega$ to 50 m $\Omega$ . The ceramic X5R or better type is recommended due to its low capacitance variations over the specified temperature range and low ESR. When selecting the output capacitor the value change with temperature and DC bias voltage needs to be taken into account. Especially for small package size capacitors such as 0805 or smaller the effective capacitance drops rapidly with the applied DC bias voltage (refer the capacitor's datasheet for details). Recommended is parallel combination of ceramic capacitors 47 $\mu F$ (1210 package) + 10 $\mu F$ (0805 package) + 100 nF (any small package like 0603, 0402 etc.). Larger capacitance and lower capacitor ESR improves the load transient response, PSRR and output voltage noise. #### Internal Supply Bypass Capacitor (C<sub>CF</sub>) This capacitor is needed to stabilize the internal power rail generated by the on–chip high frequency charge pump. This charge pump generates a minimal amount of noise but is suppressed to almost zero with additional on–chip isolation and circuits. The $C_{CF}$ capacitor should be 10 nF ceramic capacitor X5R, X7R, X8R, NP0 or similar type, 6.3 $V_{DC}$ or more. #### **Output Voltage** NCP59763 part is available in several output voltage options (see OPNs table). All of these options could be used in fixed (non-adjustable) or adjustable application circuit. When adjustment of output voltage is not needed then simply connect the FB pin to OUT pin and the output voltage will be equal to the nominal output voltage specified by OPN: $V_{OUT} = V_{NOM}$ . If the adjustment is important, connect the output voltage resistor divider between OUT, FB and GND pins. Then the output voltage can be computed by the following equation: $$V_{OUT} = V_{NOM} \times \left(1 + \frac{R_{ADJ1}}{R_{ADJ2}}\right) + I_{FB} \times R_{ADJ1}$$ (eq. 1) Where: V<sub>OUT</sub> is output voltage of the circuit with resistor divider (adjustable application). $V_{NOM}$ is the LDO's nominal output voltage given by OPN. I<sub>FB</sub> is the LDO's FB pin input current. R<sub>ADJ1</sub> is the upper resistor in resistor divider. R<sub>ADJ2</sub> is the lower resistor in resistor divider. Recommended values of $R_{ADJ1}$ and $R_{ADJ2}$ are in range from 1 $k\Omega$ to about 300 $k\Omega$ . Both circuits of FIX (non-adjustable) and ADJ (adjustable) applications are shown at the following figures. Figure 100. ADJ (Adjustable) Application Schematic Figure 101. FIX (Non-adjustable) Application Schematic At the ADJ application, the external resistor divider with input FB pin capacity and FB pin PCB trace capacity to GND makes a low pass filter what negatively affects the dynamic behavior of the LDO. This unwanted dynamic performance degradation could be compensated by adding of feed–forward capacitor C<sub>FF</sub> across R<sub>ADJ1</sub> resistor. Recommended value is 10 nF and its influence to several parameters is shown at figures in Typical characteristics section. The C<sub>FF</sub> capacitor on one hand improves dynamic behavior of LDO in ADJ application but on the other hand it rounds and delays the VOUT voltage at the startup. Next picture shows VOUT voltage for three different CFF capacitors. It can be seen that for none CFF capacitor the V<sub>OUT</sub> perfectly follows the V<sub>FB</sub> voltage while with C<sub>FF</sub> capacitor it doesn't. The different shape and small delay is probably not an issue. But when the PG is needed in the application, then this phenomenon causes troubles with timing. Because the internal PG comparator checks FB voltage (not OUT voltage) and compares it to the internal thresholds then the PG rises during startup when VFB reaches 93% of V<sub>NOM</sub> (typ). Without C<sub>FF</sub> the V<sub>OUT</sub> rises the same as V<sub>FB</sub> so PG indicates also 93% of the V<sub>OUT</sub>. But when C<sub>FF</sub> is used, V<sub>OUT</sub> is delayed to V<sub>FB</sub> which reaches the threshold sooner than V<sub>OUT</sub>. This results too early rise of the PG signal and it looks like the threshold related to V<sub>OUT</sub> is false (but it is just the effect of the V<sub>OUT</sub> delay). It is needed to be told that such behavior is common for all ADJ LDOs with PG, not just for NCP59763. To overcome this $C_{FF}$ delay issue we can simply tune the value of the $C_{DELAY}$ capacitor and postpone the PG reaction for the same or longer delay time. This is shown at the next picture as $V_{PG}$ curves. Of course this situation needs care only at the ADJ application when $C_{FF}$ is used (as $C_{FF}$ is not applicable at FIX application). Figure 102. PG Reaction Influenced by $C_{FF}$ Capacitor, ADJ Application, $V_{NOM}$ = 0.5 V, $V_{OUT}$ = 1.2 V Next table shows recommended feedback part values (R<sub>AD1</sub>, R<sub>AD2</sub> and C<sub>FF</sub>) selected from E24 (resistors) and E6 (capacitor) series. Higher output voltages can be created by several combinations of OPN and divider. It is recommended to select the part with the nearest nominal voltage do desired output voltage for the best dynamic performance. For example, the part with $V_{NOM} = 0.5 \text{ V}$ set to $V_{OUT} = 1.8 \text{ V}$ has slightly worse output voltage noise than part with $V_{NOM} = 1.2 \text{ V}$ , set to the same $V_{OUT} = 1.8 \text{ V}$ , see Typical characteristics section for details. Table 6. RECOMMENDED FEEDBACK PART VALUES | V <sub>OUT</sub> | Part | $V_{NOM}$ | R <sub>ADJ1</sub> | R <sub>ADJ2</sub> | V <sub>OUT2</sub> | Diff | |------------------|----------------|-----------|-------------------|-------------------|-------------------|------| | [V] | (OPN) | [V] | [k $\Omega$ ] | [k $\Omega$ ] | [V] | [%] | | 0.5 | NCP59763AMN050 | 0.5 | Short | None | 0.500 | 0.0 | | 0.6 | NCP59763AMN050 | 0.5 | 15 | 75 | 0.600 | 0.0 | | 0.7 | NCP59763AMN050 | 0.5 | 12 | 30 | 0.700 | 0.0 | | 8.0 | NCP59763AMN050 | 0.5 | 12 | 20 | 0.800 | 0.0 | | | NCP59763AMN080 | 0.8 | Short | None | 0.800 | 0.0 | | 0.9 | NCP59763AMN050 | 0.5 | 12 | 15 | 0.900 | 0.0 | | | NCP59763AMN080 | 0.8 | 15 | 120 | 0.900 | 0.0 | | 1.0 | NCP59763AMN050 | 0.5 | 10 | 10 | 1.000 | 0.0 | | | NCP59763AMN080 | 0.8 | 7.5 | 30 | 1.000 | 0.0 | | | NCP59763AMN100 | 1.0 | Short | None | 1.000 | 0.0 | | 1.1 | NCP59763AMN050 | 0.5 | 12 | 10 | 1.100 | 0.0 | | | NCP59763AMN080 | 0.8 | 9.1 | 24 | 1.103 | 0.3 | | | NCP59763AMN100 | 1.0 | 10 | 100 | 1.100 | 0.0 | | 1.2 | NCP59763AMN050 | 0.5 | 51 | 36 | 1.208 | 0.7 | | | NCP59763AMN080 | 8.0 | 10 | 20 | 1.200 | 0.0 | | | NCP59763AMN100 | 1.0 | 15 | 75 | 1.200 | 0.0 | | | NCP59763AMN120 | 1.2 | Short | None | 1.200 | 0.0 | | 1.5 | NCP59763AMN050 | 0.5 | 20 | 10 | 1.500 | 0.0 | | | NCP59763AMN080 | 8.0 | 16 | 18 | 1.511 | 0.7 | | | NCP59763AMN100 | 1.0 | 10 | 20 | 1.500 | 0.0 | | | NCP59763AMN120 | 1.2 | 9.1 | 36 | 1.503 | 0.2 | | 1.8 | NCP59763AMN050 | 0.5 | 39 | 15 | 1.800 | 0.0 | | | NCP59763AMN080 | 8.0 | 15 | 12 | 1.800 | 0.0 | | | NCP59763AMN100 | 1.0 | 12 | 15 | 1.800 | 0.0 | | | NCP59763AMN120 | 1.2 | 11 | 22 | 1.800 | 0.0 | | 2.0 | NCP59763AMN050 | 0.5 | 30 | 10 | 2.000 | 0.0 | | | NCP59763AMN080 | 0.8 | 15 | 10 | 2.000 | 0.0 | | | NCP59763AMN100 | 1.0 | 10 | 10 | 2.000 | 0.0 | | | NCP59763AMN120 | 1.2 | 10 | 15 | 2.000 | 0.0 | #### Where: V<sub>OUT</sub> [V] is desired output voltage. V<sub>NOM</sub> [V] is selected part nominal voltage. V<sub>OUT2</sub> [V] is calculated output voltage. Diff [%] is difference between desired and calculated output voltage. Of course the table above is just an example and other values of output voltage divider parts are possible. #### Startup and Shutdown In the NCP59763 device there are two main internal signals which triggers the startup process, the under-voltage lockout (UVLO) signal and enable signal. The first one comes from UVLO comparator, which monitors if the IN pin voltages is high enough, while the second one comes from EN pin comparator. Both comparators have embedded hysteresis to be insensitive to input noise. Figure 103. Internal Block Diagram (UVLO and EN Blocks Highlighted) Next figures show three startup/shutdown cases, initiated by input, enable or both signals assertion. Figure 104. EN Pin Initiated Startup/Shutdown Figure 105. IN Pin Initiated Startup/Shutdown Figure 106. IN & EN Pins Initiated Startup/Shutdown #### Where: t<sub>SS</sub> is the soft-start time (described below) t<sub>START</sub> is the overall startup time t<sub>PD</sub> is the internal propagation delay (170 μs typ.) ## **PG Output** NCP59763 device contains PG circuit for the output voltage level monitoring. Internally it is combined from PG comparator, DELAY comparator, logic block with deglitch timer, DELAY pin current source and discharge NMOS transistor and PG output NMOS transistor (all highlighted by red color at the following picture). The PG comparator compares internal feedback signal voltage (VFB) with the 90% of V<sub>REF</sub> voltage what means that the V<sub>OUT</sub> drop below 90% is detected. Output signal from this comparator is blanked by deglitch timer (typ. 20 µs) to filter out possible short spikes at the output voltage. This means that only pulses longer than about 20 µs and lower than 90% of set V<sub>OUT</sub> are detected. When the PG comparator output signal passes through this deglitch timer it turns ON the DELAY pin discharge NMOS which discharges external delay capacitor (CDELAY) and also turns ON the PG output NMOS. For proper operation the PG output needs external pull-up resistor which defines the voltage level at the non-fault time. Recommended values range is from 3.9 k $\Omega$ to 100 k $\Omega$ . When the output drop event disappears, the DELAY pin discharge NMOS is turned back OFF and the external delay capacitor is charged by internal $I_{DELAY}$ current source. When the DELAY voltage reaches 0.8 V (typ.), what is the internal DELAY comparator threshold voltage, the PG output NMOS transistor is turned OFF to indicate normal condition. This DELAY capacitor charging time is in fact a $C_{DELAY}$ capacitor programmable delay time, what could be needed by external monitoring circuit (for example MCU connected to PG). In case very short delay is acceptable for the application the $C_{DELAY}$ capacitor could be omitted. Then the delay between rising edges of PG to $V_{OUT}$ is about 30 $\mu$ s. At adjustable application when $C_{FF}$ capacitor is used, the output voltage settling time could be several times longer than FB voltage settling time (caused by $C_{FF}$ with $R_{ADJ1}$ and $R_{ADJ2}$ ). And because the PG comparator monitors the FB voltage, it could indicate "power ok" state based on settled FB voltage at a time when output voltage is still too low. At such case the PG delay must be set by $C_{DELAY}$ capacitor to a longer value than output voltage settling time is. When the overall PG function is not needed than both $C_{DELAY}$ capacitor and $R_{PG}$ resistor could be omitted. Figure 107. Internal Block Diagram (PG Circuit Highlighted) Delay time could be computed by the following equation: $$\begin{split} t_{DELAY} &= t_{DELAY-MIN} + \frac{V_{DELAY-TH}}{I_{DELAY}} \times C_{DELAY} = \\ &= 30~\mu + \frac{0.8}{1.8~\mu} \times C_{DELAY} = 30~+~444~\times C_{DELAY} \text{ [$\mu$s; nF]} \end{split}$$ #### Where: $t_{DELAY-MIN}$ is minimum delay time without capacitor (about 30 $\mu$ s) $V_{DELAY-TH}$ is DELAY pin threshold voltage $I_{DELAY}$ is DELAY capacitor charging current # Soft-start and Noise Reduction The NR/SS pin has two functions – program LDO's output voltage rise time and reduce the output voltage noise – both by the same externally connected $C_{NR/SS}$ capacitor. Startup situation very often needs a special care, because the charge currents of capacitors connected to power rails could cause used power supplies overcurrent events. Generally, any capacitor voltage change generates charge current flowing into this capacitor, given by the following equation: $$I_{C}(t) = C \times \frac{dV_{C}(t)}{dt}$$ (eq. 3) The $dV_C(t)/dt$ is the slope of capacitor voltage change. The higher $V_C$ voltage change or the higher capacitor value, the bigger capacitor charge current. In LDO application, there are two capacitors used, $C_{\rm IN}$ and $C_{\rm OUT}$ , and both of them are charged during power–up what could generate very high input current, which is caller inrush current. Inrush current of LDO application consist of the sum of: - C<sub>IN</sub> charge current (can't be influenced by the LDO, could be influenced by previous power stage only by setting of LDO's V<sub>IN</sub> slope) - C<sub>OUT</sub> charge current (influenced by the LDO) - LDO's ground current (negligible) - LDO's load current I<sub>LOAD</sub>(t) This relations could be written in equation: $$I_{INRUSH}(t) = I_{CIN}(t) + I_{COUT}(t) + I_{LOAD}(t)$$ (eq. 4) $$I_{INRUSH}(t) = C_{IN} \times \frac{dV_{IN}(t)}{dt} + C_{OUT} \times \frac{dV_{OUT}(t)}{dt} + I_{LOAD}(t)$$ (eq. 5) Where: $dV_{IN}(t)/dt$ is the slope of $V_{IN}$ ramp $dV_{OUT}(t)/dt$ is the slope of $V_{OUT}$ ramp From the equation above we can see that in reel application we need to care about both $C_{IN}$ and $C_{OUT}$ capacitor values and about both $V_{IN}$ and $V_{OUT}$ voltage slopes. Only the $V_{OUT}$ slope is influenced by the LDO while the $V_{IN}$ slope is influenced by previous power stage (defined by its soft–start time). The last part of the equation, the $I_{LOAD}(t)$ current, could be dependent to the immediate value of rising $V_{OUT}$ voltage and generally it could vary in time. Because it is part of the inrush current, the LDO should care about it as well and it does by load current limiting during start–up by the current limit feature to $I_{CL}$ level (see Electrical characteristics table). Back to the soft–start feature, the externally connected $C_{NR/SS}$ capacitor is charged by internal current source $I_{SS}$ . The $C_{NR/SS}$ value and size of the $I_{SS}$ current together define the $V_{OUT}$ voltage rise time. The voltage at the $C_{NR/SS}$ capacitor rises linearly in time and is followed by the LDO's output voltage. When the NR/SS pin voltages reaches the internal voltage reference value the $I_{SS}$ current source is turned OFF and the $C_{NR/SS}$ capacitor in combination with internal $R_{NR}$ resistor behaves as an internal reference filter. The bigger $C_{NR/SS}$ value the lower LDO's output voltage noise. Recommended range of $C_{NR/SS}$ capacitor is from 10 nF to 100 nF. See the Typical characteristics section for $C_{NR/SS}$ capacitor influence to output voltage noise and startup time as well. Figure 108. Internal Block Diagram (Startup Circuit Highlighted) Soft-start time $(t_{SS})$ represents the length of the output voltage rise time at the startup (not the overall startup time from UVLO or EN assertion). It could be computed by the following equation: $$t_{SS} = t_{SS-MIN} + \frac{V_{NOM}}{I_{SS}} \times C_{NR/SS}$$ (eq. 6) Where: $t_{SS-MIN}$ is minimum soft-start time without $C_{NR/SS}$ capacitor (about 50 $\mu s$ ) V<sub>NOM</sub> is nominal LDO's output voltage ISS is soft-start capacitor charging current Note that the $t_{START}$ parameter listed in the Electrical characteristics table is not the same time as $t_{SS-MIN}$ mentioned here. $t_{START}$ is overall minimum startup time measured from EN rising edge to a point where $V_{OUT}$ reaches 95% of $V_{NOM}$ while $t_{SS-MIN}$ time is just an output voltage rise time (it means it is a part of $t_{START}$ ). #### **Active Output Discharge** Active output discharge function discharges the output capacitor when the LDO is disabled by EN pin. Figure 109. Internal Block Diagram (Output Discharge Related Blocks Highlighted) When EN pin is turned to low state (when $V_{\rm IN}$ is still present), the output voltage is discharged continuously for the whole EN pin low level period. The slope and shape of discharged output voltage is given by resistance of internal discharge NMOS transistor, load resistance and total output capacitance. Output voltage during the discharge period could be described by: $$\label{eq:Vout} V_{OUT}(t) \, = \, V_{NOM} \, \times \, e^{-t/\tau} \eqno(eq. \, 7)$$ $$\tau = (R_{ACT} + R_{LOAD}) \times C_{OUT}$$ (eq. 8) Where: V<sub>OUT</sub>(t) is immediate voltage at desired time point V<sub>NOM</sub> is the nominal output voltage t is the desired time $\tau$ is the RC time constant R<sub>ACT</sub> is resistance of int. active discharge NMOS R<sub>LOAD</sub> is load resistance From time perspective, we can say that after one RC time constant ( $\tau$ ), the output voltage is discharged to 36.6%, after two $\tau$ to 13.5%, after four $\tau$ to 1.8% etc. Next picture shows waveforms for discussed situation. Figure 110. Active Output Discharge Activated by EN Pin It is important to mention a different situation, when LDO is not disabled by EN pin, but turned off by input voltage (EN pin held high or connected to IN pin and $V_{IN}$ is forced low). At this case the output discharge function is also activated but just for a short period of time, starting when input voltage falls below the low UVLO threshold (0.9 V typ.) and ending when falls below the minimum discharge block operational level ( $V_{AOD-MIN}$ , 0.8 V typ.). We can see that there is a small input voltage window where the discharge function is active (0.9 V – to – 0.8 V). Based on this fact the proper output voltage discharge to 0V is not possible. Simply, LDO's active output discharge block can't be functional because the LDO's power supply is turned off. The situation is shown at the next picture. Figure 111. Active Output Discharge Activated by Falling V<sub>IN</sub> At a situation of the high falling input voltage slope, it could happen that the activated output discharge function theoretical time window is shorter than internal delays, resulting the discharge function will not be activated (fast falling $V_{IN}$ slope means no output discharge). #### Thermal protection When the LDO's die temperature exceeds the thermal shutdown threshold value, the device is internally disabled. The IC will remain in disabled state until the die temperature decreases by the thermal shutdown hysteresis value. Then the LDO is back enabled. The thermal shutdown feature provides the protection against overheating due to application failure and it is not intended to be used as a normal working function. #### **Power Dissipation** Power dissipation caused by voltage drop across the LDO and by the output current flowing through the device needs to be dissipated out from the chip. The maximum power dissipation is dependent on the PCB layout, number of used Cu layers, Cu layers thickness and the ambient temperature. The maximum power dissipation can be computed by one of the following equations: $$P_{DIS} = \frac{T_J - T_A}{R_{\theta JA}} [W]$$ (eq. 9) Or $$\mathsf{P}_{\mathsf{DIS}} = \frac{\mathsf{T}_{\mathsf{J}} - \mathsf{T}_{\mathsf{B}}}{\mathsf{R}_{\mathsf{0JB}}} \, [\mathsf{W}] \tag{eq. 10}$$ Where: $T_J$ is the desired junction temperature T<sub>A</sub> is the ambient temperature $T_B$ is the board temperature (on the trace within 1 mm of the package body) $R_{\theta JA}$ is junction to ambient thermal resistance $R_{\theta JB}$ is junction to board thermal resistance If we enter the maximum junction temperature value $(125^{\circ}C)$ as a $T_J$ , we obtain a maximum allowable power dissipation $P_{DIS(MAX)}$ . Then, when applying higher power dissipation to this max. power dissipation $(P_{DIS} > P_{DIS(MAX)})$ , the device will be overheated $(T_J > T_{J(MAX)})$ . We can substitute for the power dissipation the following equation: $$P_{DIS} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (eq. 11) To obtain equation for the output current: $$I_{OUT} = \frac{P_{DIS}}{V_{IN} - V_{OUT}} = \frac{T_J - T_X}{R_{\theta JX} \times (V_{IN} - V_{OUT})}$$ (eq. 12) Where: T<sub>X</sub> is T<sub>A</sub> resp. T<sub>B</sub> $R_{\theta JX}$ is $R_{\theta JA}$ resp. $R_{\theta JB}$ And similarly, if we enter the maximum junction temperature value ( $125^{\circ}C$ ) as a $T_J$ , we obtain a maximum allowable load current $I_{OUT(MAX)}$ . Then, when applying higher load current to this max. load current ( $I_{OUT} > I_{OUT(MAX)}$ ), the device will be overheated ( $T_J > T_{J(MAX)}$ ). Maximum power dissipation and maximum allowable output currant charts are shown at figures 96 to 99. #### **PCB Layout Recommendations** To obtain good LDO's stability and the best transient, PSRR and output voltage noise performance, place both $C_{\rm IN}$ and $C_{\rm OUT}$ capacitors as close as possible to the device pins, make the PCB traces wide and short and place capacitors to the same PCB Cu layer as the LDO is (avoid connections through vias). The same rules should be applied to the connections between $C_{\rm OUT}$ and the load – the less parasitic impedance the better dynamic performance at the point of load. Regarding high impedance ADJ pin, prevent capacitive coupling of this trace to any switching signals in the circuitry. The same applies to high impedance NR/SS pin, which is very sensitive to coupled noise. Therefore make the trace to $C_{NR/SS}$ as short as possible. When routing the trance to $C_{CF}$ capacitor, use also as short as possible connection. Other traces like PG, DELAY and EN don't need any special care. #### **Demo Board Quick Overview** First it should be noted that more detailed evaluation board information are provided in separate documents on company web pages. Below are schematic and board pictures of the NCP59763AMN050TBGEVB evaluation board. The board has been used during product evaluation to capture the data shown in this datasheet (transients, PSRR, noise, startups etc.). By the solder jumper JP6 (label FIX) the application circuit could be changed from the default adjustable type (trimmer resistor RT1 sets the $V_{OUT}$ ) to fixed. By default the board is supplied with LDO NCP59763AMN050 ( $V_{NOM}$ = 0.5 V) but it can handle any other OPN (on request). There is also a picture showing the layout in detail, which could be taken as a recommended layout. Generally, when testing LDOs dynamic performance on evaluation board connected to laboratory power supply typically by long cables, the device would need additional input capacitor. This capacitor will cover voltage drops created at the long connection cables impedance by the load current transients (note that this is different situation to normal application where the distance of the LDO to its power source is short so it need special care). In such case it is recommended to assemble low ESR electrolytic input capacitor to the spare place (C4) on the evaluation board (recommended is aluminum organic polymer capacitor $560~\mu F$ to 2.2~m F for 6.3V or higher with ESR about $10-30~m \Omega$ , 10~m m of diameter, through–hole with 5 mm pin pitch to fit the PCB, for example Kemet A750MV108M1EAAE014). Besides the main LDO application circuit, evaluation board includes some supporting staff: - Two positions for optional through-hole SMB connectors for IN and OUT signals, mainly for line/load transients, PSRR and noise testing (recommended connectors are Molex 73100-0258 or compatible). - Edge connector where all these signal leads to (the appropriate receptacle type is SAMTEC MECF-20-01-L-DV-WT). - Three diodes as temperature sensors. Figure 112. NCP59763AMN050TBGEVB Schematic (Edge Connector Pinout) Figure 113. NCP59763AMN050TBGEVB Schematic (Three Diodes as Temperature Sensors) Figure 114. NCP59763AMN050TBGEVB Schematic (Main Part) Figure 115. NCP59763AMN050TBGEVB Board Figure 116. NCP59763AMN050TBGEVB Board Center Detail ### **ORDERING INFORMATION** | Device | Output Voltage (V <sub>NOM</sub> ) | Marking | Package | Shipping <sup>†</sup> | |-------------------|------------------------------------|----------------|------------------------------|-----------------------| | NCP59763AMN050TBG | 0.5 V | 59763<br>P050A | DFN10 3x3, 0.5P<br>(Pb-Free) | 3000 | | NCP59763AMN080TBG | 0.8 V | 59763<br>P080A | | | | NCP59763AMN100TBG | 1.0 V | 59763<br>P100A | | Tape & Reel | | NCP59763AMN120TBG | 1.2 V | 59763<br>P120A | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. TOP VIEW SIDE VIEW -D2 $\mathsf{D} \mathsf{M} \mathsf{M} \mathsf{D} \mathsf{M} \mathsf{T}$ BOTTOM VIEW $\Psi U \Psi$ DETAIL B PIN DNE REFERENCE // 0.10 C 0.08 C DETAIL A NOTE 4 B **DATE 24 JUL 2018** **A3** 10X ALTERNATE CONSTRUCTION DETAIL B - DIMENSIONING AND TOLERANCING PER - CONTROLLING DIMENSION: MILLIMETERS - PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | | |-----|-------------|----------|------|--|--| | DIM | MIN. | N□M. | MAX. | | | | Α | 0.80 | 0.90 | 1.00 | | | | A1 | | | 0.05 | | | | A3 | Ū | 0.20 REF | - | | | | b | 0.20 | 0.25 | 0.30 | | | | D | 2.90 | 3.00 | 3.10 | | | | D2 | 2.40 | 2.50 | 2.60 | | | | E | 2.90 | 3.00 | 3.10 | | | | E2 | 1.70 | 1.80 | 1.90 | | | | е | 0.50 BSC | | | | | | К | 0.20 REF | | | | | | L | 0.30 | 0.40 | 0.50 | | | | L1 | | | 0.10 | | | MOUNTING FOOTPRINT #### NDTES: - ASME Y14.5M, 1994. - DIMENSION 6 APPLIES TO PLATED TERMINALS AND IS MEASURED BETWEEN 0.15 AND 0.30MM FROM THE TERMINAL TIP. - COPLANARITY APPLIES TO THE EXPOSED **GENERIC MARKING DIAGRAM\*** XXXXXX XXXXXX ALYW. = Assembly Location = Wafer Lot SEATING **PLANE** 10X L DETAIL A 10X L1 0.10 CAB 0.05 C NOTE 3 = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON94098G | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | DFN10 3x3, 0.5P | | PAGE 1 OF 1 | | | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer p #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative