# onsemi

## High Performance 60 V Smart Power Stage Module

## **FDMF4061**

## **General Description**

The FDMF4061 is a compact 60 V Smart Power Stage (SPS) module that is a fully optimized for use in high current switching applications. The FDMF4061 module integrates a driver IC plus two N-channel Power MOSFETs into a thermally enhanced, 6.0 mm x 7.5 mm PQFN package. The PQFN packaging provides very low package inductance and resistance improving the current handling capability and performance of the part. With an integrated approach, the complete switching power stage is optimized with regards to driver and MOSFET dynamic performance, system parasitic inductance, and Power MOSFET R<sub>DS(ON)</sub>. The FDMF4061 uses **onsemi**'s high performance POWERTRENCH<sup>®</sup> MOSFET technology, which reduces high voltage and current stresses in switching applications. The driver IC features a low delay times and matched PWM input propagation delays, which further enhance the performance of the part.

### Features

- Compact Size 6.0 mm x 7.5 mm PQFN
- High Current Handling: 25 A
- Next Generation 60 V Power MOSFETs:
  - Typ.  $R_{DS(ON)} = 2.4$  (HS) / 2.4 (LS) m $\Omega$  at  $V_{GS} = 10$  V,  $I_D = 25$  A
- Wide Driver Power Supply Voltage Range: 10 V to 20 V
- Internal Pull-down Resistors for PWM Inputs (HI, LI)
- Short PWM Propagation Delays
- Under-voltage Lockout (UVLO)
- Fully Optimized System Efficiency
- High Performance Low Profile Package
- Integrated 60 V Half–Bridge Gate Driver
- **onsemi** 60 V POWERTRENCH MOSFETs for Clean Switching Waveforms and Reduced Ringing
- Low Inductance and Low Resistance Packaging for Minimal Operating Power Losses
- Reduced EMI due to Low Side Flip-chip MOSFET
- This Device is Pb-Free, Halide Free and is RoHS Compliant

### Applications

- Motor Drives (Power Tools & Drowns etc.)
- Telecom Half / Full Bridge DC–DC Converters
- Buck–Boost Converters
- High-current DC-DC Point of Load (POL) Converters



PQFN36 6X7.5, 0.5P CASE 483BB





#### **APPLICATION DIAGRAM**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 26 of this data sheet.



Figure 1. Functional Block Diagram



Figure 2. Pin Configuration

### Table 1. PIN DEFINITIONS

| Pin                         | Symbol | Function                                                                                                               |
|-----------------------------|--------|------------------------------------------------------------------------------------------------------------------------|
| 1, 29, 32, 34               | N/C    | No connect                                                                                                             |
| 2                           | VDD    | Power supply input for low-side gate drive and bootstrap diode. Bypass this pin to VSS with a low impedance capacitor. |
| 3                           | HI     | High-side PWM input.                                                                                                   |
| 4                           | LI     | Low-side PWM input.                                                                                                    |
| 5, 10,11, 22, 23,<br>33, 37 | PGND   | Power return for the power stage. Package header, pin 37 and PGND are internally fused (shorted).                      |
| 6                           | VSS    | Analog ground for driver IC analog circuits.                                                                           |
| 7,9                         | LG     | Low-side MOSFET gate.                                                                                                  |
| 8                           | LO     | Low-side gate drive output.                                                                                            |
| 12 – 21                     | SW     | Switching node junction between high-side and Low-side MOSFETs.                                                        |
| 24 – 28                     | VIN    | Power input for the power stage. Bypass this pin to PGND with low impedance capacitor.                                 |
| 30                          | HG     | High-side MOSFET gate.                                                                                                 |
| 31                          | PH     | High-side source connection (SW node) for the bootstrap capacitor.                                                     |
| 35                          | HB     | Bootstrap supply for high-side driver. Bypass this pin to PH with low impedance capacitor.                             |
| 36                          | HO     | High-side gate drive output.                                                                                           |

## **TYPICAL APPLICATION DIAGRAM**







Figure 4. Full-Bridge DC Motor

## TYPICAL APPLICATION DIAGRAM (Continued)



Figure 5. 3–Phase DC Motor

## TYPICAL APPLICATION DIAGRAM (Continued)



Figure 6. Buck Converter



Figure 7. Half-Bridge Converter

## TYPICAL APPLICATION DIAGRAM (Continued)



Figure 8. Full-Bridge Converter

## Table 2. ABSOLUTE MAXIMUM RATINGS

| Symbol                        | Par                                    | ameter              | Min                     | Max                       | Unit |
|-------------------------------|----------------------------------------|---------------------|-------------------------|---------------------------|------|
| V <sub>IN</sub>               | Power Stage Supply Voltage             | Referenced to VSS   | -0.3                    | 60                        | V    |
| V <sub>PH</sub>               | PH Voltage                             | Referenced to VSS   | V <sub>HB</sub> – 25    | V <sub>HB</sub> + 0.3     | V    |
| V <sub>DD</sub>               | Driver Supply Voltage                  | Referenced to VSS   | -0.3                    | 25                        | V    |
| V <sub>HB</sub>               | Bootstrap to VSS                       | Referenced to VSS   | -0.3                    | 85                        | V    |
| $V_{\text{LI},}V_{\text{HI}}$ | Gate Drive Input Signals               | Referenced to VSS   | -0.3                    | V <sub>DD</sub> + 0.3 V   | V    |
| V <sub>HO</sub>               | High Side Driver Output                | Referenced to PHASE | V <sub>PH</sub> – 0.3 V | V <sub>BOOT</sub> + 0.3 V | V    |
| $V_{LO}$                      | Low Side Driver Output                 | Referenced to VSS   | -0.3                    | V <sub>DD</sub> + 0.3V    | V    |
| V <sub>HG</sub>               | High Side MOSFET Gate                  | Referenced to PHASE | -26                     | 28                        | V    |
| $V_{LG}$                      | Low Side MOSFET Gate                   | Referenced to VSS   | -26                     | 28                        | V    |
| $\Theta_{JA}$                 | Junction to Ambient Thermal Resistance | e – Q1 (Note 1)     | -                       | 17                        | °C/W |
|                               | Junction to Ambient Thermal Resistance | e – Q2 (Note 1)     | -                       | 15                        | °C/W |
| TJ                            | Junction Temperature                   |                     | -                       | 150                       | °C   |
| T <sub>STG</sub>              | Storage Temperature                    |                     | -40                     | 150                       | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Mounted on a 4–layer FR4 PCB with a dissipating copper surface on the top side of 49 cm<sup>2</sup>, 2 oz.

## Table 3. RECOMMENDED OPERATING CONDITIONS

| Symbol               | Parameter                  | Test Conditions                   | Min                  | Max                  | Unit |
|----------------------|----------------------------|-----------------------------------|----------------------|----------------------|------|
| V <sub>IN</sub>      | Power Stage Supply Voltage |                                   | 3                    | 50                   | V    |
| V <sub>DD</sub>      | Driver Supply Voltage      |                                   | 10                   | 20                   | V    |
| $V_{SW}, V_{PH}$     | SW or PHASE                | DC                                | -0.3                 | 60                   | V    |
|                      |                            | Repetitive Pulse (< 20 ns, 10 µJ) | 6 – V <sub>DD</sub>  | 60                   | V    |
| V <sub>HB</sub>      | Voltage on HB              | Reference to PH                   | V <sub>PH</sub> + 10 | V <sub>PH</sub> + 20 | V    |
| dV <sub>SW</sub> /dt | Voltage Slew Rate on SW    |                                   | -                    | 50                   | V/ns |
| Τ <sub>J</sub>       | Operating Temperature      |                                   | -40                  | 125                  | °C   |

| Symbol                              | Parameter                                            | Condition                                                                 | Min | Тур | Max  | Unit |
|-------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------|-----|-----|------|------|
| SUPPLY CU                           | RRENTS                                               | •                                                                         | •   | •   | •    |      |
| I <sub>INQ</sub>                    | Power Stage Quiescent Current                        | $V_{LI} = V_{HI} = 0 V$                                                   | -   | -   | 1    | μA   |
| I <sub>DDQ</sub>                    | Driver Quiescent Current                             | $V_{LI} = V_{HI} = 0 V$                                                   | -   | 67  | 180  | μA   |
| I <sub>DDO</sub>                    | VDD operating Current                                | F <sub>SW</sub> = 20 kHz                                                  | -   | 0.3 | 0.6  | mA   |
|                                     |                                                      | F <sub>SW</sub> = 200 kHz                                                 | _   | 2.1 | 4.2  | mA   |
| I <sub>HBQ</sub>                    | BOOT Quiescent Current                               | $V_{LI} = V_{HI} = 0 V$                                                   | -   | 38  | 120  | μA   |
| I <sub>HBO</sub>                    | BOOT Operating Current                               | F <sub>SW</sub> = 20 kHz                                                  | _   | 0.3 | 0.6  | mA   |
|                                     |                                                      | F <sub>SW</sub> = 200 kHz                                                 | -   | 2.4 | 4.8  | mA   |
| UNDER-VO                            | LTAGE PROTECTION                                     | ·                                                                         |     |     |      |      |
| / <sub>ddr,</sub> V <sub>hbr</sub>  | UVLO Rising Threshold                                | $V_{DD}$ or $V_{HB}$ – $V_{PH}$ rising threshold                          | 8.2 | 9.5 | 10.0 | V    |
| V <sub>DDF</sub> , V <sub>HBF</sub> | UVLO Falling Threshold                               | $V_{DD}$ or $V_{HB}$ – $V_{PH}$ falling threshold                         | 7.6 | 8.9 | 9.6  | V    |
| V <sub>DDH</sub>                    | UVLO Hysteresis                                      | V <sub>DD</sub> Hysterisis                                                | _   | 0.6 | _    | V    |
| t <sub>D POR</sub>                  | POR Delay to Enable IC                               | UVLO rising to internal PWM enable                                        | _   | _   | 10   | μs   |
| _                                   | NPUTS (TTL: LI, HI)                                  | -                                                                         |     |     |      |      |
| VIL                                 | Low Level Input Voltage                              | $V_{DD} = 10 \text{ V to } 20 \text{ V}$                                  | 1.2 | _   | _    | V    |
| VIH                                 | High Level Input Voltage                             | 1                                                                         | _   | _   | 2.9  | V    |
| V <sub>HYS</sub>                    | Input Voltage Hysteresis                             | 1                                                                         | _   | 1.0 | _    | V    |
| R <sub>IN</sub>                     | Input Pull–Down Resistance                           |                                                                           | _   | 468 | -    | kΩ   |
| PWM INPUT                           | - (HI,LI)                                            |                                                                           |     |     |      |      |
| t <sub>LPLH</sub>                   | LI to LO Propagation Delays                          | LI <i>Low→HIGH</i> to LO <i>Low→HIGH,</i><br>V <sub>IH</sub> to 10% LG    | 100 | 153 | 300  | ns   |
| t <sub>LPHL</sub>                   |                                                      | LI <i>High→Low</i> to LO <i>High→Low,</i><br>V <sub>IL</sub> to 90% LG    | 100 | 208 | 300  | ns   |
| t <sub>HPLH</sub>                   | HI to HO Propagation Delays                          | HI <i>Low→HIGH</i> to HO <i>Low→HIGH,</i><br>V <sub>IH</sub> to 10% HG–PH | 100 | 170 | 300  | ns   |
| t <sub>HPHL</sub>                   |                                                      | HI <i>High→Low</i> to HO <i>High→Low,</i><br>V <sub>IL</sub> to 90% HG–PH | 100 | 205 | 300  | ns   |
| MT                                  | Delay Matching, HS and LS Turn-on/off                |                                                                           | -   | -   | 50   | ns   |
| t <sub>PW</sub>                     | Minimum Input Pulse Width that<br>Changes the Output | LI/HI Rising to Vth of Q1, Q2 $R_G = 0 \ \Omega$                          | -   | 75  | _    | ns   |
|                                     |                                                      | LI/HI Falling to Vth of Q1, Q2 $R_G = 0 \ \Omega$                         | -   | 130 | -    | ns   |
| HIGH-SIDE                           | DRIVER (HDRV) (VDD = VHB = 15 V)                     |                                                                           |     |     |      |      |
| SOURCE_HO                           | Output Sourcing Peak Current                         | V <sub>HO</sub> = 0 V                                                     | 250 | 350 | -    | mA   |
| I <sub>SINK_HO</sub>                | Output Sinking Peak Current                          | V <sub>HO</sub> = 15 V                                                    | 500 | 650 | -    | mA   |
| t <sub>R_HG</sub>                   | Rise Time                                            | GH = 10% to 90%, $R_{GH}$ = 0 $\Omega$                                    | -   | 356 | 711  | ns   |
| t <sub>F_HG</sub>                   | Fall Time                                            | GH = 90% to 10%, $R_{GH}$ = 0 $\Omega$                                    | _   | 151 | 302  | ns   |
|                                     | DRIVER (LDRV) (VDD = VHB = 15 V)                     |                                                                           |     |     |      |      |
| SOURCE_LO                           | Output Sourcing Peak Current                         | $V_{LO} = 0 V$                                                            | 250 | 350 | -    | mA   |
| I <sub>SINK_LO</sub>                | Output Sinking Peak Current                          | V <sub>LO</sub> = 15 V                                                    | 500 | 650 | -    | mA   |
| t <sub>R_LG</sub>                   | Rise Time                                            | GL= 10% to 90%, $R_{GL}$ = 0 $\Omega$                                     | -   | 346 | 692  | ns   |
| t <sub>F_LG</sub>                   | Fall Time                                            | GL = 90% to 10%, $R_{GL}$ = 0 $\Omega$                                    | 1   | 142 | 283  | ns   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## Table 5. FDMF4061 MOSFET ELECTRICAL SPECIFICATIONS (T<sub>J</sub> = +25°C unless otherwise noted.)

| Symbol              | Parameter                       | Condition                                             | Min | Тур | Max | Unit |
|---------------------|---------------------------------|-------------------------------------------------------|-----|-----|-----|------|
| HIGH SIDE           | MOSFET, Q1                      | ·                                                     | •   |     |     |      |
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage  | I <sub>DS</sub> = 250 uA, V <sub>GS</sub> = 0 V       | 60  | -   | -   | V    |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current | $V_{DS} = 48 \text{ V}, V_{GS} = 0 \text{ V}$         | -   | -   | 1   | μΑ   |
| I <sub>GSS</sub>    | Gate-Source Leakage Current     | $V_{DS} = 0 V, V_{GS} = \pm 20 V$                     | -   | -   | 100 | nA   |
| V <sub>GS(th)</sub> | Gate-Source Threshold Voltage   | $V_{DS} = V_{GS}$ , $I_{DS} = 250 \ \mu A$            | 2.5 | 3.7 | 4.5 | V    |
| R <sub>DS(ON)</sub> | Drain–Source On–Resistance      | V <sub>GS</sub> = 10 V, I <sub>DS</sub> = 25 A        | -   | 2.4 | 3.2 | mΩ   |
| Q <sub>G</sub>      | Total Gate Charge               | $V_{GS} = 0$ V to 10 V, $V_{DD} = 30$ V,              | -   | 56  | 78  | nC   |
| Q <sub>GS</sub>     | Gate-Source Charge              | I <sub>DS</sub> = 25 A                                | -   | 23  | -   | nC   |
| $Q_{GD}$            | Gate-Drain "Miller" Charge      |                                                       | -   | 8   | -   | nC   |
| Q <sub>OSS</sub>    | Total Output Charge             |                                                       | -   | 65  | -   | nC   |
| $R_{G}$             | Series Gate Resistance          |                                                       | -   | 1.0 | -   | Ω    |
| DRAIN-SO            | URCE DIODE CHARACTERISTICS      |                                                       |     |     |     |      |
| V <sub>SD</sub>     | Source to Drain Forward Voltage | $V_{HG} - V_{PH} = 0 V, I_{SD} = 2 A$                 | -   | 0.7 | 1.2 | V    |
|                     |                                 | $V_{HG} - V_{PH} = 0 V, I_{SD} = 25 A$                | -   | 0.8 | 1.3 |      |
| t <sub>RR</sub>     | Reverse Recovery Time           | I <sub>F</sub> = 25 A, di <sub>F</sub> /dt = 100 A/μs | -   | 58  | 117 | ns   |
| Q <sub>RR</sub>     | Reverse Recovery Charge         |                                                       | -   | 51  | 103 | nC   |
| t <sub>RR</sub>     | Reverse Recovery Time           | I <sub>F</sub> = 25 A, di <sub>F</sub> /dt = 300 A/μs | -   | 44  | 88  | ns   |
| Q <sub>RR</sub>     | Reverse Recovery Charge         |                                                       | -   | 79  | 158 | nC   |
| LOW SIDE            | MOSFET, Q2                      |                                                       |     |     |     |      |
| BV <sub>DSS</sub>   | Drain–Source Breakdown Voltage  | $I_{DS} = 250 \ \mu A, \ V_{GS} = 0 \ V$              | 60  | -   | -   | V    |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current | $V_{DS} = 48 \text{ V}, V_{GS} = 0 \text{ V}$         | -   | -   | 1   | μΑ   |
| I <sub>GSS</sub>    | Gate-Source Leakage Current     | $V_{DS} = 0 V, V_{GS} = \pm 20 V$                     | -   | -   | 100 | nA   |
| V <sub>GS(th)</sub> | Gate-Source Threshold Voltage   | $V_{DS} = V_{GS}$ , $I_{DS} = 250 \ \mu \ A$          | 2.5 | 3.5 | 4.5 | V    |
| R <sub>DS(ON)</sub> | Drain–Source On–Resistance      | V <sub>GS</sub> = 10 V, I <sub>DS</sub> = 25 A        | -   | 2.4 | 3.2 | mΩ   |
| Q <sub>G</sub>      | Total Gate Charge               | $V_{GS} = 0$ V to 10 V, $V_{DD} = 30$ V,              | -   | 59  | 82  | nC   |
| Q <sub>GS</sub>     | Gate-Source Charge              | I <sub>DS</sub> = 25 A                                | -   | 25  | -   | nC   |
| $Q_{GD}$            | Gate-Drain "Miller" Charge      |                                                       | -   | 11  | -   | nC   |
| Q <sub>OSS</sub>    | Total Output Charge             |                                                       | -   | 63  | -   | nC   |
| R <sub>G</sub>      | Series Gate Resistance          |                                                       | -   | 1.0 | -   | Ω    |
| DRAIN-SO            | URCE DIODE CHARACTERISTICS      |                                                       |     |     |     |      |
| V <sub>SD</sub>     | Source to Drain Forward Voltage | $V_{HG} - V_{PH} = 0 V, I_{SD} = 2 A$                 | -   | 0.7 | 1.2 | V    |
|                     |                                 | $V_{HG} - V_{PH} = 0 V, I_{SD} = 25 A$                | -   | 0.8 | 1.3 |      |
| t <sub>RR</sub>     | Reverse Recovery Time           | I <sub>F</sub> = 25 A, di <sub>F</sub> /dt = 100 A/μs | -   | 57  | 114 | ns   |
| Q <sub>RR</sub>     | Reverse Recovery Charge         |                                                       | -   | 52  | 105 | nC   |
| t <sub>RR</sub>     | Reverse Recovery Time           | I <sub>F</sub> = 25 A, di <sub>F</sub> /dt = 300 A/μs | -   | 43  | 86  | ns   |
| Q <sub>RR</sub>     | Reverse Recovery Charge         |                                                       | _   | 81  | 161 | nC   |

## **TYPICAL PERFORMANCE CHARACTERISTICS**

(Tj =  $25^{\circ}C$  unless otherwise noted)









**t**HPLH

t<sub>LPLH</sub>

Temperature (°C)

-40

-20

## **TYPICAL PERFORMANCE CHARACTERISTICS**

(Tj = 25°C unless otherwise noted) (Continued)









Turn-Off Falling Time (ns)



Figure 16. Turn-Off Propagation Delay vs. Temperature



Figure 18. Turn–On Rising Time vs. Temperature







Figure 20. Turn-Off Falling Time vs. Temperature

## **TYPICAL PERFORMANCE CHARACTERISTICS**

(Tj =  $25^{\circ}C$  unless otherwise noted) (Continued)

440







Figure 22. Output Sourcing Current vs. Temperature











Figure 24. Output Sinking Current vs. Temperature





## **TYPICAL PERFORMANCE CHARACTERISTICS**

(Tj =  $25^{\circ}$ C unless otherwise noted) (Continued)



Figure 27. Low–Level Output Voltage Deviation from the V<sub>PH</sub> (V<sub>SS</sub>) vs. Supply Voltage (V<sub>DD</sub>)



Figure 29. V<sub>DD</sub> UVLO Threshold Voltage vs. Temperature

(V+/IN- (μA)



Figure 28. Low–Level Output Voltage Deviation from the V<sub>PH</sub> (V<sub>SS</sub>) vs. Temperature



Figure 30. V<sub>HB</sub> UVLO Threshold Voltage vs. Temperature



Figure 32. Input Logic Threshold Voltage vs. Temperature

Figure 31. IN+ IN- vs. Supply Voltage (V<sub>DD</sub>)

#### **TYPICAL PERFORMANCE CHARACTERISTICS**

(Tj =  $25^{\circ}$ C unless otherwise noted) (Continued)



Carrier Frequency (kHz)



## **TYPICAL PERFORMANCE CHARACTERISTICS (Q1 N-CHANNEL)**

(Tj = 25°C unless otherwise noted)



### **TYPICAL PERFORMANCE CHARACTERISTICS (Q1 N-CHANNEL)**

(Tj =  $25^{\circ}$ C unless otherwise noted) (Continued)



Figure 44. Gate Charge Characteristics



Figure 45. Capacitance vs. Drain to Source Voltage



Figure 46. Maximum Continuous Drain Current vs. Case Temperature



Figure 48. Single Pulse Maximum Power Dissipation



Figure 47. Forward Bias Safe Operating Area

## **TYPICAL PERFORMANCE CHARACTERISTICS (Q1 N-CHANNEL)**

(Tj =  $25^{\circ}$ C unless otherwise noted) (Continued)



Figure 49. Junction-to-Case Transient Thermal Response Curve

#### **TYPICAL PERFORMANCE CHARACTERISTICS (Q2 N-CHANNEL)**

(Tj = 25°C unless otherwise noted)





## **TYPICAL PERFORMANCE CHARACTERISTICS (Q2 N-CHANNEL)**

(Tj =  $25^{\circ}$ C unless otherwise noted) (Continued)







Figure 57. Capacitance vs. Drain to Source Voltage



Figure 58. Maximum Continuous Drain Current vs. Case Temperature



Figure 60. Single Pulse Maximum Power Dissipation



Figure 59. Forward Bias Safe Operating Area

## **TYPICAL PERFORMANCE CHARACTERISTICS (Q2 N-CHANNEL)**

(Tj =  $25^{\circ}$ C unless otherwise noted) (Continued)



Figure 61. Junction-to-Case Transient Thermal Response Curve

### FUNCTIONAL DESCRIPTION

The FDMF4061 is a non-inverting 60 V half-bridge Smart Power Stage (SPS) module. The module packages a driver IC die along with pair of equally sized (matched  $R_{DSON}$ ) 60 V POWERTRENCH N-Channel MOSFETs (Standard gate thresholds refer to *Table 5*).

The FDMF4061 module provides separate power input pins; the power stage input (VIN) and the gate driver input (VDD). The power stage input (VIN) accepts a wide operating from 3 V to 50 V, while the gate driver input (VDD) requires 10 V to 20 V. The module accepts TTL compatible inputs (HI/LI) along with anti–cross conduction circuitry to protect against over–lapping PWM (HI/LI) pulses. The module (driver IC) also implements UVLO circuitry in both the VDD–VSS and BOOT–PH power domains.

#### Power-Up and UVLO Operation

UVLO circuits are implemented in both the VDD–VSS and HB–PH power domains. During power–up, the VDD–VSS UVLO circuit forces HO and LO low until the VDD supply voltage exceeds the UVLO rising threshold (9.2 V typ.). The module (driver IC) will begin responding to PWM pulses once VDD exceeds the UVLO threshold. The UVLO circuit does contain hysteresis (~0.6 V) to prevent noise from interfering with normal operation. An additional UVLO circuit is implemented on the HB–PH pins which will hold HO low until HB–PH > (9.2 V typ.). The HB–PH UVLO also incorporates hysteresis (~0.6 V).

| Table 6. UVLO TRUTH TABLE | LO TRUTH TABLE |
|---------------------------|----------------|
|---------------------------|----------------|

| VDD UVLO | BOOT UVLO | Driver State               |
|----------|-----------|----------------------------|
| 0        | Х         | Disabled (GH, GL=0)        |
| 1        | 0         | GL follows PWM , GH=0)     |
| 1        | 1         | Enabled (GH/GL follow PWM) |







Figure 63. PWM Threshold Definitions

- $V_{IH} = PWM$  trip level to flip state from LOW to HIGH.
- $V_{IL}$  = PWM trip level to flip state from HIGH to LOW.

## **Driver Output Stage**

The driver IC output stage is designed to drive a pair of N-channel MOSFETs. The driver outputs (LO, HO) are non-inverting and will follow the PWM input commands (LI, HI respectively). The LO and HO outputs are capable of sinking and sourcing up to 0.65/0.35 A peak current respectively.

Timing Diagram

The driver output stage is also capable of providing a rail (VDD) to rail (VSS) output voltage level when driving the Power MOSFETs. Depending on the end application, the output voltage level can be set to aide in optimizing MOSFET and driver IC power losses. The driver output voltage level can also be used to help adjust SW node edge rates.



Figure 64. PWM Timing Diagram (LI / HI Signals)

#### APPLICATION INFORMATION

The FDMF4061 is designed as a non-inverting power stage, where the Power MOSFET response (SW node) is designed to follow to HI/LI commands. The device is well-suited to be used in a wide variety of applications, such as: Half and Full-Bridge DC-DC converters, Active Clamp Forward converters, rectifier circuits, and motor drive power stages. However, various applications and topologies can place unique stresses on the module. There are a few basic power-stage requirements needed to ensure proper operation.

#### **Module Power Dissipation**

As previously mentioned, the FDMF4061 is a multi-chip module (MCM). The module consists of three die (HS MOSFET, LS MOSFET and driver IC). Each die dissipates heat in normal operation resulting from power loss. The power MOSFETs can generate power loss from conduction and switching losses while the driver IC dissipated loss from bias, boot diode conduction and from the driver output stage sinking and sourcing power MOSFET gate currents and operating frequency. The amount of heat dissipated by any die is largely dependent on the operating conditions. The close physical placement of the three die inside of the package translates into strong thermal coupling between die. Ideally, a thermal camera should be used to monitor the FDMF4061 during the engineering development phase. This can help ensure the module operates within the absolute maximum ratings specified in this datasheet.

#### **Operating Modes**

The FDMF4061 can reliably operate while driving various load impedances. However, the relatively large number of applications can result in the module operating in various modes. Common applications such as switching power converters and motor drives can place the FDMF4061 into different operating modes. The various operating modes will change the response of the MOSFET voltage and current stresses and power losses as well as the gate driver dead time response. A few operating modes are listed below.

#### H-bridge Motor Drive

In this operating mode, it allows bi-directional current flow through motor by enabling diagonal MOSFETs to make current flow in one or the other direction. Inductor current will not tolerate abrupt changes either when charged or discharged and alternate path is required to protect switches during dead-time. The path can be made either MOSFET body-diode conducting as soon as switches are disabled or enabling opposite high-side or low-side switch to carry the recirculation current while avoiding shoot-through. Utilizing MOSFET channel is often much more efficient way to handle the decaying current due to lower conduction power loss than body-diode forward drop loss.



Figure 65. H-bridge Motor Drive

#### FDMF4061 Power Dissipation

The maximum motor drive current can be obtained from estimating total power dissipation of motor driver. There are a number of factors which limit actual current level such as motor ratting, driver IC, PCB construction, ambient temperature and given application. All of power dissipation components must be considered to get reliable operation at the specific application. There is obvious power dissipations listed below in single H–bridge motor application.

 Conduction loss – Generally biggest power loss which is dissipated due to the R<sub>DS(ON)</sub> and its temperature coefficient must be considered in the calculation

$$\mathsf{P}_{\mathsf{COND}} = \left(\mathsf{R}_{\mathsf{DS}(\mathsf{ON})-\mathsf{HS}\_\mathsf{temp}} + \mathsf{R}_{\mathsf{DS}(\mathsf{ON})-\mathsf{LS}\_\mathsf{temp}}\right) \cdot \mathsf{I}_{\mathsf{OUT}}^{2} (\mathsf{eq. 1})$$

• Switching losses – Rising and falling time by parasitic inductance can be measured in the application, listed below assumed zero inductance.

Switching OFF loss

$$\mathsf{P}_{\mathsf{SW}(\mathsf{OFF})} = \left(\frac{\mathsf{V}_{\mathsf{IN}} \cdot \mathsf{I}_{\mathsf{DS}(\mathsf{OFF})} \cdot \mathsf{t}_{\mathsf{OFF}}}{2}\right) \cdot \mathsf{F}_{\mathsf{SW}}$$
(eq. 2)

where:

$$\begin{split} t_{OFF} &= \left( \mathsf{Q}_{GS2} + \mathsf{Q}_{GD} \right) / i_{G(OFF)}; \\ i_{G(OFF)} &= V_{\mathsf{PLATEAU}} / \left( \mathsf{R}_{\mathsf{GH}} + \mathsf{R}_{\mathsf{DRV}\_OFF} \right) \end{split}$$

Switching ON loss

$$\mathsf{P}_{\mathsf{SW}(\mathsf{ON})} = \left(\frac{\mathsf{V}_{\mathsf{IN}} \cdot \mathsf{I}_{\mathsf{DS}(\mathsf{ON})} \cdot \mathsf{t}_{\mathsf{ON}}}{2} + \frac{\mathsf{Qoss} \cdot \mathsf{V}_{\mathsf{IN}}}{2}\right) \cdot \mathsf{F}_{\mathsf{SW}} \quad (\mathsf{eq. 3})$$

where:

$$\begin{split} t_{ON} &= \left( \mathsf{Q}_{GS2} + \mathsf{Q}_{GD} \right) / \, i_{G(ON)}; \\ i_{G(ON)} &= \, \mathsf{V}_{\mathsf{PLATEAU}} \, / \left( \mathsf{R}_{\mathsf{G}} \, + \, \mathsf{R}_{\mathsf{DRV\_ON}} \right) \end{split}$$

Qoss = Output Charge

• Gate drive loss

$$\mathsf{P}_{\mathsf{GATE}} = \mathsf{Q}_{\mathsf{G}} \cdot \mathsf{V}_{\mathsf{DRV}} \cdot \mathsf{F}_{\mathsf{SW}} \tag{eq. 4}$$

• Quiescent current power loss – Current is still drawn from the VDD and HB pins for internal and level shifting circuitry without load ( $R_G$  = Open). Power loss by quiescent current is

$$P_{\text{Quiescent}} = V_{\text{DD}} \cdot I_{\text{DDQ}} + V_{\text{HB}} \cdot I_{\text{HBQ}}$$
(eq. 5)

• Supply current power loss ( $R_G = 0 \Omega$ ) is

$$P_{supply} = V_{D} \cdot I_{DDO} + V_{HB} \cdot I_{HBO}$$
(eq. 6)

 Total power loss in the FDMF4061 is equal to the power dissipation caused by gate driver and Power MOSFETs,

$$P_{total} = P_{Cond} + P_{SW} + P_{Gate} + P_{supply}$$
(eq. 7)

Once the designer estimates power dissipation in the gate driver and MOSFETs, junction temperature can be calculated using thermal resistance ( $\Theta_{JA}$ ) and ambient temperature as followings and also can calculate maximum allowable motor current:

$$\mathsf{T}_{\mathsf{j}} = \mathsf{T}_{\mathsf{A}} + \left(\Theta_{\mathsf{J}\mathsf{A}} \cdot \mathsf{P}_{\mathsf{total}}\right) \tag{eq. 8}$$

#### Continuous Current Flowing Out of SW Node

7

Continuous current flowing out of the module SW node is typical of a heavily loaded switched-mode power stage that is operating in a synchronous buck converter topology. In this mode, the power stage is supplying current from VIN into an inductive load. *Figure 66* shows and example of a synchronous buck convert operating in CCM with positive inductor current.



Figure 66. Synchronous Buck Operating in CCM with Positive Inductor Current

During this operating mode, the HS MOSFET (Q1) will undergo hard-switched inductive turn-on and turn-off events, while LS MOSFET (Q2) will undergo soft switching and body diode recovery. Hard-switching often results in large switching spikes on Q1 and Q2  $V_{DS}$  as well as PH to VSS and BOOT to VSS pins. Peak switching spikes are often positively correlated to load current.

#### Continuous Current Flowing into SW Node

Continuous current flowing into the module SW node is typical of a heavily loaded switched–mode power stage that is operating in a synchronous boost converter topology.

Continuous inductor current flowing in to the module SW node is typical operation of a synchronous boost converter, as shown in *Figure 67*.

However, similar operation can arise when a switching converter (such as a synchronous buck) is pulling energy from the output filter capacitors and delivering the energy back to the input filter capacitors.



#### Figure 67. Synchronous Boost Converter Operating in CCM

From a module perspective, the main difference here versus the previous (buck) operating mode is that this situation will cause the LS FET (Q2) to act as the control MOSFET and hard switch while the HS FET (Q1) acts as a synchronous rectifier and undergoes soft switching with body diode recovery. This type of operation can drastically change power losses dissipated in Q1 and Q2 versus buck operating mode.

#### dV<sub>DS</sub>/dt Control Using External Gate Resistors

The FDMF4061 also provides module pins for placing external gate resistors. The module provides pins for the HO and LO signals (driver output signals) and the HG and LG (Power MOSFET gate pins). Resistors can be placed in series with the MOSFET gate to control the SW node edge rates.

Independently controlling MOSFET (slower) turn-on and (faster) turn-off slew rates can also be accomplished by using the resistor and diode circuit shown in *Figure 68*.



Figure 68. Gate Drive Resistor–Diode Circuit

#### C<sub>GD</sub> x dV<sub>DS</sub>/dt Turn-on

 $C_{GD} \times dV_{DS}/dt turn-on is a false (unwanted) turn-on event that often creates a brief and uncontrolled shoot through current between the HS (Q1) and LS (Q2) MOSFETs.$ 

Typically, a  $C_{GD} \ge dV_{DS}/dt$  "shoot-through" condition arises from capacitive feedback current flowing through  $C_{GD}$  into  $C_{GS}$  inducing a gate-bounce-induced channel turn-on of the MOSFET. Holding the gate below threshold can become challenging because the high- frequency capacitive displacement current from  $C_{GD}$  (due to  $dV_{DS}/dt$ ) couples back to circuit ground through the gate electrode.



Figure 69. CGD x dV<sub>DS</sub>/dt Current Flow

The gate–to–ground impedance is the parallel combination of the gate drive  $(Z_{G_DRV})$  and the MOSFET gate–to–source  $(Z_{MOS_Gate})$  paths. As  $dV_{DS}/dt$  increases, the more favorable path for displacement current is through the capacitive gate–source (C<sub>GS</sub>) path versus the highly inductive and resistive gate drive loop. So impedence through gate driver should be minimized. The severity of the shoot through current is difficult to predict.

#### **ORDERING INFORMATION**

| Part Number | Device<br>Marking | Current Rating<br>(A) | Input Voltage<br>(V) | Frequency<br>Max (kHz) | Package Type                                    | Shipping <sup>†</sup> |
|-------------|-------------------|-----------------------|----------------------|------------------------|-------------------------------------------------|-----------------------|
| FDMF4061    | FDMF4061          | 25                    | 60                   | 200                    | PQFN36 6X7.5, 0.5P<br>(Pb–Free and Halide Free) | 3000 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

POWERTRENCH is registered trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.



.....





PQFN36 6X7.5, 0.5P CASE 483BB **ISSUE A** 

DATE 07 JUN 2021



| DIM  | MILLIMETERS |          |      |  |
|------|-------------|----------|------|--|
| Divi | MIN.        | NOM.     | MAX. |  |
| Α    | 0.70        | 0.75     | 0.80 |  |
| A1   | 0.00        | -        | 0.05 |  |
| A3   | (           | ).20 REF |      |  |
| b    | 0.20        | 0.25     | 0.30 |  |
| b1   | 0.20        | 0.40     | 0.30 |  |
| D    | 5.90        | 6.00     | 6.10 |  |
| D2   | 2.46        | 2.56     | 2.66 |  |
| D3   | 1.69        | 1.79     | 1.89 |  |
| D4   | 5.10        | 5.20     | 5.30 |  |
| D5   | 3.80        | 3.90     | 4.00 |  |
| D6   | 0.30        | 0.40     | 0.50 |  |
| Е    | 7.40        | 7.50     | 7.60 |  |
| E2   | 3.22        | 3.32     | 3.42 |  |
| E3   | 2.47        | 2.57     | 2.67 |  |
| E4   | 1.67        | 1.77     | 1.87 |  |
| E5   | 0.97        | 1.07     | 1.17 |  |
| E6   | 0.35        | 0.40     | 0.45 |  |
| e    | (           | 0.50 BSC | ;    |  |
| e/2  | (           | ).25 BSC | ;    |  |
| e1   | (           | ).575 BS | С    |  |
| e2   | 1           | 1.464 BS | С    |  |
| e3   | (           | 0.60 BSC | ;    |  |
| k    | (           | ).50 REF |      |  |
| k1   | 0           | ).50 REF |      |  |
| k2   | 0           | ).40 REF |      |  |
| k3   | 0           | ).50 REF |      |  |
| k4   | C           | ).50 REF |      |  |
| L    | 0.30        | 0.40     | 0.50 |  |
| L1   | 0.14        | 0.24     | 0.34 |  |
| L4   | 0.40        | 0.50     | 0.60 |  |
| L5   | 1.20        | 1.30     | 1.40 |  |
| z    | (           | ).475 RE | F    |  |
| z1   |             | ).625 RE | -    |  |
| z2   | (           | ).625 RE | F    |  |

| DOCUMENT NUMBER: | 98AON13678G        | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | PQFN36 6X7.5, 0.5P |                                                                                                                                                                                    | PAGE 1 OF 2 |  |  |
|                  |                    |                                                                                                                                                                                    |             |  |  |

ON Semiconductor and with a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

TOP VIEW

DATE 07 JUN 202





#### -0.300 (27X) C.L. 0.200 36 34 33 32 31 30 29 28 27 0.150 4 26 ÷ 0.450 (7X) Ŧ ÷ 0.500TYF 37 <u>88</u> Ŧ 25 -1.186 88 5-6 C.L.7 -0.279 8. -0.504 -0.954 23 9 -1.17910 11 **1**2 13 14 15 16 17 18 19 20 21 LAND PATTERN RECOMMENDATION **\*FOR ADDITIONAL INFORMATION ON** OUR PB-FREE STRATEGY AND

SOLDERING DETAILS, PLEASE DOWNLOAD THE ON

MANUAL, SOLDERRM/D.

SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE NOTES: UNLESS OTHERWISE SPECIFIED

- A) DOES NOT FULLY CONFORM TO JEDEC
- MO-220, ISSUE K.01, DATED AUG 2011. B) ALL DIMENSIONS ARE IN MILLIMETERS. C) DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. MOLD FLASH OR
- BURRS DOES NOT EXCEED 0.10MM. D) DIMENSIONING AND TOLERANCING PER ASME Y14 5M-2009.

| DOCUMENT NUMBER:                                                                                                                                                      | 98AON13678G Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| DESCRIPTION:                                                                                                                                                          | PQFN36 6X7.5, 0.5P                                                                                                                                                                           | PAGE 2 OF 2 |  |  |  |  |
| ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. |                                                                                                                                                                                              |             |  |  |  |  |

ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative