### UCS1002-2 # Programmable USB Port Power Controller with Charger Emulation #### PRODUCT FEATURES **Datasheet** ### **General Description** The UCS1002 provides a USB port power switch for precise control of up to 2.5 amperes continuous current with over-current limit (OCL), dynamic thermal management, latch or auto-recovery (low test current) fault handling, selectable active low or high enable, under- and over-voltage lockout, back-drive protection, and back-voltage protection. Split supply support for VS and VDD is an option for low power in system standby states. This gives battery operated applications, like notebook PCs, the ability to detect attachments from a sleep or off state. After the Attach Detection is flagged, the system can decide to wake up and/or provide charging. In addition to power switching and current limiting modes, the UCS1002 will automatically charge a wide variety of portable devices, including USB-IF BC1.2, YD/T-1591 (2009), most Apple® and RIM®, and many others. Nine preloaded charger emulation profiles maximize compatibility coverage of peripheral devices. As well, a customizable charger emulation profile is available to accommodate unique existing and future portable device handshaking / signature requirements. This custom profile uses a unique stimulus and response method referenced below.\* The UCS1002 also provides current monitoring to allow intelligent management of system power and a Battery Full option for controlled delivery of current regardless of the host power state. This is especially important for battery operated applications that want to provide power in a standby and/or off state but do not want to drain the battery excessively. The UCS1002 is available in a 20-pin QFN 4 mm x 4 mm package. ### **Applications** - Notebook and Netbook Computers - Tablets and E-book readers - Desktops and Monitors - Docking Stations and Printers - AC-DC wall adapters #### **Features** - Port power switch with two current limit behaviors - 2.9 V to 5.5 V source voltage range - Up to 2.5 A current with 55 m $\Omega$ On Resistance - Over-current trip or constant current limiting - Soft turn-on circuitry - Programmable current limit - Dynamic thermal management - Under- and over-voltage lockout - Back-drive, back-voltage protection - Latch or auto-recovery (low test current) fault handling - Selectable active high or low power switch enable - BC1.2 VBUS discharge port renegotiation function - Selectable / automatic cycling of USB data line charger emulation profiles - Customizable emulation profile uses a unique stimulus and response method useful for future profiles\* - Supports 12W charger emulation - Allows for active cables - USB-IF BC1.2 charging downstream port (CDP) & dedicated charging port (DCP) modes, YD/T-1591, and most Apple and RIM protocols standard; others as defined via the SMBus 2.0 / I<sup>2</sup>C<sup>®</sup> - USB 2.0 compliant high-speed data switch (in Passthrough and CDP modes) - Nine preloaded charger emulation profiles for maximum compatibility coverage of peripheral devices - One custom programmable charger emulation profile for portable device support for fully host controlled charger emulation - Fault Alert open-drain output - Self-contained current monitoring - Low power Attach Detection and open-drain A\_DET# pin - Ultra low power Sleep state - Optional split supply support for VBUS and VDD for low power in system standby states - Wake on Attach USB - SMBus 2.0 / I<sup>2</sup>C communications - Supports Block Write and Read - Multiple SMBus addresses - Wide operating temperature range: -40 °C to +85 °C - IEC61000-4-2 8 / 15 kV ESD immunity - UL recognized and EN/IEC 60950-1 (CB) certified $<sup>^*</sup>$ Unique technology covered under the following US patents pending: 13/109,446; 13/149,529; 13/173,287; 13/233,949; 13/157,282; 12/978,371; 13/232,965. ### **Block Diagram** #### **ORDERING INFORMATION:** | ORDERING NUMBER | PACKAGE | FEATURES | |-----------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UCS1002-2-BP-TR | 20 pin QFN 4mm x 4mm<br>(RoHS compliant) | USB Port Power Controller with Charger<br>Emulation,12W Emulation support,<br>Attachment Detection, Current<br>Monitoring, Current Rationing, and<br>Programmable SMBus address | #### **REEL SIZE IS 4,000 PIECES** This product meets the halogen maximum concentration values per IEC61249-2-21 For RoHS compliance and environmental information, please visit www.smsc.com/rohs Please contact your SMSC sales representative for additional documentation related to this product such as application notes, anomaly sheets, and design guidelines. Copyright © 2013 SMSC or its subsidiaries. All rights reserved. Circuit diagrams and other information relating to SMSC products are included as a means of illustrating typical applications. Consequently, complete information sufficient for construction purposes is not necessarily given. Although the information has been checked and is believed to be accurate, no responsibility is assumed for inaccuracies. SMSC reserves the right to make changes to specifications and product descriptions at any time without notice. Contact your local SMSC sales office to obtain the latest specifications before placing your product order. The provision of this information does not convey to the purchaser of the described semiconductor devices any licenses under any patent rights or other intellectual property rights of SMSC or others. All sales are expressly conditional on your agreement to the terms and conditions of the most recently dated version of SMSC's standard Terms of Sale Agreement dated before the date of your order (the "Terms of Sale Agreement"). The product may contain design defects or errors known as anomalies which may cause the product's functions to deviate from published specifications. Anomaly sheets are available upon request. SMSC products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of SMSC and further testing and/or modification will be fully at the risk of the customer. Copies of this document or other SMSC literature, as well as the Terms of Sale Agreement, may be obtained by visiting SMSC's website at http://www.smsc.com. SMSC is a registered trademark of Standard Microsystems Corporation ("SMSC"). Product names and company names are the trademarks of their respective holders. The Microchip name and logo, and the Microchip logo are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SMSC DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT AND THE LIKE, AND ANY AND ALL WARRANTIES ARISING FROM ANY COURSE OF DEALING OR USAGE OF TRADE. IN NO EVENT SHALL SMSC BE LIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES; OR FOR LOST DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND; REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT; TORT; NEGLIGENCE OF SMSC OR OTHERS; STRICT LIABILITY; BREACH OF WARRANTY; OR OTHERWISE; WHETHER OR NOT ANY REMEDY OF BUYER IS HELD TO HAVE FAILED OF ITS ESSENTIAL PURPOSE, AND WHETHER OR NOT SMSC HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. ### **Table of Contents** | Chapter 1 Terms and Abbreviations | 10 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | Chapter 2 Pin Description | 12 | | Chapter 3 Electrical Specifications 3.1 ESD & Transient Performance 3.1.1 Human Body Model (HBM) Performance 3.1.2 Charged Device Model (CDM) Performance 3.1.3 IEC61000-4-2 Performance. | 26<br>26 | | Chapter 4 Communications 4.1 Operating Mode. 4.2 SMBus Operating Mode 4.2.1 System Management Bus 4.2.2 SMBus and I <sup>2</sup> C Compatibility 4.2.3 SMBus Protocols 4.2.4 I <sup>2</sup> C Protocols 4.3 Stand-alone Operating Mode | | | Chapter 5 General Description 5.1 UCS1002 Power States. 5.1.1 Off State Operation 5.1.2 Sleep State Operation 5.1.3 Detect State Operation 5.1.4 Active State Operation 5.1.5 Error State Operation. 5.2 Supply Voltages. 5.2.1 VDD Supply Voltage 5.2.2 VS Source Voltage 5.2.3 Back-voltage Detection 5.2.4 Back-drive Current Protection 5.2.5 Under-voltage Lockout on VS 5.2.6 Over-voltage Detection and Lockout on VS. 5.3 Discrete Input Pins 5.3.1 COMM_SEL /ILIM Input. 5.3.2 SEL Input. | 38<br>39<br>40<br>41<br>43<br>43<br>43<br>44<br>44<br>44<br>44<br>44 | | 5.3.3 M1, M2, and EM_EN Inputs. 5.3.4 PWR_EN Input 5.3.5 Latch Input. 5.3.6 S0 Input 5.4 Discrete Output Pins 5.4.1 ALERT# and A_DET# Output Pins 5.4.2 Interrupt Blanking. | 45<br>45<br>45<br>45<br>45<br>45 | | Chapter 6 USB High-speed Data Switch | | | Chapter 7 USB Port Power Switch | |---------------------------------------------------------------------------------| | 7.1 USB Port Power Switch | | 7.2 Current Limiting | | 7.2.1 Current Limit Setting | | 7.2.2 Short Circuit Output Current Limiting | | 7.2.3 Soft Start | | 7.2.4 Current Limiting Modes | | 7.3 Thermal Management and Voltage Protection | | 7.3.1 Thermal Management | | 7.4 VBUS Discharge | | 7.5 Battery Full | | 7.5.1 Charge Rationing Interactions | | 7.6 Fault Handling Mechanism | | 7.6.1 Auto-recovery Fault Handling | | 7.6.2 Latched Fault Handling | | | | Chapter 8 Detect State | | 8.1 Device Attach / Removal Detection | | 8.2 VBUS Bypass Switch | | 8.3 Attach Detection | | 8.4 Removal Detection | | Charter O Astire State | | Chapter 9 Active State | | 9.1 Active State Overview | | 9.2 Active Mode Selection | | 9.3 BC1.2 Detection Renegotiation | | 9.4 Data Pass-through (No Charger Emulation) | | 9.5 BC1.2 SDP (No Charger Emulation) | | 9.6 BC1.2 CDP 6 9.6.1 BC1.2 CDP Charger Emulation Profile 6 | | 9.7 BC1.2 DCP | | 9.7 BC1.2 DCP | | 9.8 Dedicated Charger | | 9.8.1 Emulation Reset | | 9.8.2 Emulation Cycling | | 9.8.3 DCE Cycle Retry | | 9.9 Current Limit Mode Associations 64 | | 9.10 No Handshake | | 9.11 Preloaded Charger Emulation Profiles | | 9.11.1 BC1.2 DCP Charger Emulation Profile Within DCE Cycle | | 9.11.2 Legacy 2 Charger Emulation Profile | | 9.11.3 Legacy 1, 3, 4, and 6 Charger Emulation Profiles | | 9.11.4 Legacy 5 Charger Emulation Profile | | 9.11.5 Legacy 7 Charger Emulation Profile | | 9.12 Custom Charger Emulation Profile | | | | Chapter 10 Register Description | | 10.1 Current Measurement Register | | 10.2 Total Accumulated Charge Registers | | 10.3 Status Registers | ### Datasheet | Chanter 13 Document Revision History | 111 | |----------------------------------------------------------------------|-----| | Chapter 12 Typical Operating Curves | 107 | | Chapter 11 Package Information | 105 | | 10.17 Revision Register | 104 | | 10.16 Manufacturer ID Register | | | 10.15 Product ID Register | 103 | | 10.14.2 Custom Current Limiting Behavior Configuration - 51h | | | 10.14.1 Applied Current Limiting Behavior - 50h | | | 10.14 Current Limiting Behavior Configuration Registers | | | 10.13.5 Custom Stimulus / Response Pair X - Config 4 - 44h, 48h, 4Ch | | | 10.13.4 Custom Stimulus / Response Pair X - Config 3 - 43h, 47h, 4Bh | | | 10.13.3 Custom Stimulus / Response Pair X - Config 2 - 42h, 46h, 4Ah | | | 10.13.2 Custom Stimulus / Response Pair X - Config 1 - 41h, 45h, 49h | | | 10.13.1 Custom Emulation Configuration - 40h | | | 10.12.6 Emulation Stimulus X - Coming 4 - 3411, 3611 | | | 10.12.5 Emulation Stimulus X - Config 3 - 33h, 37h, 3Bh | | | 10.12.4 BC1.2 Emulation Stimulus X - Config 2 - 32h, 36h, 3Ah | | | 10.12.3 Preloaded Emulation Stimulus X - Config 1 - 31h, 35h, 39h | | | 10.12.2 Preloaded Emulation Configuration Registers 31h - 3Bh | | | 10.12.1 Applied Charger Emulation - 30h | | | 10.12 Preloaded Emulation Configuration Registers | | | 10.11.3 Legacy Emulation Timeout Config 2 - 24h | | | 10.11.2 Legacy Emulation Timeout Config 1 - 23h | | | 10.11.1 BCS Emulation Timeout Config - 22h | 88 | | 10.11 Preloaded Emulation Timeout Configuration Registers | | | 10.10.2 Legacy Emulation Enable - 21h | | | 10.10.1 BCS Emulation Enable - 20h | | | 10.10 Preloaded Emulation Enable Registers | | | 10.9 tDET CHARGE Configuration Register | | | 10.8 IBUS CHG Configuration Register | | | 10.7 Auto-recovery Configuration Register | | | 10.6 Charge Rationing Threshold Registers | | | 10.5 Current Limit Register | | | 10.4.5 High-speed Switch Configuration - 25h | | | 10.4.4 Attach Detection Configuration - 18h | | | 10.4.3 Switch Configuration - 17h | | | 10.4.1 General Configuration - 16h | | | 10.4.1 General Configuration - 15h | | | 10.3.6 Pin Status Register - 14n | | | 10.3.6 Pin Status Register - 14h | | | 10.3.4 Profile Status 1 - 12h | | | 10.3.3 General Status - 11h | | | 10.3.2 Interrupt Status - 10h | | | 10.3.1 Other Status - 0Fh | | | | | ### **List of Tables** | Terms and Abbreviations | | |----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Pin Types | 14 | | Absolute Maximum Ratings | 15 | | Power Dissipation Summary | 15 | | Electrical Specifications | 16 | | ESD Ratings | 26 | | UCS1002 Communication Mode and ILIM Selection | 27 | | SEL Pin Decode | 29 | | Protocol Format | 30 | | Write Byte Protocol | 31 | | Read Byte Protocol | 31 | | Send Byte Protocol | 31 | | Receive Byte Protocol | 31 | | Block Write Protocol | 32 | | Block Read Protocol | 32 | | Stand-alone Fault and Attach Detection Selection | 33 | | Power States Control Settings | 39 | | Charge Rationing Behavior | 54 | | | | | Effects of Changing Rationing Behavior after Threshold Reached | 55 | | | | | Current Limit Mode Options | 64 | | Register Set in Hexadecimal Order | 68 | | Current Measurement Register | 71 | | | | | Status Registers | 73 | | EM_STEP Bit Decode | 74 | | PWR_STATE Bit Decode | 77 | | Configuration Registers | 78 | | EM_RESET_TIME Bit Decode | 80 | | Discharge Time Options | 81 | | 0Attach / Removal Detection Threshold Options | 81 | | 1Current Limit Register | 82 | | 2ILIM_SW Bit Decode | 83 | | 3Charge Rationing Threshold Registers | 83 | | 4Auto-recovery Configuration Register | 84 | | 5t <sub>CYCLE</sub> Options | 84 | | | 84 | | 7VTST_SW Options | 85 | | 8IBUS_CHG Configuration Register | 85 | | 9tDET_CHARGE Configuration Register | 85 | | ODC_TEMP_SET Bit Decode | 86 | | 1DET_CHARGE_SET Bit Decode | 86 | | 2Preloaded Emulation Enable Registers | 87 | | | | | | | | 5Preloaded Emulation Configuration Registers | 90 | | | | | 7Stimulus Delay Time Options | 92 | | | Terms and Abbreviations UCS1002 Pin Description Pin Types Absolute Maximum Ratings. Power Dissipation Summary Electrical Specifications ESD Ratings UCS1002 Communication Mode and ILIM Selection SEL Pin Decode Protocol Format Write Byte Protocol Read Byte Protocol Read Byte Protocol Read Byte Protocol Block Write Protocol Block Write Protocol Block Write Protocol Block Write Protocol Block Write Protocol Stand-alone Fault and Attach Detection Selection Power States Control Settings Charge Rationing Reset Behavior Charge Rationing Reset Behavior Charge Rationing Reset Behavior Charge Rationing Reset Behavior Charge Rationing Reset Behavior Current Limit Mode Options. Register Set in Hexadecimal Order Current Measurement Register Total Accumulated Charge Registers Status Registers EM_STEP Bit Decode PWR_STATE Bit Decode Discharge Time Options OAttach / Removal Detection Threshold Options 1Current Limit Register 2LILM_SW Bit Decode 3Charge Rationing Threshold Registers 4Auto-recovery Configuration Register 5CyCLC Options 6TRST_SW Options 6TRST_SW Options 7TST_SW Options 1DET_CHARGE_SET Bit Decode 2Preloaded Emulation Enable Registers 9Preloaded Emulation Enable Registers 9Preloaded Emulation Selection 7Stimulus Delay Time Options 7Stimulus Delay Time Options 7Stimulus Delay Time Options | ### Programmable USB Port Power Controller with Charger Emulation ### Datasheet | Table 10.28Stimulus Options | 93 | |-----------------------------------------------------------|-----| | Table 10.29Stimulus Response | 94 | | Table 10.30Response Magnitude Meaning | 95 | | Table 10.31Voltage Divider Minimum Impedance Options | 95 | | Table 10.32Stimulus Response Resistor Options | 96 | | Table 10.33Stimulus Response Voltage Options | 96 | | Table 10.34Pull-Down Magnitude | 97 | | Table 10.35Stimulus Threshold Values | 98 | | Table 10.36Voltage Divider Ratio Options | 99 | | Table 10.37Custom Emulation Configuration Registers | 99 | | Table 10.38Current Limit Behavior Configuration Registers | 102 | | Table 10.39V <sub>BUS MIN</sub> Threshold Options | 103 | | Table 10.40I <sub>BUS R2MIN</sub> Threshold Options | | | Table 10.41Product ID Register | | | Table 10.42Manufacturer ID Register | 104 | | Table 10.43Revision Register | 104 | | Table 13.1 Customer Revision History | 111 | ## **List of Figures** | Figure 2.1 UCS1002 Pin Diagram | 12 | |------------------------------------------------------------------------------------------|-----| | Figure 3.1 USB Rise Time / Fall Time Measurement | 25 | | Figure 3.2 Description of DC Terms | 25 | | Figure 4.1 SMBus Timing Diagram | 28 | | Figure 5.1 UCS1002 Full-Featured System Configuration (SMBus Control) | | | Figure 5.2 UCS1002 System Configuration (Charger Emulation, No SMBus, with USB Host) | | | Figure 5.3 UCS1002 System Configuration (No SMBus, No Charger Emulation) | | | Figure 5.4 UCS1002 System Configuration (No SMBus, No USB Host, with Charger Emulation). | | | Figure 5.5 Wake Timing via External Pins | | | Figure 5.6 Wake Via SMBus Read with S0 = '0' | | | Figure 7.1 Trip Current Limiting Operation | 50 | | Figure 7.2 Constant Current Limiting (Variable Slope) Operation | | | Figure 8.1 Detect State VBUS Biasing | | | Figure 11.1 UCS1002 Package View | | | Figure 11.2 UCS1002 Package Dimensions and Notes | | | Figure 12.1 USB-IF High-speed Eye Diagram (without data switch) | | | Figure 12.2 USB-IF High-speed Eye Diagram (with data switch) | | | Figure 12.3 Short Applied After Power Up | | | Figure 12.4 Power Up Into A Short | | | Figure 12.5 Internal Power Switch Short Response | | | Figure 12.6 VBUS Discharge Behavior | | | Figure 12.7 Data Switch Off Isolation vs. Frequency | | | Figure 12.8 Data Switch Bandwidth vs. Frequency | | | Figure 12.9 Data Switch On Resistance vs. Temp | | | Figure 12.10Power Switch On Resistance vs. Temp | | | Figure 12.11R <sub>DCP_RES</sub> Resistance vs.Temp | | | Figure 12.12Power Switch On / Off Time vs. Temp | | | Figure 12.13VS Over-Voltage Threshold vs. Temp | | | Figure 12.14VS Under Voltage Threshold vs. Temp | | | Figure 12.15Detect State VBUS vs. IBUS | | | Figure 12.16Trip Current Limit Operation vs. Temp | | | Figure 12.17IBUS Measurement Accuracy | | | Figure 12.18Active State Current vs. Temp | | | Figure 12.19Detect State Current vs. Temp | | | Figure 12.20Sleep State Current vs. Temp | 110 | ### **Chapter 1 Terms and Abbreviations** APPLICATION NOTE: The M1, M2, PWR\_EN, and EM\_EN pins each have configuration bits (<pin name>\_SET in Section 10.4.3, "Switch Configuration - 17h") that may be used to perform the same function as the external pin state. These bits are accessed via the SMBus / I<sup>2</sup>C and are OR'd with the respective pin. This OR'd combination of pin state and register bit is referenced as the <pi>pin name> control. **Table 1.1 Terms and Abbreviations** | TERM /<br>ABBREVIATION | DESCRIPTION | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Active mode | Active power state operation mode: Data Pass-through, BC1.2 SDP, BC1.2 CDP, BC1.2 DCP, or Dedicated Charger Emulation Cycle. | | Attach Detection | An Attach Detection event occurs when the current drawn by a portable device is greater than $I_{\text{DET\_QUAL}}$ for longer than $t_{\text{DET\_QUAL}}$ . | | attachment | The physical insertion of a portable device into a USB port that UCS1002 is controlling. | | СС | Constant current | | CDM | Charged Device Model. JEDEC model for characterizing susceptibility of a device to damage from ESD. | | CDP or USB-IF<br>BC1.2 CDP | Charging downstream port. The combination of the UCS1002 CDP handshake and an active standard USB host comprises a CDP. This enables a BC1.2 compliant portable device to simultaneously draw current up to 1.5 A while data communication is active. The USB high-speed data switch is closed in this mode. | | charge enable | When a charger emulation profile has been accepted by a portable device and charging commences. | | charger emulation profile | Representation of a charger comprised of DPOUT, DMOUT, and VBUS signalling which make up a defined set of signatures or handshaking protocols. | | connection | USB-IF term which refers to establishing active USB communications between a USB host and a USB device. | | current limiting mode | Determines the action that is performed when the IBUS current reaches the ILIM threshold. Trip opens the port power switch. Constant current (variable slope) allows VBUS to be dropped by the portable device. | | DCE | Dedicated charger emulation. Charger emulation in which the UCS1002 can deliver power only(by default). No active USB data communication is possible when charging in this mode (by default). | | DCP or USB-IF<br>BC1.2 DCP | Dedicated Charging Port. This functions as a dedicated charger for a BC1.2 portable device. This allows the portable device to draw currents up to 1.5 A with constant current limiting (and beyond 1.5 A with trip current limiting). No USB communications are possible (by default). | | DC | Dedicated charger. A charger which inherently does not have USB communications, such as an A/C wall adapter. | | disconnection | USB-IF term which refers to the loss of active USB communications between a USB host and a USB device. | **Table 1.1 Terms and Abbreviations (continued)** | TERM /<br>ABBREVIATION | DESCRIPTION | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | dynamic thermal management | The UCS1002 automatically adjusts port power switch limits and modes to lower internal power dissipation when the thermal regulation temperature value is approached. | | enumeration | A USB-specific term that indicates that a host is detecting and identifying USB devices. | | handshake | Application of a charger emulation profile that requires a response. Two-way communication between the UCS1002 and the portable device. | | НВМ | Human Body Model. | | HSW | High-speed switch. | | I <sub>BUS_R2MIN</sub> | Current limiter mode boundary. | | ILIM | The IBUS current threshold used in current limiting. In trip mode, when ILIM is reached, the port power switch is opened. In constant current mode, when the current exceeds ILIM, operation continues at a reduced voltage and increased current; if VBUS voltage drops below $V_{\text{BUS\_MIN}}$ , the port power switch is opened. | | Legacy | USB devices that require non-BC1.2 signatures be applied on the DPOUT and DMOUT pins to enable charging. | | OCL | Over-current limit. | | POR | Power-on reset. | | portable device | USB device attached to the USB port. | | power thief | A USB device that does not follow the handshaking conventions of a BC1.2 device or Legacy devices and draws current immediately upon receiving power (i.e., a USB book light, portable fan, etc). | | Removal Detection | A Removal Detection event occurs when the current load on the VBUS pin drops to less than $I_{REM\_QUAL}$ for longer than $t_{REM\_QUAL}$ . | | removal | The physical removal of a portable device from a USB port that the UCS1002 is controlling. | | response | An action, usually in response to a stimulus, in charger emulation performed by the UCS1002 device via the USB data lines. | | SDP or USB-IF SDP | Standard downstream port. The combination of the UCS1002 high-speed switch being closed with an upstream USB host present comprises a BC1.2 SDP. This enables a BC1.2 compliant portable device to simultaneously draw current up to 0.5 A while data communication is active. | | signature | Application of a charger emulation profile without waiting for a response. One-way communication from the UCS1002 to the portable device. | | Stand-alone mode | Indicates that the communications protocol is not active and all communications between the UCS1002 and a controller are done via the external pins only (M1, M2, EM_EN, PWR_EN, S0, and LATCH as inputs and ALERT# and A_DET# as outputs). | | stimulus | An event in charger emulation detected by the UCS1002 device via the USB data lines. | ### **Chapter 2 Pin Description** Figure 2.1 UCS1002 Pin Diagram The pin types are described in Table 2.2. All pins are 5 V tolerant. Table 2.1 UCS1002 Pin Description | PIN<br>NUMBER | PIN NAME | PIN FUNCTION | PIN TYPE | IF PIN NOT USED CONNECTION | |---------------|----------|------------------------------------------------------------------------|------------------|-----------------------------------------| | 1 | M1 | Active mode selector input #1 | DI | Connect to ground or VDD (see Note 2.3) | | 2 | M2 | Active mode selector input #2 | DI | Connect to ground or VDD (see Note 2.3) | | 3 | VBUS1 | Voltage output from Power Switch.<br>These pins must be tied together. | Hi-Power,<br>AIO | Leave open | | 4 | VBUS2 | | Note 2.1 | | Table 2.1 UCS1002 Pin Description (continued) | PIN<br>NUMBER | PIN NAME | PIN FUNCTION | PIN TYPE | IF PIN NOT USED CONNECTION | |---------------|--------------------|---------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------| | 5 | COMM_SEL /<br>ILIM | COMM_SEL - Selects SMBus address or Stand-alone mode of operation | AIO | n/a | | | | ILIM - Selects the maximum current limit at power-up | | | | 6 | SEL | Selects whether PWR_EN is active high or active low and determines the SMBus address | AIO | n/a | | 7 | VS1 | Voltage input to Power Switch. These pins must be tied together. | Hi-Power,<br>AIO | Connect to ground | | 8 | VS2 | These pins must be tied together. | AIO | | | 9 | VDD | Main power supply input for chip functionality | Power | n/a | | 10 | PWR_EN | Port power switch enable input. Polarity determined by SEL pin. | DI | Connect to ground or VDD (see Note 2.3) | | 11 | SMDATA /<br>LATCH | SMDATA - SMBus data input/output (requires pull-up resistor) | DIOD | n/a | | | | LATCH - In Stand-alone mode, Latch /<br>Auto-recovery fault handling<br>mechanism selection input | DI | | | 12 | SMCLK / S0 | SMCLK - SMBus Clock Input (requires pull-up resistor) | DI | n/a | | | | S0 - In Stand-alone mode, enables<br>Attach / Removal Detection feature | | | | 13 | ALERT# | Active low error event output flag (requires pull-up resistor) | OD | Connect to ground | | 14 | DPIN | USB data input (plus) | AIO | Connect to ground or ground through a resistor | | 15 | DMIN | USB data input (minus) | AIO | Connect to ground or ground through a resistor | | 16 | DMOUT | USB data output (minus) | AIO (see<br>Note 2.2) | Connect to ground | | 17 | DPOUT | USB data output (plus) | AIO (see<br>Note 2.2) | Connect to ground | | 18 | A_DET# | Active low Attach Detection output flag (requires pull-up resistor) | OD | Connect to ground | | 19 | EM_EN | Active mode selector input | DI | Connect to ground or VDD (see Note 2.3) | Table 2.1 UCS1002 Pin Description (continued) | PIN<br>NUMBER | PIN NAME | PIN FUNCTION | PIN TYPE | IF PIN NOT USED CONNECTION | |---------------|----------|------------------------------------|-------------|----------------------------| | 20 | GND | Ground | Power | n/a | | Bottom Pad | GND FLAG | Thermal connection to ground plane | Thermal Pad | n/a | - Note 2.1 Total leakage current from pins 3 and 4 (VBUS) to ground must be less than 100 $\mu$ A for proper attach / removal detection operation. - Note 2.2 It is recommended to use 2 M $\Omega$ pull-down resistors on the DPOUT pin and / or DMOUT pin if a portable device stimulus is expected when using the Custom charger emulation profile with the high-speed data switch open. The 2 M $\Omega$ value is based on BC1.1 impedance characteristics for Dedicated Charging Ports. - Note 2.3 To ensure operation, the PWR\_EN pin must be enabled, as determined by the SEL pin decode, when it is not driven by an external device. Furthermore, one of the M1, M2, or EM\_EN pins must be connected to VDD if all three are not driven from an external device. If the PWR\_EN is disabled or all of the M1, M2, and EM\_EN are connected to ground, the UCS1002 will remain in the Sleep or Detect state unless activated via the SMBus. Table 2.2 Pin Types | PIN TYPE | DESCRIPTION | | | | | | | |----------|------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Power | This pin is used to supply power or ground to the device. | | | | | | | | Hi-Power | This pin is a high current pin. | | | | | | | | AIO | Analog Input / Output - this pin is used as an I/O for analog signals. | | | | | | | | DI | Digital Input - this pin is used as a digital input. | | | | | | | | DIOD | Open-drain Digital Input / Output - this pin is bidirectional. It is open-drain and requires a pull-up resistor. | | | | | | | | OD | Open-drain Digital Output - used as a digital output. It is open-drain and requires a pull-up resistor. | | | | | | | ### **Chapter 3 Electrical Specifications** **Table 3.1 Absolute Maximum Ratings** | Voltage on VDD, VS, and VBUS pins | -0.3 to 6 | V | |-------------------------------------------------------------------------------------------------------|--------------------|----| | Pullup voltage (V <sub>PULLUP</sub> ) | -0.3 to VDD + 0.3 | | | Data switch current (I <sub>HSW_ON</sub> ), switch on | ±50 | mA | | Port power switch current | Internally limited | | | Data switch pin voltage to ground (DPOUT, DPIN, DMOUT, DMIN); (VDD powered or unpowered) | -0.3 to VDD + 0.3 | V | | Differential voltage across open data switch (DPOUT - DPIN, DMOUT - DMIN, DPIN - DPOUT, DMIN - DMOUT) | VDD | V | | Voltage on any other pin to ground | -0.3 to VDD + 0.3 | V | | Current on any other pin | ±10 | mA | | Package power dissipation | See Table 3.2 | | | Operating ambient temperature range | -40 to 125 | °C | | Storage temperature range | -55 to 150 | °C | **Note:** Stresses above those listed could cause permanent damage to the UCS1002. This is a stress rating only and functional operation of the UCS1002 at any other condition above those indicated in the operation sections of this specification is not implied. **Table 3.2 Power Dissipation Summary** | BOARD | PKG | $\theta_{\sf JC}$ | $\theta_{\sf JA}$ | DERATING<br>FACTOR<br>ABOVE 25 °C | TA <<br>25 °C<br>POWER<br>RATING | TA =<br>70 °C<br>POWER<br>RATING | TA =<br>85 °C<br>POWER<br>RATING | |-----------------------|---------------------------|-------------------|-------------------|-----------------------------------|----------------------------------|----------------------------------|----------------------------------| | High K (see Note 3.1) | 20-pin QFN<br>4 mm x 4 mm | 6 °C / | 41 °C /<br>W | 24.4 mW / °C | 2193 mW | 1095 mW | 729 mW | | Low K (see Note 3.1) | 20-pin QFN<br>4 mm x 4 mm | 6 °C /<br>W | 60 °C /<br>W | 16.67 mW /<br>°C | 1498 mW | 748 mW | 498 mW | Note 3.1 A High K board uses a thermal via design with the thermal landing soldered to the PCB ground plane with 0.3 mm (12 mil) diameter vias in a 3x3 matrix (9 total) at 0.5 mm (20 mil) pitch. The board is multi-layer with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom. A Low K board is a two layer board without thermal via design with 2-ounce copper traces on the top and bottom. **Table 3.3 Electrical Specifications** VDD = 4.5 V to 5.5 V, VS = 2.9 V to 5.5 V, $V_{PULLUP}$ = 3 V to 5.5 V, $T_{A}$ = -40 °C to 85 °C all Typical values at VDD = VS = 5 V, $T_{A}$ = 27 °C unless otherwise noted. **TYP CHARACTERISTIC SYMBOL** MIN MAX UNIT **CONDITIONS** Power and Interrupts - DC Supply Voltage **VDD** 4.5 See Note 3.2 Source Voltage VS 2.9 5 5.5 V See Note 3.2 Supply Current in Active 650 750 μΑ Average current I<sub>ACTIVE</sub> IBUS = 0 mA(IDD ACTIVE + IVS ACT) Supply Current in Sleep 5 15 μΑ Average current ISLEEP V<sub>PULLUP</sub> ≤ VDD (I<sub>DD\_SLEEP</sub> + I<sub>VS\_SLEEP</sub>) Supply Current in Detect 185 220 μΑ Average current IDETECT No portable device attached. (IDD DETECT + I<sub>VS</sub> DETECT) Power-on Reset VS Low Threshold 2.7 V V<sub>S UVLO</sub> 2.5 VS voltage increasing 100 VS Low Hysteresis mV VS voltage decreasing V<sub>S UVLO HYST</sub> ٧ VDD Low Threshold 4 $V_{DD TH}$ 4.4 VDD voltage increasing VDD Low Hysteresis mV VDD voltage decreasing V<sub>DD\_TH\_HYST</sub> I/O Pins -SMCLK, SMDATA, EM EN, M1, M2, PWR EN, ALERT#, A DET# - DC Parameters I<sub>SINK IO</sub> = 8 mA SMDATA,ALERT#, A\_DET# Output Low Voltage $V_{OL}$ 0.4 $V_{\mathsf{IH}}$ ٧ PWR\_EN, EM\_EN, M1, Input High Voltage 2.0 M2SMDATA, SMCLK Input Low Voltage V PWR EN, EM EN, M1, M2, 8.0 $V_{IL}$ EM\_EN, SMDATA, SMCLK Leakage Current ±5 Powered or unpowered μΑ I<sub>LEAK</sub> V<sub>PULLUP</sub> <= VDD T<sub>A</sub> < 85 °C Interrupt Pins - AC Parameters ALERT#, A\_DET# Pin 25 t<sub>BLANK</sub> ms Blanking Time ALERT# Pin Interrupt 5 ms t<sub>MASK</sub> Masking Time **Table 3.3 Electrical Specifications (continued)** VDD = 4.5 V to 5.5 V, VS = 2.9 V to 5.5 V, $V_{PULLUP}$ = 3 V to 5.5 V, $T_{A}$ = -40 °C to 85 °C all Typical values at VDD = VS = 5 V, $T_{A}$ = 27 °C unless otherwise noted. **TYP SYMBOL** MAX UNIT **CHARACTERISTIC** MIN **CONDITIONS** SMBus / I<sup>2</sup>C Timing $C_{IN}$ Input Capacitance 5 pF Clock Frequency $f_{\text{SMB}}$ 10 400 kHz Spike Suppression 50 ns $t_{SP}$ Bus Free Time Stop to t<sub>BUF</sub> 1.3 μs Start Start Setup Time 0.6 μs t<sub>SU:STA</sub> Start Hold Time 0.6 μs t<sub>HD:STA</sub> Stop Setup Time 0.6 t<sub>SU:STO</sub> μs Data Hold Time 0 When transmitting to the μs t<sub>HD:DAT</sub> master Data Hold Time When receiving from the t<sub>HD:DAT</sub> 0.3 μs master Data Setup Time 0.6 μs t<sub>SU:DAT</sub> Clock Low Period 1.3 μs $t_{LOW}$ Clock High Period 0.6 μs t<sub>HIGH</sub> Clock / Data Fall Time 300 $Min = 20 + 0.1C_{I,OAD}$ ns t<sub>FALL</sub> ns Clock / Data Rise Time 300 $Min = 20 + 0.1C_{I,OAD} ns$ ns t<sub>RISE</sub> Capacitive Load $C_{LOAD}$ 400 pF Per bus line Timeout 25 35 ms Disabled by default **t**TIMEOUT Idle Reset 350 Disabled by default. μs tidle reset **High-speed Data Switch** High-speed Data Switch - DC Parameters Switch Leakage Current ±0.5 μΑ Switch open - DPIN to DPOUT, I<sub>HSW\_OFF</sub> DMIN to DMOUT, or all four pins to ground. $VDD \leq VS$ . Charger Resistance 2 $M\Omega$ DPOUT or DMOUT to VBUS or $R_{CHG}$ ground, see Figure 3.2 BC1.2 DCP charger emulation active Table 3.3 Electrical Specifications (continued) VDD = 4.5 V to 5.5 V, VS = 2.9 V to 5.5 V, $V_{PULLUP}$ = 3 V to 5.5 V, $T_{A}$ = -40 °C to 85 °C all Typical values at VDD = VS = 5 V, $T_{A}$ = 27 °C unless otherwise noted. UNIT **CHARACTERISTIC SYMBOL** MIN **TYP** MAX **CONDITIONS** 2 Switch closed, VDD = 5 V On Resistance R<sub>ON\_HSW</sub> Ω test current = 8 mA, test voltage = 0.4 V, see Figure 3.2 5 Switch closed, VDD = 5 V, On Resistance Ω R<sub>ON HSW 1</sub> test current = 8 mA, test voltage = 3.0 V, see Figure 3.2 Delta On Resistance ΔR<sub>ON HSW</sub> ±0.3 Ω Switch closed, VDD = 5 V $I_{TST} = 8 \text{ mA}, V_{TST} = 0 \text{ to } 1.5 \text{ V},$ see Figure 3.2 High-speed Data Switch - AC Parameters DP, DM Capacitance to Switch closed C<sub>HSW\_ON</sub> Ground VDD = 5 VDP. DM Capacitance to Switch open pF C<sub>HSW OFF</sub> VDD = 5 VGround Turn Off Time 400 μs Time from state control t<sub>HSW\_OFF</sub> (EM EN, M1, M2) switch on to switch off, $R_{TERM}$ = 50 $\Omega$ , $C_{LOAD}$ = 5 pF Turn On Time 400 μs Time from state control t<sub>HSW\_ON</sub> (EM\_EN, M1, M2) switch off to switch on, $R_{TERM} = 50 \Omega$ , $C_{LOAD} = 5 pF$ $R_{TERM}$ = 50 $\Omega$ , $C_{LOAD}$ = 5 pF Propagation Delay 0.25 ns $t_{PD}$ $R_{TERM}$ = 50 $\Omega$ , $C_{LOAD}$ = 5 pF Propagation Delay Skew 25 $\Delta t_{PD}$ ps $R_{TERM}$ = 50 $\Omega$ , $C_{LOAD}$ = 5 pF Rise/Fall Time 10 $t_{F/R}$ ns DP - DM Crosstalk $X_{\mathsf{TALK}}$ -40 dΒ $R_{TERM}$ = 50 $\Omega$ , $C_{LOAD}$ = 5 pF $R_{TERM}$ = 50 $\Omega$ , $C_{LOAD}$ = 5 pF f = 240 MHz Off Isolation $\mathsf{O}_\mathsf{IRR}$ -30 dB $R_{TERM}$ = 50 $\Omega$ , $C_{LOAD}$ = 1.5 pF $V_{DPOUT}$ = $V_{DMOUT}$ = 350 mV DC -3dB Bandwidth BW 1100 MHz $R_{TERM}$ = 50 Ω, $C_{LOAD}$ = 5 pF, rise time = fall time = 500 ps at 480 Mbps (PRBS = $2^{15}$ - 1) **Total Jitter** t, 200 ps $R_{TERM}$ = 50 $\Omega$ , $C_{LOAD}$ = 5 pF Skew of Opposite 20 t<sub>SK(P)</sub> ps Transitions of the Same Output **Table 3.3 Electrical Specifications (continued)** | Table 3.3 Electrical Specifications (continued) | | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|----------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | VDD = 4.5 V to 5.5 V, VS = 2.9 V to 5.5 V, $V_{PULLUP}$ = 3 V to 5.5 V, $T_{A}$ = -40 °C to 85 °C all Typical values at VDD = VS = 5 V, $T_{A}$ = 27 °C unless otherwise noted. | | | | | | | | | | | CHARACTERISTIC | SYMBOL | MIN | TYP | MAX | UNIT | CONDITIONS | | | | | | | Port | Power Sw | vitch | 1 | | | | | | | Port Power Switch - DC Parameter | | | | | | | | | | Over-voltage Lockout | V <sub>S_OV</sub> | | 6 | | V | | | | | | On Resistance | R <sub>ON_PSW</sub> | | 55 | 65 | mΩ | 4.75 V < VS < 5.25 V | | | | | VS Leakage Current | I <sub>LEAK_VS</sub> | | 2.2 | 5 | μA | Sleep state<br>into VS pin | | | | | Back-voltage Protection<br>Threshold | V <sub>BV_TH</sub> | | 150 | | mV | VBUS > VS<br>VS > V <sub>S_UVLO</sub> | | | | | Back-drive Current | I <sub>BD_1</sub> | | 0 | 3 | μА | VDD < V <sub>DD_TH</sub> , Any powered power pin to any unpowered power pin. Current out of unpowered pin. | | | | | | I <sub>BD_2</sub> | | 0 | 2 | μА | VDD > V <sub>DD_TH</sub> , Any powered power pin to any unpowered power pin, except for VDD to VBUS in Detect power state and VS to VBUS in Active power state. Current out of unpowered pin. | | | | | Selectable Current Limits | I <sub>LIM1</sub> | | 480 | 500 | mA | ILIM Resistor =0or 47 kΩ (500 mA setting) | | | | | | I <sub>LIM2</sub> | | 850 | 900 | mA | ILIM Resistor = 10kΩor56 kΩ (900 mA setting) | | | | | | I <sub>LIM3</sub> | | 950 | 1000 | mA | ILIM Resistor = 12k $\Omega$ or68 k $\Omega$ (1000 mA setting) | | | | | | I <sub>LIM4</sub> | | 1130 | 1200 | mA | ILIM Resistor = 15kΩor82 kΩ (1200 mA setting) | | | | | | I <sub>LIM5</sub> | | 1400 | 1500 | mA | ILIM Resistor = $18k\Omega$ or $100 k\Omega$ (1500 mA setting) | | | | | | I <sub>LIM6</sub> | | 1720 | 1800 | mA | ILIM Resistor = $22k\Omega$ or $120$ $k\Omega$ (1800 mA setting) | | | | | | I <sub>LIM7</sub> | | 1910 | 2000 | mA | ILIM Resistor = $27k\Omega$ or150 kΩ (2000 mA setting) | | | | | | I <sub>LIM8</sub> | | 2370 | 2500 | mA | ILIM Resistor = 33kΩor VDD (2500 mA setting) | | | | | Pin Wake Time | t <sub>PIN_WAKE</sub> | | 3 | | ms | | | | | | SMBus Wake Time | t <sub>SMB_WAKE</sub> | | 4 | | ms | | | | | | Idle Sleep Time | t <sub>IDLE_SLEEP</sub> | | 200 | | ms | | | | | **Table 3.3 Electrical Specifications (continued)** VDD = 4.5 V to 5.5 V, VS = 2.9 V to 5.5 V, $V_{PIIIIIP}$ = 3 V to 5.5 V, $T_{\Delta}$ = -40 °C to 85 °C | all Ty | pical values at VE | 9 V to 5.9<br>DD = VS | 5 V, V <sub>PULL</sub><br>= 5 V, T <sub>A</sub> = | <sub>UP</sub> = 3 V to<br>= 27 °C un | o 5.5 V, I<br>lless othe | C <sub>A</sub> = -40 °C to 85 °C<br>Prwise noted. | |----------------------------------|---------------------------------|-----------------------|---------------------------------------------------|--------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | CHARACTERISTIC | SYMBOL | MIN | TYP | MAX | UNIT | CONDITIONS | | Thermal Regulation Limit | T <sub>REG</sub> | | 110 | | °C | Die Temperature at which current limit will be reduced | | Thermal Regulation<br>Hysteresis | T <sub>REG_HYST</sub> | | 10 | | °C | Hysteresis for t <sub>REG</sub> functionality. Temperature must drop by this value before ILIM value restored to normal operation | | Thermal Shutdown<br>Threshold | T <sub>TSD</sub> | | 135 | | °C | Die Temperature at which port power switch will turn off | | Thermal Shutdown<br>Hysteresis | T <sub>TSD_HYST</sub> | | 35 | | °C | After shutdown due to T <sub>TSD</sub> being reached, die temperature drop required before port power switch can be turned on again | | Auto-recovery Test<br>Current | I <sub>TEST</sub> | | 190 | | mA | Portable device attached,<br>VBUS = 0 V, Die temp < T <sub>TSD</sub> | | Auto-recovery Test<br>Voltage | V <sub>TEST</sub> | | 750 | | mV | Portable device attached, VBUS = 0 V before application, Die temp < T <sub>TSD</sub> Programmable, 250 - 1000 mV, default listed | | Discharge Impedance | R <sub>DISCHARGE</sub> | 100 | | | Ω | | | | Port | Power S | Switch - AC | Paramete | ers | | | Turn On Delay | t <sub>ON_PSW</sub> | | 0.75 | | ms | PWR_EN active toggle to<br>switch on time, VBUS<br>discharge not active | | Turn Off Time | t <sub>OFF_PSW_INA</sub> | | 0.75 | | ms | PWR_EN inactive toggle to switch off time $C_{BUS} = 120 \mu F$ | | Turn Off Time | toff_psw_err | | 1 | | ms | Over-current Error, VBUS Min<br>Error, or Discharge Error to<br>switch off<br>C <sub>BUS</sub> = 120 μF | | Turn Off Time | t <sub>OFF_PSW_ERR</sub> | | 100 | | ns | TSD or Back-drive Error to switch off C <sub>BUS</sub> = 120 μF | | VBUS Output Rise Time | t <sub>R_BUS</sub> | | 1.1 | | ms | Measured from 10% to 90% of VBUS, $C_{LOAD}$ = 220 $\mu$ F ILIM = 1.0 A | | Soft Turn on Rate | $\Delta I_{BUS}$ / $\Delta_{t}$ | | 100 | | mA /<br>μs | | | Temperature Update<br>Time | t <sub>DC_TEMP</sub> | | 200 | | ms | Programmable 200 - 1600 ms,<br>default listed | ### **Table 3.3 Electrical Specifications (continued)** VDD = 4.5 V to 5.5 V, VS = 2.9 V to 5.5 V, $V_{PULLUP}$ = 3 V to 5.5 V, $T_A$ = -40 °C to 85 °C all Typical values at VDD = VS = 5 V. $T_A$ = 27 °C unless otherwise noted. | all Ty | pical values at VI | .9 V 10 5.:<br>DD = VS | = 5 V, T <sub>A</sub> = | JP = 3 V to<br>= 27 °C un | less othe | rwise noted. | |----------------------------------------------------------|------------------------|------------------------|-------------------------|---------------------------|------------|------------------------------------------------------------------------------------------------------------------| | CHARACTERISTIC | SYMBOL | MIN | TYP | MAX | UNIT | CONDITIONS | | Short Circuit Response<br>Time | t <sub>SHORT_LIM</sub> | | 1.5 | | μs | Time from detection of short to current limit applied. No C <sub>BUS</sub> applied | | Short Circuit Detection<br>Time | <sup>t</sup> short | | 6 | | ms | Time from detection of short to port power switch disconnect and ALERT# pin assertion. | | Latched Mode Cycle<br>Time | t <sub>UL</sub> | | 7 | | ms | From PWR_EN edge transition from inactive to active to begin error recovery | | Auto-recovery Mode<br>Cycle Time | <sup>t</sup> CYCLE | | 25 | | ms | Time delay before error<br>condition check<br>Programmable 15-50 ms,<br>default listed | | Auto-recovery Delay | t <sub>RST</sub> | | 20 | | ms | Portable device attached, VBUS must be ≥ V <sub>TEST</sub> after this time Programmable 10-25 ms, default listed | | Discharge Time | <sup>t</sup> DISCHARGE | | 200 | | ms | Amount of time discharge resistor applied Programmable 100-400 ms, default listed | | | Port Power Swit | ch Opera | tion With T | rip Mode | Current L | imiting | | Region 2 Current Keep-<br>out | I <sub>BUS_R2MIN</sub> | | | 0.1 | А | | | Minimum VBUS Allowed at Output | V <sub>BUS_MIN</sub> | 2.0 | | | V | | | Port Po | ower Switch Oper | ation Wit | h Constant | Current L | imiting (\ | /ariable Slope) | | Region 2 Current Keep-<br>out | I <sub>BUS_R2MIN</sub> | | | 1.5 | А | | | Minimum VBUS Allowed at Output | V <sub>BUS_MIN</sub> | 2.0 | | | V | | | Port Power Switch Operation With Custom Current Limiting | | | | | | | | Region 2 Current Keep-<br>out | I <sub>BUS_R2MIN</sub> | | | 0.1 | А | Programmable from 100 mA to 1.8 A. Default value listed. | | Minimum VBUS Allowed at Output | V <sub>BUS_MIN</sub> | 2.0 | | | V | Programmable from 1.5 V to 2.25 V. Default value listed. | | | | Current | Measurem | ent - DC | | | | Current Measurement<br>Range | I <sub>BUS_M</sub> | 6.4 | | 2500 | mA | Range<br>(see Note 3.3) | ### **Table 3.3 Electrical Specifications (continued)** | VDD = 4.5 V<br>all Ty | to 5.5 V, VS = 2.9<br>pical values at VD | 9 V to 5.5<br>D = VS | 5 V, V <sub>PULLU</sub><br>= 5 V, T <sub>A</sub> = | <sub>JP</sub> = 3 V to<br>= 27 °C un | o 5.5 V, T<br>lless othe | A = -40 °C to 85 °C erwise noted. | |---------------------------------------------|------------------------------------------------|----------------------|----------------------------------------------------|--------------------------------------|--------------------------|----------------------------------------------------------------------------------------| | CHARACTERISTIC | SYMBOL | MIN | TYP | MAX | UNIT | CONDITIONS | | Reported Current<br>Measurement Resolution | ΔI <sub>BUS_M</sub> | | 9.76 | | mA | 1 LSB | | Current Measurement<br>Accuracy | | | ±2 | | % | ILIM not exceeded | | | | Current | Measurem | ent - AC | • | | | Sampling Rate | | | 500 | | μs | | | | | Charge | e Rationing | ı - DC | | | | Accumulated Current<br>Measurement Accuracy | | | ±4.5 | | % | | | | | Charge | e Rationing | ı - AC | • | , | | Current Measurement<br>Update Time | t <sub>PCYCLE</sub> | | 1 | | S | | | | A | ttach / F | Removal D | etection | • | , | | | | VBU | S Bypass - | DC | | | | On Resistance | R <sub>ON_BYP</sub> | | 50 | | Ω | | | Leakage Current | I <sub>LEAK_BYP</sub> | | | 3 | μA | Switch off | | Current Limit | I <sub>DET_CHG</sub> /<br>I <sub>BUS_BYP</sub> | | 2 | | mA | VDD = 5 V and VBUS> 4.75 V | | | Att | ach / Rei | moval Dete | ection - DO | | | | Attach Detection<br>Threshold | I <sub>DET_QUAL</sub> | | 800 | | μA | Programmable 200-1000 μA,<br>default listed | | Primary Removal<br>Detection Threshold | I <sub>REM_QUAL_ACT</sub> | | 700 | | μА | Programmable 100-900 μA,<br>default listed<br>Active power state | | | I <sub>REM_QUAL_DET</sub> | | 800 | | μА | Programmable 200-1000 μA,<br>default listed<br>Detect power state<br>(see Section 8.4) | | | Att | ach / Re | moval Dete | ection - AC | | | | Attach Detection Time | t <sub>DET_QUAL</sub> | | 100 | | ms | Time from Attach to A_DET# assert . | | Removal Detection Time | t <sub>REM_QUAL</sub> | | 1000 | | ms | | **Table 3.3 Electrical Specifications (continued)** | VDD = 4.5 V<br>all Ty | to 5.5 V, VS = 2.9<br>pical values at VD | 9 V to 5.9<br>D = VS | 5 V, V <sub>PULL</sub><br>= 5 V, T <sub>A</sub> = | <sub>UP</sub> = 3 V t<br>= 27 °C ur | o 5.5 V, T<br>lless othe | $f_A = -40 ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ erwise noted. | |------------------------------------------------------------------|------------------------------------------|----------------------|---------------------------------------------------|-------------------------------------|--------------------------|------------------------------------------------------------------------------| | CHARACTERISTIC | SYMBOL | MIN | TYP | MAX | UNIT | CONDITIONS | | Allowed Charge Time | t <sub>DET_CHARGE</sub> | | 800 | | ms | C <sub>BUS</sub> = 500 μF max<br>Programmable 200-2000 ms,<br>default listed | | | | Charger | Emulation | Profile | - | | | | | Genera | al Emulatio | n - DC | | | | Charging Current<br>Threshold | I <sub>BUS_CHG</sub> | | 39 | | mA | default | | Charging Current<br>Threshold Range | I <sub>BUS_CHG_RNG</sub> | 9.76 | | 155 | mA | Programmable, all typical | | DP-DM Shunt Resistor<br>Value | R <sub>DCP_RES</sub> | | | 200 | Ω | Connected between DPOUT and DMOUT 0 V < DPOUT = DMOUT ≤ 3 V | | Response Magnitude (voltage divider option min resistance range) | SX_RXMAG_<br>DVDR | 93 | | 200 | kΩ | Programmable, all mins | | Resistor Ratio Range (voltage divider option) | SX_RATIO | 0.25 | | 0.66 | V / V | Programmable, all typical | | Resistor Ratio Accuracy (voltage divider option) | SX_RATIO_<br>ACC | | ±0.5 | | % | Average over range | | Response Magnitude (resistor option range) | SX_RXMAG_<br>RES | 1.8 | | 150 | kΩ | Programmable, all typical | | Internal Resistor<br>Tolerance (resistor<br>option) | SX_RXMAG_<br>RES_ACC | | ±10 | | % | Average over range | | Response Magnitude (voltage option range) | SX_RXMAG_<br>VOLT | 0.4 | | 2.2 | V | Programmable, all typical | | Voltage Option Accuracy | SX_RXMAG_<br>VOLT_ACC | | ±1 | | % | No load<br>Average over range | | Voltage Option Accuracy | SX_RXMAG_<br>VOLT_ACC_<br>150 | | -6 | | % | 150 μA load<br>Average over range | | Voltage Option Accuracy | SX_RXMAG_<br>VOLT_ACC_<br>250 | | -10 | | % | 250 μA load<br>Average over range | | Voltage Option Output | SX_RXMAG_<br>VOLT_BC | 0.5 | | | V | DMOUT= 0.6 V<br>250 μA load | | Response Magnitude (zero volt option range) | SX_PUPD | 10 | | 150 | μA | SX_RXMAG_VOLT = 0<br>Programmable, all typical | SX\_TH\_HYST t<sub>FM RESET</sub> Stimulus Voltage Hysteresis **Emulation Reset Time** **Table 3.3 Electrical Specifications (continued)** VDD = 4.5 V to 5.5 V, VS = 2.9 V to 5.5 V, $V_{PULLUP}$ = 3 V to 5.5 V, $T_{A}$ = -40 °C to 85 °C all Typical values at VDD = VS = 5 V, $T_{A}$ = 27 °C unless otherwise noted. **TYP** MAX UNIT **CHARACTERISTIC** SYMBOL MIN **CONDITIONS** SX PUPD % DPOUT or DMOUT = 3.6 V Pull-down Current ±5 \_ACC\_3p6 Compliance voltage Accuracy Pull-down Current SX PUPD 50 μΑ Setting = 100 µA DPOUT or DMOUT = 0.15 V \_ACC\_BC Compliance voltage Stimulus Voltage 0.3 2.2 ٧ Programmable, all typical SX\_TH Threshold Range SX\_TH\_ ACC % Stimulus Voltage ±2 Average over range Accuracy Stimulus Voltage SX TH ACC 0.25 V At SX TH = 0.3 VAccuracy BC | Genera | I Emulation | ı - AC | |--------|-------------|--------| | | 50 | | 40 mV ms Voltage falling | | LW_IXLOCI | | | | | |--------------------------------|-------------------------------|-----|------|----|---------------------------------------------------------| | Emulation Reset Time<br>Range | <sup>t</sup> EM_RESET_<br>RNG | 50 | 175 | ms | Programmable, all typical | | Emulation Timeout<br>Range | <sup>t</sup> EM_ TIMEOUT | 0.8 | 12.8 | S | Programmable, 0.8 s to 12.8 s, all typical | | Stimulus Delay, SX_TD<br>Range | t <sub>STIM_DEL</sub> | 0 | 100 | ms | Programmable, all typical | | Emulation Delay | t <sub>RES_EM</sub> | | 0.5 | S | Time from set impedance to impedance appears on DP / DM | - Note 3.2 For split supply systems using the Attach Detection feature, VS must not exceed VDD + 150 mV. - Note 3.3 The current measurement full scale range maximum value is 2.5 A. However, the UCS1002 cannot report values above ILIM (if $I_{BUS\_R2MIN} \le ILIM$ ) or above $I_{BUS\_R2MIN}$ (if $I_{BUS\_R2MIN} > ILIM$ and $ILIM \le 1.5$ A). Figure 3.1 USB Rise Time / Fall Time Measurement Figure 3.2 Description of DC Terms #### **ESD & Transient Performance** 3.1 APPLICATION NOTE: Depending on the level of ESD protection required by the application, external protection devices may be required. The datasheet ESD levels were reached using external devices and standard USB-A connectors; refer to the EVB schematic and reference design for **Table 3.4 ESD Ratings** | ESD SPEC | RATING OR VALUE | |---------------------------------------------------------------------------------------------------|-----------------| | EN / IEC61000-4-2 (DPOUT, DMOUT pins) air gap,<br>Operational Classification B (see Note 3.4) | Level 4 (15 kV) | | EN / IEC61000-4-2 (DPOUT, DMOUT pins) direct contact, Operational Classification B (see Note 3.4) | Level 4 (8 kV) | | EN / IEC61000-4-2 (VBUS, GND pins) air gap,<br>Operational Classification A (see Note 3.5) | Level 4 (15 kV) | | EN / IEC61000-4-2 (VBUS, GND pins) direct contact,<br>Operational Classification A (see Note 3.5) | Level 4 (8 kV) | | Human Body Model (JEDEC JESD22-A114) - All pins | 8 kV | | Charged Device Model (JEDEC JESD22-C101) - All pins | 500 V | - Note 3.4 Operational Classification B indicates that during and immediately after an ESD event, anomalous behavior may occur; however, it is non-damaging and the device is selfrecovering. All IEC testing is performed using an SMSC evaluation board. - Note 3.5 Operational Classification A indicates that during and immediately after an ESD event no anomalous behavior will occur. All IEC testing is performed using an SMSC evaluation board. #### 3.1.1 **Human Body Model (HBM) Performance** HBM testing verifies the ability to withstand ESD strikes like those that occur during handling and manufacturing and is done without power applied to the IC. To pass the test, the device must have no change in operation or performance due to the event. #### 3.1.2 **Charged Device Model (CDM) Performance** CDM testing verifies the ability to withstand ESD strikes like those that occur during handling and assembly with pick and place style machinery and is done without power applied to the IC. To pass the test, the device must have no change in operation or performance due to the event. #### 3.1.3 IEC61000-4-2 Performance The IEC61000-4-2 ESD specification is an international standard that addresses system-level immunity to ESD strikes while the end equipment is operational. These tests are performed while the device is powered. ### **Chapter 4 Communications** ### 4.1 Operating Mode The UCS1002 can operate in SMBus mode (see Section 4.2, "SMBus Operating Mode") or Standalone mode (see Section 4.3, "Stand-alone Operating Mode"). The resistor on the COMM\_SEL / ILIM pin determines operating mode and the hardware-set ILIM setting, as shown in Table 4.1. Unless connected to GND or VDD, the resistors in Table 4.1 are pull-down resistors. APPLICATION NOTE: If it is necessary to connect the COMM\_SEL / ILIM pin to VDD via a pull-up resistor, it is recommended that this resistor value not exceed 100 k $\Omega$ . Table 4.1 UCS1002 Communication Mode and ILIM Selection | SELECTION RESISTOR ±5% | ILIM SETTING | COMMUNICATIONS MODE | |---------------------------------------------------------------------------------|--------------|-----------------------------| | GND | 500 mA | SMBus - see Section 4.2.1.2 | | 10 kΩ pull-down | 900 mA | SMBus - see Section 4.2.1.2 | | 12 kΩ pull-down | 1000 mA | SMBus - see Section 4.2.1.2 | | 15 kΩ pull-down | 1200 mA | SMBus - see Section 4.2.1.2 | | 18 kΩ pull-down | 1500 mA | SMBus - see Section 4.2.1.2 | | 22 kΩ pull-down | 1800 mA | SMBus - see Section 4.2.1.2 | | 27 kΩ pull-down | 2000 mA | SMBus - see Section 4.2.1.2 | | 33 kΩ pull-down | 2500 mA | SMBus - see Section 4.2.1.2 | | 47 kΩ pull-down | 500 mA | Stand-alone mode | | 56 kΩ pull-down | 900 mA | Stand-alone mode | | 68 kΩ pull-down | 1000 mA | Stand-alone mode | | 82 kΩ pull-down | 1200 mA | Stand-alone mode | | 100 kΩ pull-down | 1500 mA | Stand-alone mode | | 120 kΩ pull-down | 1800 mA | Stand-alone mode | | 150 kΩ pull-down | 2000 mA | Stand-alone mode | | VDD (If a pull-up resistor is used, its value must not exceed 100 k $\Omega$ .) | 2500 mA | Stand-alone mode | ### 4.2 SMBus Operating Mode When the COMM\_SEL / ILIM pin is connected to directly to ground or though a pull-down resistor with a value of $33k\Omega$ or below as listed in Table 4.1, "UCS1002 Communication Mode and ILIM Selection", the UCS1002 communicates via the SMBus or I<sup>2</sup>C communications protocols. **APPLICATION NOTE:** Upon power-up, the UCS1002 will not respond to any SMBus communications for 5.5 ms. After this time, full functionality is available. APPLICATION NOTE: When in the Sleep state, the first SMBus read command sent to the UCS1002 device address will wake it. Any data sent to the UCS1002 will be ignored and any data read from the UCS1002 should be considered invalid. The UCS1002 will be fully functional 3 ms after this first read command is sent. See Section 5.1.2. ### 4.2.1 System Management Bus In SMBus mode, the UCS1002 communicates with a host controller, such as an SMSC SIO. The SMBus is a two-wire serial communication protocol between a computer host and its peripheral devices. A detailed timing diagram is shown in Figure 4.1. Stretching of the SMCLK signal is supported; however, the UCS1002 will not stretch the clock signal. Figure 4.1 SMBus Timing Diagram ### 4.2.1.1 SMBus Start Bit The SMBus Start bit is defined as a transition of the SMBus data line from a logic '1' state to a logic '0' state while the SMBus clock line is in a logic '1' state. ### 4.2.1.2 SMBus Address and RD / WR Bit The SMBus Address Byte consists of the 7-bit client address followed by the RD / $\overline{WR}$ indicator bit. If this RD / $\overline{WR}$ bit is a logic '0', the SMBus host is writing data to the client device. If this RD / $\overline{WR}$ bit is a logic '1', the SMBus host is reading data from the client device. The SMBus address is determined based on the resistor connected on the SEL pin as shown in Table 4.2. **APPLICATION NOTE:** If it is necessary to connect the SEL pin to VDD via a resistor, the pull-up resistor may be any value up to 100 kΩ. Table 4.2 SEL Pin Decode | RESISTOR (±5%) | PWR_EN<br>POLARITY | SMBUS ADDRESS | |------------------------------------------------------------------------|--------------------|----------------------------| | GND | Active Low | 1010_111(r/w) | | 10 kΩ pull-down | Active Low | 1010_110(r/w) | | 12 kΩ pull-down | Active Low | 1010_101(r/w) | | 15 kΩ pull-down | Active Low | 1010_100(r/w) | | 18 kΩ pull-down | Active Low | 0110_000(r/w) | | 22 kΩ pull-down | Active Low | 0110_001(r/w) | | 27 kΩ pull-down | Active Low | 0110_010(r/w) | | 33 kΩ pull-down | Active Low | 0110_011(r/ <del>w</del> ) | | 47 kΩ pull-down | Active High | 0110_011(r/w) | | 56 kΩ pull-down | Active High | 0110_010(r/w) | | 68 kΩ pull-down | Active High | 0110_001(r/w) | | 82 kΩ pull-down | Active High | 0110_000(r/w) | | 100 kΩ pull-down | Active High | 1010_100(r/w) | | 120 kΩ pull-down | Active High | 1010_101(r/w) | | 150 kΩ pull-down | Active High | 1010_110(r/w) | | VDD (If a pull-up resistor is used, its value must not exceed 100 kΩ.) | Active High | 1010_111(r/w) | ### 4.2.1.3 SMBus Data Bytes All SMBus data bytes are sent most significant bit first and composed of 8-bits of information. ### 4.2.1.4 SMBus ACK and NACK Bits The SMBus client will acknowledge all data bytes that it receives. This is done by the client device pulling the SMBus data line low after the 8th bit of each byte that is transmitted. This applies to both the Write Byte and Block Write protocols. The host will NACK (not acknowledge) the last data byte to be received from the client by holding the SMBus data line high after the 8th data bit has been sent. For the Block Read protocol, the host will ACK each data byte that it receives except the last data byte. ### 4.2.1.5 SMBus Stop Bit The SMBus Stop bit is defined as a transition of the SMBus data line from a logic '0' state to a logic '1' state while the SMBus clock line is in a logic '1' state. When the UCS1002 detects an SMBus Stop bit, and it has been communicating with the SMBus protocol, it will reset its client interface and prepare to receive further communications. #### 4.2.1.6 SMBus Timeout and Idle Reset The UCS1002 includes an SMBus timeout feature. If the clock is held at logic '0' for $t_{\text{TIMEOUT}}$ , the device can timeout and reset the SMBus interface. The SMBus interface can also reset if both the clock and data lines are held at a logic '1' for $t_{\text{IDLE\_RESET}}$ . Communication is restored with a start condition. This functionality defaults to disabled and can be enabled by clearing the DIS\_TO bit in the Emulation Configuration register (see Section 10.4.2, "Emulation Configuration - 16h"). ### 4.2.2 SMBus and I<sup>2</sup>C Compatibility The major differences between SMBus and $I^2C$ devices are highlighted here. For more information, refer to the SMBus 2.0 and $I^2C$ specifications. - 1. UCS1002 supports I<sup>2</sup>C fast mode at 400 kHz. This covers the SMBus max time of 100 kHz. - 2. Minimum frequency for SMBus communications is 10 kHz. - The SMBus client protocol will reset if the clock is held at a logic '0' for longer than 30 ms. This timeout functionality is disabled by default in the UCS1002 and can be enabled by clearing the DIS\_TO bit. I<sup>2</sup>C does not have a timeout. - 4. Except when operating in Sleep, the SMBus client protocol will reset if both the clock and data lines are held at a logic '1' for longer than 200 μs (idle condition). This function is disabled by default in the UCS1002 and can be enabled by clearing the DIS\_TO bit. I<sup>2</sup>C does not have an idle condition. - 5. I<sup>2</sup>C devices do not support the Alert Response Address functionality (which is optional for SMBus). - 6. I<sup>2</sup>C devices support block read and write differently. I<sup>2</sup>C protocol allows for unlimited number of bytes to be sent in either direction. The SMBus protocol requires that an additional data byte indicating number of bytes to read / write is transmitted. The UCS1002 supports I<sup>2</sup>C formatting only. ### 4.2.3 SMBus Protocols The UCS1002 is SMBus 2.0 compatible and supports Write Byte, Read Byte, Send Byte, and Receive Byte as valid protocols as shown below. All of the below protocols use the convention in Table 4.3. **Table 4.3 Protocol Format** | DATA SENT | DATA SENT TO | | | | |-----------|--------------|--|--|--| | TO DEVICE | THE HOST | | | | | Data sent | Data sent | | | | ### 4.2.3.1 SMBus Write Byte The Write Byte is used to write one byte of data to a specific register as shown in Table 4.4. **Table 4.4 Write Byte Protocol** | START | CLIENT<br>ADDRESS | WR | ACK | REGISTER<br>ADDRESS | ACK | REGISTER<br>DATA | ACK | STOP | |-------|-------------------|----|-----|---------------------|-----|------------------|-----|--------| | 1 ->0 | YYYY_YYY | 0 | 0 | XXh | 0 | XXh | 0 | 0 -> 1 | ### 4.2.3.2 SMBus Read Byte The Read Byte protocol is used to read one byte of data from the registers as shown in Table 4.5. **Table 4.5 Read Byte Protocol** | START | CLIENT<br>ADDRESS | WR | ACK | REGISTER<br>ADDRESS | ACK | START | CLIENT<br>ADDRESS | RD | ACK | REGISTER<br>DATA | NACK | STOP | |-------|-------------------|----|-----|---------------------|-----|-------|-------------------|----|-----|------------------|------|--------| | 1->0 | YYYY_YYY | 0 | 0 | XXh | 0 | 1 ->0 | YYYY_YYY | 1 | 0 | XXh | 1 | 0 -> 1 | ### 4.2.3.3 SMBus Send Byte The Send Byte protocol is used to set the internal address register pointer to the correct address location. No data is transferred during the Send Byte protocol as shown in Table 4.6. **Table 4.6 Send Byte Protocol** | START | CLIENT<br>ADDRESS | WR | ACK | REGISTER<br>ADDRESS | ACK | STOP | |--------|-------------------|----|-----|---------------------|-----|--------| | 1 -> 0 | YYYY_YYY | 0 | 0 | XXh | 0 | 0 -> 1 | ### 4.2.3.4 SMBus Receive Byte The Receive Byte protocol is used to read data from a register when the internal register address pointer is known to be at the right location (e.g., set via Send Byte). This is used for consecutive reads of the same register as shown in Table 4.7. **Table 4.7 Receive Byte Protocol** | START | CLIENT<br>ADDRESS | RD | ACK | REGISTER DATA | NACK | STOP | |--------|-------------------|----|-----|---------------|------|--------| | 1 -> 0 | YYYY_YYY | 1 | 0 | XXh | 1 | 0 -> 1 | ### 4.2.4 I<sup>2</sup>C Protocols The UCS1002 supports I<sup>2</sup>C Block Read and Block Write. The protocols listed below use the convention in Table 4.3. #### 4.2.4.1 Block Write The Block Write is used to write multiple data bytes to a group of contiguous registers as shown in Table 4.8. **APPLICATION NOTE:** When using the Block Write protocol, the internal address pointer will be automatically incremented after every data byte is received. It will wrap from FFh to 00h. | START | CLIENT<br>ADDRESS | WR | ACK | REGISTER<br>ADDRESS | ACK | REGISTER<br>DATA | ACK | |------------------|-------------------|------------------|-----|---------------------|------------------|------------------|--------| | 1 ->0 | YYYY_YYY | 0 | 0 | XXh | 0 | XXh | 0 | | REGISTER<br>DATA | ACK | REGISTER<br>DATA | ACK | | REGISTER<br>DATA | ACK | STOP | | XXh | 0 | XXh | 0 | | XXh | 0 | 0 -> 1 | **Table 4.8 Block Write Protocol** ### 4.2.4.2 Block Read The Block Read is used to read multiple data bytes from a group of contiguous registers as shown in Table 4.9. **APPLICATION NOTE:** When using the Block Read protocol, the internal address pointer will be automatically incremented after every data byte is received. It will wrap from FFh to 00h. | START | CLIENT<br>ADDRESS | WR | ACK | REGISTER<br>ADDRESS | ACK | START | CLIENT<br>ADDRESS | RD | ACK | REGISTER<br>DATA | |-------|-------------------|-----|------------------|---------------------|------------------|-------|-------------------|------------------|------|------------------| | 1->0 | YYYY_YYY | 0 | 0 | XXh | 0 | 1 ->0 | YYYY_YYY | 1 | 0 | XXh | | ACK | REGISTER<br>DATA | ACK | REGISTER<br>DATA | ACK | REGISTER<br>DATA | ACK | | REGISTER<br>DATA | NACK | STOP | | 0 | XXh | 0 | XXh | 0 | XXh | 0 | | XXh | 1 | 0 -> 1 | **Table 4.9 Block Read Protocol** ### 4.3 Stand-alone Operating Mode Stand-alone mode allows the UCS1002 to operate without active SMBus / $I^2C$ communications. Standalone mode can be enabled by connecting a pull-down resistor greater or equal to 47 k $\Omega$ on the COMM SEL / ILIM pin as shown in Table 4.1, "UCS1002 Communication Mode and ILIM Selection". When the device is configured to operate in Stand-alone mode, the fault handling and Attach Detection controls are determined via the LATCH and S0 pins as shown in Table 4.10. **APPLICATION NOTE:** If it is necessary to connect the S0 or LATCH pins to VDD via a pull-up resistor, the pull-up resistor value should be 100 k $\Omega$ in order to guarantee V $_{IH}$ specification. Likewise, if it is necessary to connect the S0 or LATCH pins to GND via a pull-down resistor, the pull-down resistor value should be 100 k $\Omega$ in order to guarantee V $_{IL}$ specification. Table 4.10 Stand-alone Fault and Attach Detection Selection | LATCH PIN | S0 PIN | COMMAND | |-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------| | Low | Low | No Attach Detection. Auto-recovery upon error detection. | | Low | High | Attach Detection in the Detect power state. Auto-recovery upon error detection. | | High | Low | No Attach Detection. Error states are Latched and require host to change PWR_EN control to recover from Error state. | | High | High | Attach Detection in the Detect power state. Error states are Latched and require host to change PWR_EN control to recover from Error state. | In the Stand-alone operating mode, communications from and to the UCS1002 are limited to the PWR\_EN, EM\_EN, M2, M1, ALERT#, and A\_DET# pins. ### **Chapter 5 General Description** The UCS1002 provides a single USB port power switch for precise control of up to 2.5 amperes continuous current with over-current limit (OCL), dynamic thermal management, latch or auto-recovery fault handling, selectable active low or high enable, under- and over-voltage lockout, and back-voltage protection. Split supply support for VBUS and VDD is an option for low power in system standby states. In addition to power switching and current limiting, the UCS1002 provides automatic and configurable charger emulation profiles to charge a wide variety of portable devices, including USB-IF BC1.2 (CDP or DCP modes), YD/T-1591 (2009), most Apple and RIM portable devices, and many others. The UCS1002 also provides current monitoring to allow intelligent management of system power and charge rationing for controlled delivery of current regardless of the host power state. This is especially important for battery operated applications that want to provide power and do not want to excessively drain the battery, or that require power allocation depending on application activities. Figure 5.1 shows a UCS1002 full-featured system configuration in which the UCS1002 provides a port power switch and low power Attach Detection with wake-up signaling (wake on USB). The current limit is established at power-up. It can be lowered if required after power-up via the SMBus / I<sup>2</sup>C. This configuration also provides configurable USB data line charger emulation, programmable current limiting (as determined by the accepted charger emulation profile), active current monitoring, and port charge rationing. Figure 5.1 UCS1002 Full-Featured System Configuration (SMBus Control) Figure 5.2 shows a system configuration in which the UCS1002 provides a USB data switch, port power switch, low power Attach Detection, and portable device Attach / Removal Detection signaling. This configuration does not include configurable data line charger emulation, programmable current limiting, or current monitoring and rationing. Figure 5.2 UCS1002 System Configuration (Charger Emulation, No SMBus, with USB Host) Figure 5.3 shows a system configuration in which the UCS1002 provides a port power switch, low power Attach Detection, and portable device attachment detected signaling. This configuration is useful for applications that already provide USB BC1.2 and/or legacy data line handshaking on the USB data lines, but still require port power switching and current limiting. Figure 5.3 UCS1002 System Configuration (No SMBus, No Charger Emulation) Figure 5.4 shows a system configuration in which the UCS1002 provides a port power switch, low power Attach Detection, charger emulation (with no USB host), and portable device attachment detected signaling. This configuration is useful for wall adapter type applications. Figure 5.4 UCS1002 System Configuration (No SMBus, No USB Host, with Charger Emulation) UCS1002 references design is available; contact your SMSC representative # 5.1 UCS1002 Power States The UCS1002 has the following power states. - Off This power state is entered when the voltage at the VDD pin voltage is < V<sub>DD\_TH</sub>. In this state the device is considered "off". The UCS1002 will not retain its digital statesand register contents nor respond to SMBus / I<sup>2</sup>C communications. The port power switch, bypass switch, and the high-speed data switches will be off. See Section 5.1.1, "Off State Operation". - Sleep This is the lowest power state available. While in this state, the UCS1002 willretain digital functionality, respond to changes in emulation controls, and wake to respond to SMBus / I<sup>2</sup>C communications. The high-speed switch and all other functionality will be disabled. See Section 5.1.2, "Sleep State Operation". - Detect This is a lower current power state. In this state, the device is actively looking for a portable device to be attached. The high-speed switch is disabledby default. While in this state, the UCS1002 will retain the configuration and charge rationing data, but it will not monitor the bus current. SMBus / I<sup>2</sup>C communications will be fully functional. See Section 5.1.3, "Detect State Operation". - Error This power state is entered when a fault condition exists. See Section 5.1.5, "Error State Operation". - Active This power state provides full functionality. While in this state, operations include activation of the port power switch, USB data line handshaking / charger emulation, current limiting, and charge rationing. See Section 5.1.4, "Active State Operation". Table 5.1 shows the settings for the various power states, except Off and Error. If VDD < $V_{DD\_TH}$ , the UCS1002 is in the Off state. To determine the mode of operation in the Active state, see Table 9.1, "Active Mode Selection". For more information about configuring the UCS1002 to create single or dual mode charger solutions, see SMSC application note24.20"Using the UCS100x as a Single or Dual Mode Charger." **APPLICATION NOTE:** Using configurations not listed in Table 5.1 is not recommended and may produce undesirable results. **PORTABLE POWER** M1. M2. **DEVICE STATE** VS **PWR EN** S<sub>0</sub> EM EN **ATTACHED BEHAVIOR** Sleep Χ disabled 0 Not set to Х All switches disabled. VBUS will be Data near ground potential. The Pass-UCS1002 wakes to respond to through. SMBus communications. See Note 5.1. Х enabled 0 AII = 0bХ Χ Χ Detect disabled 1 Х High-speed switch disabled (by default). Port power switch disabled. (see Chapter 8, 1 All <> 0b Х Detect State) < V<sub>S\_UVLO</sub> enabled Host-controlled transition to Active state (see Section 5.1.3.2, "Host-Controlled Transition from Detect to Active"). > V<sub>S\_UVLO</sub> enabled 1 AII <> 0bNο High-speed switch disabled(by default). Automatic transition to Active state when conditions met (see Section 5.1.3.1, "Automatic Transition from Detect to Active"). > V<sub>S UVLO</sub> Χ 0 All <> 0b High-speed switch enabled / Active enabled disabled based on mode. Port power (see Chapter 9, switch is on at all times. Attach and Active State) Removal Detection disabled. See Note 5.2. > V<sub>S\_UVLO</sub> enabled 1 All <> 0b Yes Port power switch is on. Removal Detection enabled. **Table 5.1 Power States Control Settings** - Note 5.1 In order to transition from Active state Data Pass-through mode into Sleep with these settings, change the M1, M2, and EM\_EN pins before changing the PWR\_EN pin. See Section 9.4, "Data Pass-through (No Charger Emulation)". - **Note 5.2** If S0='0' and a portable device is not attached in DCE Cycle mode, the UCS1002 will be cycling through charger emulation profiles (by default). There is no guarantee which charger emulation profile will be applied first when a portable device attaches. # 5.1.1 Off State Operation The device will be in the off state if VDD is less than $V_{DD\_TH}$ . When the UCS1002 is in the Off state, it will do nothing, and all circuitry will be disabled. Digital register values are not stored and the device will not respond to SMBus commands. # 5.1.2 Sleep State Operation When the UCS1002 is in the Sleep state, the device will be in its lowest power state. The high-speed switch, bypass switch, and the port power switch will be disabled. The Attach and Removal Detection feature will be disabled. VBUS will be near ground potential. The ALERT# pin will not be asserted. If asserted prior to entering the Sleep state, the ALERT# pin will be released. The A\_DET# pin will be released.SMBus activity is limited to single byte read or write. The first data byte read from the UCS1002 when it is in the Sleep state will wake it; however, the data to be read will return all 0's and should be considered invalid. This is a "dummy" read byte meant to wake the UCS1002. Subsequent read or write bytes will be accepted normally. After the dummy read, the UCS1002 will be in a higher power state (see Figure 5.6). After communication has not occurred for $t_{\text{IDLE\_SLEEP}}$ , the UCS will return to Sleep. Figure 5.5 shows timing diagrams for waking the UCS1002 via external pins. Figure 5.6 shows the timing for waking the UCS1002 via SMBus. Figure 5.5 Wake Timing via External Pins # 5.1.3 Detect State Operation Figure 5.6 Wake Via SMBus Read with S0 = '0' When the UCS1002 is in the Detect state, the port power switch will be disabled. The high-speed switch is also disabled by default. The VBUS output will be connected to the VDD voltage by a secondary bypass switch (see Chapter 8, Detect State). There is one **non-recommended** configuration which places the UCS1002 in the Detect state, but $V_{BUS}$ will not be discharged and a portable device attachment will not be detected. For the recommended configurations, see Table 5.1, "Power States Control Settings". • NOT RECOMMENDED: PWR\_EN is enabled, S0 = '1', and M1, M2, and EM\_EN are all '0'. There are two methods for transitioning from the Detect state to the Active state: automatic and host-controlled. #### 5.1.3.1 Automatic Transition from Detect to Active For the Detect state, set S0 to '1', enable PWR\_EN, set the EM\_EN, M1, and M2 controls to the desired Active mode (Table 9.1, "Active Mode Selection"), and supply VS > $V_{S\_UVLO}$ . When a portable device is attached and an Attach Detection event occurs, the UCS1002 will automatically transition to the Active state and operate according to the selected Active mode. #### 5.1.3.2 Host-Controlled Transition from Detect to Active For the Detect state, set S0 to '1', set the EM\_EN, M1, and M2 controls to the desired Active mode (Table 9.1, "Active Mode Selection"), and configure one of the following: 1) disable PWR\_EN and supply VS, or 2) enable PWR\_EN and don't supply VS. When a portable device is attached and an Attach Detection event occurs, the host must respond to transition to the Active state. Depending on the control settings in the Detect state, this could entail 1) enabling PWR\_EN or 2) supplying VS above the threshold. **APPLICATION NOTE:** If S0 is '1', PWR\_EN is enabled, and VS is not present, the A\_DET# pin will cycle if the current draw exceeds the current capacity of the bypass switch. # 5.1.3.3 State Change from Detect to Active When conditions cause the UCS1002 to transition from the Detect state to the Active state, the following occurs: - 1. The Attach Detection feature will be disabled; the Removal Detection feature remains enabled, unless S0 is changed to '0'. - 2. The bypass switch will be turned off. - 3. The discharge switch will be turned on for t<sub>DISCHARGE</sub>. 4. The port power switch will be turned on. # 5.1.4 Active State Operation Every time that the UCS1002 enters the Active state and the port power switch is closed, it will enter the mode as instructed by the host controller (see Chapter 9, Active State). The UCS1002 cannot be in the Active state (and therefore, the port power switch cannot be turned on) if any of the following conditions exist: - 1. $VS < V_{S\_UVLO}$ . - 2. PWR\_EN is disabled. - 3. M1, M2, and EM\_EN are all set to '0'. - 4. S0 is set to '1' and an Attach Detection event has not occurred. ### 5.1.5 Error State Operation The UCS1002 will enter the Error state from the Active state when any of the following events are detected: - 1. The maximum allowable internal die temperature (T<sub>TSD</sub>) has been exceeded (see Section 7.3.1.2). - 2. An over-current condition has been detected (see Section 7.2.1). - 3. An under-voltage condition on VBUS has been detected (see Section 5.2.5). - 4. A back-drive condition has been detected (see Section 5.2.3). - 5. A discharge error has been detected (see Section 7.4). - 6. An over-voltage condition on the VS pins. The UCS1002 will enter the Error state from the Detect state when a back-drive condition has been detected or when the maximum allowable internal die temperature has been exceeded. The UCS1002 will enter the Error state from the Sleep state when a back-drive condition has been detected. When the UCS1002 enters the Error state, the port power switch, the VBUS bypass switch, the high-speed switch are turned off, and the ALERT# pin is asserted (by default). They will remain off while in this power state. The UCS1002 will leave this state as determined by the fault handling selection (see Section 7.6, "Fault Handling Mechanism"). When using the Latch fault handler and the user has re-activated the device by clearing the ERR bit (see Section 10.3, "Status Registers"), or toggling the PWR\_EN control, the UCS1002 will check that all of the error conditions have been removed. If using Auto-recovery fault handler, after the t<sub>CYCLE</sub> time period, the UCS1002 will check that all of the error conditions have been removed. If all of the error conditions have been removed, the UCS1002 will return to the Active state or Detect state, as applicable. Returning to the Active state will cause the UCS1002 to restart the selected mode (see Section 9.2, "Active Mode Selection"). If the device is in the Error state and a Removal Detection event occurs, it will check the error conditions and then return to the power state defined by the PWR\_EN, M1, M2, EM\_EN, and S0 controls. # 5.2 Supply Voltages # 5.2.1 VDD Supply Voltage The UCS1002 requires 4.5 V to 5.5 V present on the VDD pin for core device functionality. Core device functionality consists of maintaining register states, wake-up upon SMBus / $I^2$ C query, and Attach Detection. # 5.2.2 VS Source Voltage VS can be a separate supply and can be greater than VDD to accommodate high current applications in which current path resistances result in unacceptable voltage drops that may prevent optimal charging of some portable devices. # 5.2.3 Back-voltage Detection Whenever the following conditions are true, the port power switch will be disabled, the VBUS bypass switch will be disabled, the high-speed data switch will be disabled, and a Back-voltage event will be flagged. This will cause the UCS1002 to enter the Error power state (see Section 5.1.5, "Error State Operation"). - The VBUS voltage exceeds the VS voltage by V<sub>BV\_TH</sub> and the port power switch is closed. The port power switch will be opened immediately. If the condition lasts for longer than t<sub>MASK</sub>, then the UCS1002 will enter the Error state. Otherwise, the port power switch will be turned on as soon as the condition is removed. - The VBUS voltage exceeds the VDD voltage by V<sub>BV\_TH</sub> and the VBUS bypass switch is closed. The bypass switch will be opened immediately. If the condition lasts for longer than t<sub>MASK</sub>, then the UCS1002 will enter the Error state. Otherwise, the bypass switch will be turned on as soon as the condition is removed. #### 5.2.4 Back-drive Current Protection If a portable device is attached that is self-powered, it may drive the VBUS port to its power supply voltage level; however, the UCS1002 is designed such that leakage current from the VBUS pins to the VDD or VS pins shall not exceed $I_{BD\_1}$ (if the VDD voltage is zero) or $I_{BD\_2}$ (if the VDD voltage exceeds $V_{DD\_TH}$ ). # 5.2.5 Under-voltage Lockout on VS The UCS1002 requires a minimum voltage ( $V_{S\ UVLO}$ ) be present on the VS pin for Active power state. # 5.2.6 Over-voltage Detection and Lockout on VS The UCS1002 port power switch will be disabled if the voltage on the VS pin exceeds a voltage $(V_{S OV})$ for longer than the specified time $(t_{MASK})$ . This will cause the device to enter the Error state. # 5.3 Discrete Input Pins **APPLICATION NOTE:** If it is necessary to connect any of the control pins except the COMM\_SEL / ILIM or SEL pins via a resistor to VDD or GND, the resistor value should not exceed 100 k $\Omega$ in order to meet the VIH and VIL specifications. # 5.3.1 COMM SEL /ILIM Input The COMM\_SEL / ILIM input determines the initial ILIM settings and the communications mode, as shown in Table 4.1, "UCS1002 Communication Mode and ILIM Selection". # 5.3.2 SEL Input The SEL pin selects the polarity of the PWR\_EN control. In addition, if the UCS1002 is not configured to operate in Stand-alone mode, the SEL pin determines the SMBus address. See Table 4.2, "SEL Pin Decode". The SEL pin state is latched upon device power-up and further changes will have no effect. # 5.3.3 M1, M2, and EM\_EN Inputs The M1, M2, and EM\_EN input controls determine the Active mode and affect the power state (see Table 5.1, "Power States Control Settings" and Table 9.1, "Active Mode Selection"). When these controls are all set to '0' and PWR\_EN is enabled, the UCS1002 Attach and Removal Detection feature is disabled.In SMBus mode, the M1, M2, and EM\_EN pin states will be ignored by the UCS1002 if the PIN\_IGNORE configuration bit is set (see Section 10.4.3); otherwise, the M1\_SET, M2\_SET, and EM\_EN\_SET configuration bits (see Section 10.4.3) are checked along with the pins. # 5.3.4 PWR\_EN Input The PWR\_EN control enables the port power switch to be turned on if conditions are met and affects the power state (see Table 5.1, "Power States Control Settings"). The port power switch cannot be closed if PWR\_EN is disabled. However, if PWR\_EN is enabled, the port power switch is not necessarily closed (see Section 5.1.4, "Active State Operation"). Polarity is controlled by the SEL pin.In SMBus mode, the PWR\_EN pin state will be ignored by the UCS1002 if the PIN\_IGNORE configuration bit is set (see Section 10.4.3); otherwise, the PWR\_EN\_SET configuration bit (see Section 10.4.3) is checked along with the pin. # 5.3.5 Latch Input The Latch input control determines the behavior of the fault handling mechanism (see Section 7.6, "Fault Handling Mechanism"). When the UCS1002 is configured to operate in Stand-alone mode (see Section 4.3, "Stand-alone Operating Mode"), the LATCH control is available exclusively via the LATCH pin (see Section Table 4.10, "Stand-alone Fault and Attach Detection Selection"). When the UCS1002 is configured to operate in SMBus mode, the LATCH control is available exclusively via the LATCH\_SET configuration bit (see Section 10.4.3, "Switch Configuration - 17h"). #### 5.3.6 **S0 Input** The S0 control enables the Attach and Removal Detection feature and affects the power state (see Table 5.1, "Power States Control Settings"). When S0 is set to '1', an Attach Detection event must occur before the port power switch can be turned on. When S0 is set to '0', the Attach and Removal Detection feature is not enabled. When the device is configured to operate in SMBus mode, (see Section 4.3, "Stand-alone Operating Mode"), the S0 control is available exclusively via the S0\_SET configuration bit (see Section 10.4.3, "Switch Configuration - 17h"). Otherwise, the S0 control is available exclusively via the S0 pin since the SMBus protocol will be disabled. # 5.4 Discrete Output Pins # 5.4.1 ALERT# and A\_DET# Output Pins The ALERT# pin is an active low open-drain interrupt to the host controller. The ALERT# pin is asserted (by default - see ALERT\_MASK in Section 10.4.1, "General Configuration - 15h") when an error occurs (see Section 10.3.2, "Interrupt Status - 10h"). The ALERT# pin can also be asserted when the LOW\_CUR (portable device is pulling less current and may be finished charging) or TREG (thermal regulation temperature exceeded) bits are set and linked. As well, when charge rationing is enabled, the ALERT# pin is asserted by default when the current rationing threshold is reached (as determined by RATION\_BEH[1:0] - see Table 7.1, "Charge Rationing Behavior"). The ALERT# pin is released when all conditions that may assert the ALERT# pin (such as an error condition, charge rationing, and TREG and LOW\_CHG if linked) have been removed or reset as necessary. Datasheet The A\_DET# pinprovides an active low open-drain output indication that a valid Attach Detection event has occurred. It will remain asserted until the UCS1002 is placed into the Sleep state or a Removal Detection event occurs. For wake on USB, the A\_DET# pin assertion can be utilized by the system. If the S0 control is '0' and the UCS1002 is in the Active state, the A\_DET# pin will be asserted regardless if a portable device is attached or not. If S0 is '1', PWR\_EN is enabled, and VS is not present, the A\_DET# pin will cycle if the current draw exceeds the current capacity of the bypass switch. # 5.4.2 Interrupt Blanking The ALERT# and A\_DET# pins will not be asserted for a specified time (up to $t_{BLANK}$ ) after power-up. Additionally, an error condition (except for the thermal shutdown) must be present for longer than a specified time ( $t_{MASK}$ ) before the ALERT# pin is asserted. # **Chapter 6 USB High-speed Data Switch** # 6.1 USB High-speed Data Switch The UCS1002 contains a series USB 2.0 compliant high-speed switch between the DPIN and DMIN pins and between the DPOUT and DMOUT pins. This switch is designed for high-speed, low latency functionality to allow USB 2.0 full-speed and high-speed communications with minimal interference. Nominally, the switch is closed in the Active state, allowing uninterrupted USB communications between the upstream host and the portable device. The switch is opened when: - 1. The UCS1002 is actively emulating using any of the charger emulation profiles except CDP (by default see Section 10.4.5, "High-speed Switch Configuration 25h"). - 2. The UCS1002 is operating as a dedicated charger unless the HSW\_DCE configuration bit is set (see Section 10.4.5). - 3. The UCS1002 is in the Detect state (by default) or in the Sleep state. **APPLICATION NOTE:** If the VDD voltage is less than $V_{DD\_TH}$ , the high-speed data switch will be disabled and opened. # 6.1.1 USB-IF High-speed Compliance The USB data switch will not significantly degrade the signal integrity through the device DP / DM pins with USB high-speed communications. # **Chapter 7 USB Port Power Switch** # 7.1 USB Port Power Switch To assure compliance to various charging specifications, the UCS1002 contains a USB port power switch that supports two current limiting modes: trip and constant current (variable slope). The current limit (ILIM) is pin selectable (and may be updated via the register set). The switch also includes soft start circuitry and a separate short circuit current limit. The port power switch is on in the Active state (except when VBUS is discharging). # 7.2 Current Limiting # 7.2.1 Current Limit Setting The UCS1002 hardware set current limit, ILIM, can be one of eight values (see Table 4.1, "UCS1002 Communication Mode and ILIM Selection"). This resistor value is read once upon UCS1002 power-up. The current limit can be changed via the SMBus / I<sup>2</sup>C after power-up; however, the programmed current limit cannot exceed the hardware set current limit. At power-up, the communication mode (Stand-alone or SMBus / $I^2C$ ) and hardware current limit (ILIM) are determined via the pull-down resistor (or pull-up resistor if connected to VDD) on the COMM\_SEL / ILIM pin, as shown in Table 4.1. # 7.2.2 Short Circuit Output Current Limiting Short circuit current limiting occurs when the output current is above the selectable current limit ( $I_{LIMx}$ ). This event will be detected and the current will immediately be limited (within $t_{SHORT\_LIM}$ time). If the condition remains, the port power switch will flag an Error condition and enter the Error state (see Section 5.1.5, "Error State Operation"). #### 7.2.3 Soft Start When the PWR\_EN control changes states to enable the port power switch, or an Attach Detection event occurs in the Detect power state and the PWR\_EN control is already enabled, the UCS1002 invokes a soft start routine for the duration of the VBUS rise time ( $t_{R\_BUS}$ ). This soft start routine will limit current flow from VS into VBUS while it is active. This circuitry will prevent current spikes due to a step in the portable device current draw. In the case when a portable device is attached while the PWR\_EN pin is already enabled, if the bus current exceeds ILIM, the UCS1002 current limiter will respond within a specified time ( $t_{SHORT\_LIM}$ ) and will operate normally at this point. The $C_{BUS}$ capacitor will deliver the extra current, if any, as required by the load change. # 7.2.4 Current Limiting Modes The UCS1002 current limiting has two modes: trip and constant current (variable slope). Either mode functions at all times when the port power switch is closed. The current limiting mode used depends on the Active state mode (see Section 9.9, "Current Limit Mode Associations"). When operating in the Detect power state (see Section 5.1.3), the current capacity at VBUS is limited to I<sub>BUS\_BYP</sub> as described in Section 8.2, "VBUS Bypass Switch". #### 7.2.4.1 Trip Mode When using trip current limiting, the UCS1002 USB port power switch functions as a low resistance switch and rapidly turns off if the current limit is exceeded. While operating using trip current limiting, the VBUS output voltage will be held relatively constant (equal to the VS voltage minus the $R_{ON}$ \* IBUS current) for all current values up to the ILIM. If the current drawn by a portable device exceeds ILIM, the following occurs: - 1. The port power switch will be turned off (trip action). - 2. The UCS1002 will enter the Error state and assert the ALERT# pin. - 3. The fault handling circuitry will then determine subsequent actions. Trip current limiting is used by default when the UCS1002 is in Data Pass-through and Dedicated Charger Emulation Cycle (except when the BC1.2 DCP charger emulation profile is accepted), and when there's no handshake. **APPLICATION NOTE:** To avoid cycling in trip mode, set ILIM higher than the highest expected portable device current draw. Figure 7.1 shows operation of current limits in trip mode with the shaded area representing the USB 2.0 specified VBUS range. Dashed lines indicate the port power switch output will go to zero (e.g., trip) when ILIM is exceeded. Note that operation at all possible values of ILIM are shown in Figure 7.1 for illustrative purposes only; in actual operation only one ILIM can be active at any time. Figure 7.1 Trip Current Limiting Operation # 7.2.4.2 Constant Current Limiting (Variable Slope) Constant current limiting is used when a portable device handshakes using the BC1.2 DCP charger emulation profile and the current drawn is greater than ILIM (and ILIM $\leq$ 1.5 A). It's also used in BC1.2 CDP mode and during the DCE Cycle when a charger emulation profile is being applied and the emulation timeout is active. In CC mode, the port power switch allows the attached portable device to reduce VBUS output voltage to less than the input VS voltage while maintaining current delivery. The V/I slope depends on the user set ILIM value. This slope is held constant for a given ILIM value. Figure 7.2 shows operation of current limits while using CC mode. Unlike trip mode, once IBUS current exceeds ILIM, operation continues at a reduced voltage and increased current. Note that the shaded area representing the USB 2.0 specified VBUS range is now restricted to an upper current limit of $I_{BUS\_R2MIN}$ . Note that the UCS1002 will heat up along each load line as voltage decreases. If the internal temperature exceeds the $T_{REG}$ or $T_{TSD}$ thresholds, the port power switch will open. Also note that when the VBUS voltage is brought low enough (below $V_{BUS\_MIN}$ ), the port power switch will open. Figure 7.2 Constant Current Limiting (Variable Slope) Operation # 7.3 Thermal Management and Voltage Protection # 7.3.1 Thermal Management The UCS1002 utilizes two-stage internal thermal management. The first is named dynamic thermal management and the second is a fixed thermal shutdown. #### 7.3.1.1 **Dynamic Thermal Management** For the first stage (active in both current limiting modes), referred to as dynamic thermal management, the UCS1002 automatically adjusts port power switch limits and modes to lower power dissipation when the thermal regulation temperature value is approached, as described below. If the internal temperature exceeds the $T_{\mbox{\scriptsize REG}}$ value, the port power switch is opened, the current limit (ILIM) will be lowered by one step and a timer is started (t<sub>DC TEMP</sub>). When this timer expires, the port power switch is closed and the internal temperature will be checked again. If it remains above the T<sub>RFG</sub> threshold, the UCS1002 will repeat this cycle (open port power switch and reduce the ILIM setting by one step) until ILIM reaches its minimum value. APPLICATION NOTE: If the temperature exceeds the TREG threshold while operating in the DCE Cycle mode after a charger emulation profile has been accepted, the profile will be removed. The UCS1002 will not restart the DCE Cycle until one of the control inputs changes states to restart emulation. APPLICATION NOTE: The UCS1002 will not actively discharge VBUS as a result of the temperature exceeding TREG; however, any load current provided by a portable device or other load will cause VBUS to be discharged when the port power switch is opened, possibly resulting in an attached portable device resetting. > If the UCS1002 is operating using constant current limiting (variable slope) and the ILIM setting has been reduced to its minimum set point and the temperature is still above $T_{REG}$ the UCS1002 will switch to operating using trip current limiting. This will be done by reducing the $I_{BUS\ R2MIN}$ setting to 100 mA and restoring the ILIM setting to the value immediately below the programmed setting (e.g., if the programmed ILIM is 1.8 A, the value will be set to 1.5 A). If the temperature continues to remain above T<sub>REG</sub>, the UCS1002 will continue this cycle (open the port power switch and reduce the ILIM setting by one step). > If the UCS1002 internal temperature drops below T<sub>REG</sub> - T<sub>REG HYST</sub>, the UCS1002 will take action based on the following: - 1. If the current limit mode changed from CC mode to trip mode, then a timer is started. When this timer expires, the UCS1002 will reset the port power switch operation to its original configuration allowing it to operate using constant current limiting (variable slope). - 2. If the current limit mode did not change from CC mode to trip mode, or was already operating in trip mode, the UCS1002 will reset the port power switch operation to its original configuration. If the UCS1002 is operating using trip current limiting and the ILIM setting has been reduced to its minimum set point and the temperature is above T<sub>REG</sub>, the port power switch will be closed and the current limit will be held at its minimum setting until the temperature drops below T<sub>RFG</sub> - T<sub>RFG</sub> HYST. #### 7.3.1.2 Thermal Shutdown The second stage thermal management consists of a hardware implemented thermal shutdown corresponding to the maximum allowable internal die temperature (T<sub>TSD</sub>). If the internal temperature exceeds this value, the port power switch will immediately be turned off until the temperature is below T<sub>TSD</sub> - T<sub>TSD</sub> HYST. # 7.4 VBUS Discharge The UCS1002 will discharge $V_{BUS}$ through an internal 100 $\Omega$ resistor when at least one of the following conditions occurs: - The PWR EN control is disabled (triggered on the inactive edge of the PWR EN control). - A portable device Removal Detection event is flagged. - The VS voltage drops below a specified threshold (V<sub>S\_UVLO</sub>) that causes the port power switch to be disabled. - When commanded into the Sleep power state via the EM\_EN, M1, and M2 controls. - Before each charger emulation profile is applied. - Upon recovery from the Error state. - When commanded via the SMBus (see Section 10.4, "Configuration Registers") in the Active state. Any time that the port power switch is activated after the VBUS bypass switch has been on (i.e., whenever VBUS voltage transitions from being driven from VDD to being driven from VS, such as going from Detect to Active power state). - Any time that the VBUS bypass switch is activated after the port power switch has been on (i.e., going from Active to Detect power state). When the VBUS discharge circuitry is activated, at the end of the $t_{\mbox{\scriptsize DISCHARGE}}$ time, the UCS1002 will confirm that VBUS was discharged. If the VBUS voltage is not below the $V_{\mbox{\scriptsize TEST}}$ level, a discharge error will be flagged (by setting the DISCHARGE\_ERR status bit) and the UCS1002 will enter the Error state. # 7.5 Battery Full Delivery of bus current to a portable device can be rationed by the UCS1002. When this functionality is enabled, the host system must provide the UCS1002 with an accumulated charge maximum limit (in milliampere-hours). The charge rationing functionality works only in the Active power state. It continuously monitors the current delivered as well as the time elapsed since the mode was activated (or since the data was updated). This information is compiled to generate a charge-rationing number that is checked against the host limit. Once the programmed current-rationing limit has been reached, the UCS1002 will take action as determined by the RATION\_BEH bits as described in Table 7.1. Note that this does not cause the device to enter the Error state. Once the charge rationing circuitry has reached the programmed threshold, the UCS1002 will maintain the desired behavior until charge rationing is reset. Once charge rationing has been reset or disabled, the UCS1002 will recover as shown in Table 7.2. **Table 7.1 Charge Rationing Behavior** | _ | N_BEH<br>:0] | | | | |---|--------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 0 | BEHAVIOR | ACTIONS TAKEN | NOTES | | 0 | 0 | Report | ALERT# pin asserted. | | | 0 | 1 | Report and<br>Disconnect<br>(default) | <ol> <li>ALERT# pin asserted.</li> <li>Charger emulation profile removed.</li> <li>Port power switch disconnected.</li> </ol> | The HSW will not be affected. All bus monitoring is still active. Changing the M1, M2, EM_EN, S0, and PWR_EN controls will cause the device to change power states as defined by the pin combinations; however, the port power switch will remain off until the rationing circuitry is reset. Furthermore, the bypass switch will not be turned on if enabled via the S0 control. | | 1 | 0 | Disconnect and go to Sleep | <ol> <li>Port power switch disconnected.</li> <li>Charger emulation profile removed.</li> <li>Device will enter the Sleep state.</li> </ol> | The HSW will be disabled. All VBUS and VS monitoring will be stopped. Changing the M1, M2, EM_EN, S0, and PWR_EN controls will have no effect on the power state until the rationing circuitry is reset. | | 1 | 1 | Ignore | Take no further action. | | **Table 7.2 Charge Rationing Reset Behavior** | BEHAVIOR | RESET ACTIONS | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Report | Reset the Total Accumulated Charge registers. | | | 2. Clear the RATION status bit. | | | 3. Release the ALERT# pin. | | Report and Disconnect | Reset the Total Accumulated Charge registers. | | | 2. Clear the RATION status bit. | | | 3. Release the ALERT# pin. | | | <ol> <li>Check the M1, M2, EM_EN, S0, and PWR_EN controls and enter the indicated<br/>power state if the controls changed (see Note 7.1).</li> </ol> | | Disconnect and go to | Reset the Total Accumulated Charge registers. | | Sleep | 2. Clear the RATION status bit. | | | <ol> <li>Check the M1, M2, EM_EN, S0, and PWR_EN controls and enter the indicated<br/>power state if the controls changed (see Note 7.1).</li> </ol> | | Ignore | Reset the Total Accumulated Charge registers. | | | 2. Clear the RATION status bit. | Note 7.1 Any time the charge rationing circuitry checks the pin conditions when changing rationing behavior or resetting charge rationing, if the external pin conditions have changed, then charger emulation will be restarted (provided emulation is enabled via the pin states). If the pin conditions have not changed, the UCS1002 return to the previous power state as if the rationing threshold had not been reached (e.g., it will not discharge VBUS or restart emulation). # 7.5.1 Charge Rationing Interactions When charge rationing is active, regardless of the specified behavior, the UCS1002 will function normally until the charge rationing threshold is reached. Note that charge rationing is only active when the UCS1002 is in the Active state, and it does not automatically reset when a Removal or Attach Detection event occurs. Charger emulation will start over if a Removal Detection event and Attach Detection event occur while charge rationing is active and the charge rationing threshold has not been reached. This allows charging of sequential portable devices while charge is being rationed, which means that the accumulated power given to several portable devices will still be held to the stated rationing limit. Changing the charge rationing behavior will have no effect on the charge rationing data registers. If the behavior is changed prior to reaching the charge rationing threshold, this change will occur and be transparent to the user. When the charge rationing threshold is reached, the UCS1002 will take action as shown in Table 7.1. If the behavior is changed after the charge rationing threshold has been reached, the UCS1002 will immediately adopt the newly programmed behavior, clearing the ALERT# pin and restoring switch operation respectively (see Table 7.3). Table 7.3 Effects of Changing Rationing Behavior after Threshold Reached | PREVIOUS<br>BEHAVIOR | NEW BEHAVIOR | ACTIONS TAKEN | | | | | |----------------------|--------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--| | Ignore | Report | Assert ALERT# pin. | | | | | | | Report and | Assert ALERT# pin. | | | | | | | Disconnect | 2. Remove charger emulation profile. | | | | | | | | <ol><li>Open port power switch. See the "Report and Disconnect" entry in<br/>Table 7.1.</li></ol> | | | | | | | Disconnect and | Remove charger emulation profile. | | | | | | | go to Sleep | 2. Open port power switch. | | | | | | | | <ol><li>Enter the Sleep state. See the "Disconnect and go to Sleep" entry in<br/>Table 7.1.</li></ol> | | | | | | Report | Ignore | Release ALERT# pin. | | | | | | | Report and<br>Disconnect | Open port power switch. See the "Report and Disconnect" entry in Table 7.1. | | | | | | | Disconnect and | Release the ALERT# pin. | | | | | | | go to Sleep | 2. Remove charger emulation profile. | | | | | | | | 3. Open the port power switch. | | | | | | | | <ol><li>Enter the Sleep state. See the "Disconnect and go to Sleep" entry in<br/>Table 7.1.</li></ol> | | | | | Table 7.3 Effects of Changing Rationing Behavior after Threshold Reached (continued) | PREVIOUS<br>BEHAVIOR | NEW BEHAVIOR | ACTIONS TAKEN | | | | | |----------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Report and<br>Disconnect | Ignore | Release the ALERT# pin. | | | | | | Disconnect | | <ol><li>Check the M1, M2, EM_EN, S0, and PWR_EN controls and enter the<br/>indicated power state if the controls changed (see Note 7.1).</li></ol> | | | | | | | Report | Check the M1, M2, EM_EN, S0, and PWR_EN controls and enter the indicated power state if the controls changed (see Note 7.1). | | | | | | | Disconnect and | Release the ALERT# pin. | | | | | | | go to Sleep | <ol><li>Enter the Sleep state. See the "Disconnect and go to Sleep" entry in<br/>Table 7.1.</li></ol> | | | | | | Disconnect<br>and go to<br>Sleep | Ignore | Check the M1, M2, EM_EN, S0, and PWR_EN controls and enter the indicated power state if the controls changed (see Note 7.1). | | | | | | Оісер | Report | Assert the ALERT# pin. | | | | | | | | <ol><li>Check the M1, M2, EM_EN, S0, and PWR_EN controls and enter the<br/>indicated power state if the controls changed (see Note 7.1).</li></ol> | | | | | | | Report and | Assert the ALERT# pin. | | | | | | | Disconnect | <ol><li>Check the M1, M2, EM_EN, S0, and PWR_EN controls to determine<br/>power state then enter that state except that the port power switch a<br/>bypass switch will not be closed (see Note 7.1).</li></ol> | | | | | If the RATION\_EN control is set to '0' prior to reaching the charge rationing threshold, rationing will be disabled and the Total Accumulated Charge registers will be cleared. If the RATION\_EN control is set to '0' after the charge rationing threshold has been reached, the following will be done: - 1. RATION status bit will be cleared. - 2. The ALERT# pin will be released if asserted by the rationing circuitry and no other conditions are present. - 3. The M1, M2, EM\_EN, S0, and PWR\_EN controls are checked to determine the power state. See Note 7.1. **APPLICATION NOTE:** If the rationing behavior was set to "Report and Disconnect" when the charge rationing threshold was reached and then the RATION\_EN bit is cleared, the portable device may start charging suboptimally because the charger emulation profile has been removed. Toggle the PWR EN control to restart charger emulation. Setting the RATION\_RST control to '1' will automatically reset the Total Accumulated Charge registers to 00\_00h. If this is done prior to reaching the charge rationing threshold, the data will continue to be accumulated restarting from 00\_00h. If this is done after the charge rationing threshold is reached, the UCS1002 will take action as shown in Table 7.2. # 7.6 Fault Handling Mechanism The UCS1002 has two modes for handling faults: Latch (latch-upon-fault) or Auto-recovery (automatically attempt to restore the Active power state after a fault occurs). If the SMBus is actively utilized, auto-recovery fault handling is the default error handler as determined by the LATCH\_SET bit (see Section 10.4.3, "Switch Configuration - 17h"). Otherwise, the fault handling mechanism used depends on the state of the LATCH pin. Faults include over-current, over-voltage (on VS), under- voltage (on VBUS), back-voltage (VBUS to VS or VBUS to VDD), discharge error, and maximum allowable internal die temperature ( $T_{TSD}$ ) exceeded (see Section 5.1.5, "Error State Operation"). # 7.6.1 Auto-recovery Fault Handling When the LATCH control is low, auto-recovery fault handling is used. When an error condition is detected, the UCS1002 will immediately enter the Error state and assert the ALERT# pin (see Section 5.1.5). Independently from the host controller, the UCS1002 will wait a preset time ( $t_{CYCLE}$ ), check error conditions ( $t_{TST}$ ), and restore Active operation if the error condition(s) no longer exist. If all other conditions that may cause the ALERT# pin to be asserted have been removed, the ALERT# pin will be released. # 7.6.2 Latched Fault Handling When the LATCH control is high, latch fault handling is used. When an error condition is detected, the UCS1002 will enter the Error power state and assert the ALERT# pin. Upon command from the host controller (by toggling the PWR\_EN control from enabled to disabledor by clearing the ERR bit via SMBus), the UCS1002 will check error conditions once and restore Active operation if error conditions no longer exist. If an error condition still exists, the host controller is required to issue the command again to check error conditions. # **Chapter 8 Detect State** ### 8.1 Device Attach / Removal Detection The UCS1002 can detect the attachment and removal of a portable device on the USB port. Attach and Removal Detection does not perform any charger emulation or qualification of the device. The high-speed switch is "off" (by default) during the Detect power state. # 8.2 VBUS Bypass Switch The UCS1002 contains circuitry to provide VBUS current as shown inFigure 8.1In the Detect state, VDD is the voltage source; in the Active state, VS is the voltage source. The bypass switch and the port power switch are never both on at the same time. While the VBUS bypass switch is active, the current available to a portable device will be limited to $I_{BUS\ BYP}$ , and the Attach Detection feature is active. Figure 8.1 Detect State VBUS Biasing ## 8.3 Attach Detection The Attach Detection feature is only active in the Detect power state. When active, this feature constantly monitors the current load on the VBUS pin. If the current drawn by a portable device is greater than $I_{DET\_QUAL}$ for longer than $t_{DET\_QUAL}$ , an Attach Detection event occurs. This will cause the A\_DET# pin to assert low and the ADET\_PIN and ATT status bits to be set. Until the port power switch is enabled, the current available to a portable device will be limited to that used to detect device attachment (I<sub>DET\_QUAL</sub>). Once an Attach Detection event occurs, the UCS1002 will wait for the PWR\_EN control to be enabled (if not already). When PWR\_EN is enabled and VS is above the threshold, the UCS1002 will activate the USB port power switch and operate in the selected Active mode (see Chapter 9, Active State). # 8.4 Removal Detection The Removal Detection feature will be active in the Active and Detect power states if S0 = 1. This feature monitors the current load on the VBUS pin. If this load drops to less than $I_{REM\_QUAL\_DET}$ for longer than $I_{REM\_QUAL}$ , a Removal Detection event is flagged When a Removal Detection event is flagged, the following will be done: 1. Disable the port power switch and the bypass switch. - 2. De-assert the A\_DET# pin and set the REM status register bit. - 3. Enable an internal discharging device that will discharge the VBUS line within $t_{\mbox{\scriptsize DISCHARGE}}$ . - 4. Once the VBUS pin has been discharged, the device will return to the Detect state regardless of the PWR\_EN control state. # **Chapter 9 Active State** #### 9.1 Active State Overview The UCS1002 has the following modes of operation in the Active state: Data Pass-through, BC1.2 DCP, BC1.2 SDP, BC1.2 CDP, and Dedicated Charger Emulation Cycle. The current limiting mode depends on the Active mode behavior (see Table 9.2, "Current Limit Mode Options"). # 9.2 Active Mode Selection The Active mode selection is controlled by three controls: EM\_EN, M1, and M2, as shown in Table 9.1. | # | M1 | M2 | EM_EN | ACTIVE MODE | |---|----|----|-------|-----------------------------------| | 1 | 0 | 0 | 1 | Dedicated Charger Emulation Cycle | | 2 | 0 | 1 | 0 | Data Pass-through | | 3 | 0 | 1 | 1 | BC1.2 DCP | | 4 | 1 | 0 | 0 | BC1.2 SDP - See Note 9.1 | | 5 | 1 | 0 | 1 | Dedicated Charger Emulation Cycle | | 6 | 1 | 1 | 0 | Data Pass-through | | 7 | 1 | 1 | 1 | BC1.2 CDP | **Table 9.1 Active Mode Selection** **Note 9.1** BC1.2 SDP behaves the same as the Data Pass-through mode with the exception that it is preceded by a VBUS discharge when the mode is entered per the BC1.2 specification. # 9.3 BC1.2 Detection Renegotiation The BC1.2 specification allows a charger to act as an SDP, CDP, or DCP and to change between these roles. To force an attached portable device to repeat the charging detection procedure, VBUS must be cycled. In compliance with this specification, the UCS1002 automatically cycles VBUS when switching between the BC1.2 SDP, BC1.2 DCP, and BC1.2 CDP modes. # 9.4 Data Pass-through (No Charger Emulation) When commanded to Data Pass-through mode, UCS1002 will close its USB high-speed data switch to allow USB communications between a portable device and host controller and will operate using trip current limiting. No charger emulation profiles are applied in this mode. Data Pass-through mode will persist until commanded otherwise by the M1, M2, and EM\_EN controls. **APPLICATION NOTE:** If it is desired that the Data Pass-through mode operates as a traditional / standard port power switch, the S0 control should be set to '0'. When entering this mode, there is no automatic VBUS discharge. APPLICATION NOTE: When the M1, M2, and EM\_EN controls are set to '0', '1', '0' or to '1', '1', '0' respectively, Data Pass-through mode will persist if the PWR EN control is disabled; however, the UCS1002 will draw more current. To leave Data Pass-through mode, the PWR EN control must be enabled before the M1, M2, and EM EN controls are changed to the desired mode. #### 9.5 **BC1.2 SDP (No Charger Emulation)** When commanded to BC1.2 SDP mode, UCS1002 will discharge VBUS, close its USB high-speed data switch to allow USB communications between a portable device and host controller, and will operate using trip current limiting. No charger emulation profiles are applied in this mode. BC1.2 SDP mode will persist until commanded otherwise by the M1, M2, EM EN, and PWR EN controls. APPLICATION NOTE: If it is desired that the BC1.2 SDP mode operates as a traditional / standard port power switch, the S0 control should be set to '0'. #### 9.6 BC1.2 CDP When BC1.2 CDP is selected as the Active mode, UCS1002 will discharge VBUS, close its USB highspeed data switch (by default), and apply the BC1.2 CDP charger emulation profile which performs handshaking per the specification. The combination of the UCS1002 CDP handshake along with a standard USB host comprises a charging downstream port.In BC1.2 CDP mode, there is no emulation timeout. If the handshake is successful, the UCS1002 will operate using constant current limiting (variable slope). If the handshake is not successful, the UCS1002 will leave the applied CDP profile in place. leave the high-speed switch closed, enable constant current limiting, and persist in this condition until commanded otherwise by the M1, M2, EM EN, and PWR EN controls. The UCS1002 will respond per the BC1.2 specification to portable device initiated charger renegotiation requests. APPLICATION NOTE: BC1.2 compliance testing may require the S0 control to be set to '0' (Attach and Removal Detection feature disabled) while testing is in progress. APPLICATION NOTE: When the UCS1002 is in BC1.2 CDP mode and the Attach and Removal Detection feature is enabled, if a power thief, such as a USB light or fan, attaches but does not assert DP, a Removal event will not occur when the portable device is removed. However, if a standard USB device is subsequently attached, Removal Detection will again be fully functional. As well, if PWR\_EN is cycled or M1, M2, and / or EM\_EN change state, a Removal event will occur and Attach Detection will be reactivated. #### 9.6.1 **BC1.2 CDP Charger Emulation Profile** The BC1.2 CDP charger emulation profile acts as described below. APPLICATION NOTE: All CDP handshaking is performed with the high-speed switch closed. - 1. VBUS voltage is applied. - 2. Primary Detection When the portable device drives a voltage between 0.4 V and 0.8 V onto the DPOUT pin, the UCS1002 will drive 0.6 V onto the DMOUT pin within 20 ms. - 3. When the portable device drives the DPOUT pin back to '0', the UCS1002 will then drive the DMOUT pin back to '0' within 20 ms. 4. Optional Secondary Detection - If the portable device then drives a voltage of 0.6 V (nominal) onto the DMOUT pin, the UCS1002 will take no other action. This will cause the portable device to observe a '0' on the DPOUT pin and know that it is connected to a CDP. #### 9.7 BC1.2 DCP When BC1.2 DCP is selected as the Active mode, UCS1002 will discharge VBUS and apply the BC1.2 DCP charger emulation profile per the specification. In BC1.2 DCP mode, the emulation timeout and requirement for portable device current draw automatically disabled. When the BC1.2 DCP charger emulation profile is applied within the Dedicated Charger Emulation Cycle (see Section 9.11.1, "BC1.2 DCP Charger Emulation Profile Within DCE Cycle"), the timeout and current draw requirement are enabled. If the portable device is charging after the DCP charger emulation profile is applied, the UCS1002 will leave in place the resistive short, leave the high-speed switch open, and enable constant current limiting (variable slope). **APPLICATION NOTE:** BC1.2 compliance testing may require the S0 control to be set to '0' (Attach and Removal Detection feature disabled) while testing is in progress. # 9.7.1 BC1.2 DCP Charger Emulation Profile The BC1.2 DCP charger emulation profile is described below. - VBUS voltage is applied. A resistor (R<sub>DCP\_RES</sub>) is connected between the DPOUT and DMOUT pins. - 2. Primary Detection If the portable device drives 0.6 V (nominal) onto the DPOUT pin, the UCS1002 will take no other action than to leave the resistor connected between DPOUT and DMOUT. This will cause the portable device to see 0.6 V (nominal) on the DMOUT pin and know that it is connected to a DCP. - Optional Secondary Detection If the portable device drives 0.6 V (nominal) onto the DMOUT pin, the UCS1002 will take no other action than to leave the resistor connected between DPOUT and DMOUT. This will cause the portable device to see 0.6 V (nominal) on the DPOUT pin and know that it is connected to a DCP. # 9.8 Dedicated Charger When commanded to Dedicated Charger Emulation Cycle mode, the UCS1002 enables an attached portable device to enter its charging mode by applying specific charger emulation profiles in a predefined sequence. Using these profiles, the UCS1002 is capable of generating and recognizing several signal levels on the DPOUT and DMOUT pins. The preloaded charger emulation profiles include ones compatible with BC1.2 DCP, YD/T-1591 (2009) and most Apple and RIM portable devices.Other levels, sequences, and protocols are configurable via the SMBus / $I^2C$ . When a charger emulation profile is applied, a programmable timer for the emulation profile is started. When emulation timeout occurs, the UCS1002 checks the IBUS current against a programmable threshold. If the current is above the threshold, the charger emulation profile is accepted and the associated current limiting mode is applied. No active USB data communication is possible when charging in this mode(by default - see Section 10.4.5, "High-speed Switch Configuration - 25h"). #### 9.8.1 Emulation Reset Prior to applying any of the charger emulation profiles, the UCS1002 will perform an emulation reset. This involves the following: - 1. The UCS1002 resets the VBUS line by disconnecting the port power switch and connecting VBUS to ground via an internal 100 $\Omega$ resistor for t<sub>DISCHARGE</sub> time. The port power switch will be held open for a time equal to t<sub>EM\_RESET</sub> at which point the port power switch will be closed and the VBUS voltage applied. - 2. The DPOUT and DMOUT pins will be pulled low using internal 15 $k\Omega$ pull-down resistors. **APPLICATION NOTE:** To help prevent possible damage to a portable device, the DPOUT and DMOUT pins have current limiting in place when the emulation profiles are applied. # 9.8.2 Emulation Cycling In Dedicated Charger Emulation Cycle mode, the charger emulation profiles (if enabled) will be applied in the following order: - 1. Legacy 1 - 2. BC1.2 DCP - 3. Legacy 2 - 4. Legacy 3 - 5. Legacy 4 - 6. Legacy 5 - 7. Legacy 6 - 8. Legacy 7 - 9. Custom (disabled by default). If the CS1\_FIRST configuration bit is set, then the Custom charger emulation profile will be tested first and the order will proceed as given. **APPLICATION NOTE:** If S0='0' and a portable device is not attached in DCE Cycle mode, the UCS1002 will be cycling through charger emulation profiles(by default). There is no guarantee which charger emulation profile will be applied first when a portable device attaches. The UCS1002 will apply a charger emulation profile until one of the following exit conditions occurs: - 1. Current greater than I<sub>BUS\_CHG</sub> is detected flowing out of VBUS at the respective emulation timeout time. In this case, the profile is assumed to be accepted and no other profiles will be applied. - 2. The respective emulation timeout (t<sub>EM\_TIMEOUT</sub>) time is reached without current that exceeds the I<sub>BUS\_CHG</sub> limit flowing out of VBUS (the emulation timeout is enabled by default, see Section 10.4.2, "Emulation Configuration 16h" and Section 10.13.1, "Custom Emulation Configuration 40h"). The profile is assumed to be rejected, and the UCS1002 will perform emulation reset and apply the next profile, if there is one. Emulation timeouts can be programmed for each charger emulation profile (see Section 10.11, "Preloaded Emulation Timeout Configuration Registers" and Section 10.13.1, "Custom Emulation Configuration - 40h"). ## 9.8.3 DCE Cycle Retry If none of the charger emulation profiles cause a charge current to be drawn, the UCS1002 will perform emulation reset and cycle through the profiles again (if the EM\_RETRY bit is set (default - see Section 10.4.2, "Emulation Configuration - 16h")). The UCS1002 will continue to cycle through the profiles so as long as charging current is not drawn and the PWR\_EN control is enabled. If the Emulation Retry is not enabled, the UCS1002 will flag "no handshake" and end the DCE Cycle using trip current limiting. # 9.9 Current Limit Mode Associations The UCS1002 will close the port power switch and use the current limiting mode as shown in Table 9.2. **Table 9.2 Current Limit Mode Options** | ACTIVE MODE | CURRENT LIMIT MODE (SEE Section 10.14) | |---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | Data Pass-through | Trip mode | | BC1.2 DCP | CC mode if ILIM ≤ 1.5 A, otherwise, trip mode | | BC1.2 SDP | Trip mode | | BC1.2 CDP | CC mode if ILIM ≤ 1.5 A, otherwise, trip mode | | DCE CYCLE | | | During DCE Cycle when a charger emulation profile is being applied and the emulation timeout is active | CC mode if ILIM ≤ 1.5 A, otherwise, trip mode | | BC1.2 DCP charger emulation profile accepted or the emulation timeout is disabled | CC mode if ILIM ≤ 1.5 A, otherwise, trip mode | | Legacy 2 charger emulation profile accepted or the emulation timeout is disabled | CC mode if ILIM ≤ 1.5 A, otherwise, trip mode | | Legacy 1 or Legacy 3 - Legacy 7 charger emulation profile accepted or the emulation timeout is disabled | Trip mode if $I_{BUS\_R2MIN} \le ILIM$ or $ILIM > 1.5$ A (normal operation), otherwise, CC mode (see Section 10.14.2) | | Custom charger emulation profile accepted or the emulation timeout is disabled | Trip mode if $I_{BUS}$ $_{R2MIN} \le ILIM$ or $ILIM > 1.5$ A (normal operation), otherwise, CC mode (see Section 10.14.2) | | No handshake (DCE Cycle with Emulation Retry not enabled) | Trip mode if $I_{BUS\ R2MIN} \le ILIM$ or $ILIM > 1.5$ A (normal operation), otherwise, CC mode (see Section 10.14.2) | As noted in the last three rows in Table 9.2, under those specific conditions with ILIM $\leq$ 1.5 A, it is the relationship of ILIM and I<sub>BUS\_R2MIN</sub> that determines the current limiting mode. In these cases, the value of I<sub>BUS\_R2MIN</sub> is determined by CS\_R2\_IMIN[2:0] bits 4-2 in the Custom Current Limiting Behavior Configuration register 51h. # 9.10 No Handshake In DCE Cycle mode with emulation retry disabled, a "no handshake" condition is flagged (the NO\_HS status bit stays set (see Section 10.3.4, "Profile Status 1 - 12h")) when the end of the DCE Cycle is reached without a handshake and without drawing current. All signatures / handshaking placed on the DPOUT and DMOUT pins are removed. The UCS1002 will operate with the high-speed switch opened or closed as determined by the high-speed switch configuration and will use trip or constant current limiting as determined by the I<sub>BUS\_R2MIN</sub> setting (CS\_R2\_IMIN[2:0] bits 4-2 in the Custom Current Limiting Behavior Configuration register 51h). Portable devices that can cause this are generally ones that pull up DPOUT to some voltage and leave it there, or apply the wrong voltage. # 9.11 Preloaded Charger Emulation Profiles The following charger emulation profiles are resident to the UCS1002: - 1. Legacy 1, 3, 4, and 6 See Section 9.11.3 - 2. Legacy 2 See Section 9.11.2 - 3. Legacy 5 See Section 9.11.4 - 4. Legacy 7 See Section 9.11.5 - 5. BC1.2 CDP See Section 9.6.1 - 6. BC1.2 DCP See Section 9.7.1 Additionally, the user may "build" a charger emulation profile by determining the voltage and resistance characteristics that are placed on each of the DPOUT and DMOUT pins. See Section 9.12, "Custom Charger Emulation Profile". # 9.11.1 BC1.2 DCP Charger Emulation Profile Within DCE Cycle When the BC1.2 DCP charger emulation profile (Section 9.7.1, "BC1.2 DCP Charger Emulation Profile") is applied within the DCE Cycle (Dedicated Charger Emulation Cycle is selected as the Active mode), the behavior after the profile is applied is different than Active mode BC1.2 DCP (BC1.2 DCP in Table 9.1) because the $t_{\text{EM TIMEOUT}}$ timer is enabled (by default) during the DCE Cycle. During the DCE Cycle after the DCP charger emulation profile, the UCS1002 will perform one of the following: - 1. If the portable device is drawing more than $I_{BUS\_CHG}$ current when the $t_{EM\_TIMEOUT}$ timer expires, the UCS1002 will flag that a BC1.2 DCP was detected. The UCS1002 will leave in place the resistive short, leave the high-speed switch open, and then enable constant current limiting (variable slope). - If the portable device does not draw more than I<sub>BUS\_CHG</sub> current when the t<sub>EM\_TIMEOUT</sub> timer expires, the UCS1002 will stop applying the DCP charger emulation profile and proceed to the next charger emulation profile in the DCE Cycle. # 9.11.2 Legacy 2 Charger Emulation Profile The Legacy 2 charger emulation profile does the following: - 1. The UCS1002 will connect a resistor (R<sub>DCP RES</sub>) between DPOUT and DMOUT. - 2. VBUS is applied. - 3. If the portable device draws more than I<sub>BUS\_CHG</sub> current when the t<sub>EM\_TIMEOUT</sub> timer expires (enabled by default), the UCS1002 will accept that this is the correct charger emulation profile for the attached portable device. Charging commences. The resistive short between the DPOUT and DMOUT pins will be left in place. The UCS1002 will use constant current limiting. - 4. If the portable device does not draw more than I<sub>BUS\_CHG</sub> current when t<sub>EM\_TIMEOUT</sub> timer expires, the UCS1002 will stop the Legacy 2 charger emulation. This will cause resistive short between the DPOUT and DMOUT pins to be removed. Emulation reset occurs, and the UCS1002 will initiate the next charger emulation profile. # 9.11.3 Legacy 1, 3, 4, and 6 Charger Emulation Profiles Legacy 1, 3, 4, and 6 charger emulation profiles follow the same pattern of operation although the voltage that is applied on the DPOUT and DMOUT pins will vary. They do the following: - 1. The UCS1002 will apply a voltage on the DPOUT pin using either a current-limited voltage source or a voltage divider between VBUS and ground with the center tap on the DPOUT pin. - The UCS1002 will apply a possibly different voltage on the DMOUT pin using either a current-limited voltage source or a voltage divider between VBUS and ground with the center tap on the DMOUT pin. - 3. VBUS voltage is applied. - 4. If the portable device draws more than I<sub>BUS\_CHG</sub> current when the t<sub>EM\_TIMEOUT</sub> timer expires, the UCS1002 will accept that the currently applied profile is the correct charger emulation profile for the attached portable device. Charging commences. The voltages applied to the DPOUT and DMOUT pins will remain in place (unless LEAVE\_EMU\_RESP is set to 0b). The UCS1002 will begin operating in trip mode or CC mode as determined by the I<sub>BUS\_R2MIN</sub> setting (see Section 10.14, "Current Limiting Behavior Configuration Registers"). - 5. If the portable device does not draw more than I<sub>BUS\_CHG</sub> current when t<sub>EM\_TIMEOUT</sub> timer expires, the UCS1002 will stop the currently applied charger emulation profile. This will cause all voltages put onto the DPOUT and DMOUT pins to be removed. Emulation reset occurs, and the UCS1002 will initiate the next charger emulation profile. # 9.11.4 Legacy 5 Charger Emulation Profile Legacy 5 charger emulation profile does the following: - 1. The UCS1002 will apply 900 mV to both the DPOUT and the DMOUT pins. - 2. VBUS voltage is applied. - 3. If the portable device draws more than I<sub>BUS\_CHG</sub> current when the t<sub>EM\_TIMEOUT</sub> timer expires, the UCS1002 will accept that the currently applied profile is the correct charger emulation profile for the attached portable device. Charging commences. The voltages applied to the DPOUT and DMOUT pins will remain in place (unless LEAVE\_EMU\_RESP is set to 0b). The UCS1002 will begin operating in trip mode or CC mode as determined by the I<sub>BUS\_R2MIN</sub> setting (see Section 10.14, "Current Limiting Behavior Configuration Registers"). - 4. If the portable device does not draw more than I<sub>BUS\_CHG</sub> current when t<sub>EM\_TIMEOUT</sub> timer expires, the UCS1002 will stop the currently applied charger emulation profile. This will cause all voltages put onto the DPOUT and DMOUT pins to be removed. Emulation reset occurs, and the UCS1002 will initiate the next charger emulation profile. # 9.11.5 Legacy 7 Charger Emulation Profile The Legacy 7 charger emulation profile does the following: - 1. The UCS1002 will apply a voltage on the DPOUT pin using a voltage divider between VBUS and ground with the center tap on the DPOUT pin. - 2. VBUS voltage is applied. - 3. If the portable device draws more than I<sub>BUS\_CHG</sub> current when the t<sub>EM\_TIMEOUT</sub> timer expires, the UCS1002 will accept that Legacy 7 is the correct charger emulation profile for the attached portable device. Charging commences. The voltage applied to the DPOUT pin will remain in place(unless LEAVE\_EMU\_RESP is set to 0b). The UCS1002 will begin operating in trip mode or CC mode as determined by the I<sub>BUS\_R2MIN</sub> setting (see Section 10.14, "Current Limiting Behavior Configuration Registers"). 4. If the portable device does not draw more than I<sub>BUS\_CHG</sub> current when t<sub>EM\_TIMEOUT</sub> timer expires, the UCS1002 will stop the Legacy 7 charger emulation profile. This will cause the voltage put onto the DPOUT pin to be removed. Emulation reset occurs, and the UCS1002 will initiate the next charger emulation profile. # 9.12 Custom Charger Emulation Profile The UCS1002 allows the user to create a Custom charger emulation profile to handshake as any type of charger. This profile can be included in the DCE Cycle. In addition, it can be placed first or last in the profile sequence in the DCE Cycle. See Section 10.13.1, "Custom Emulation Configuration - 40h". The Custom charger emulation profile uses a number of registers to define stimuli and behaviors. The Custom charger emulation profile uses three separate stimulus / response pairs that will be detected and applied in sequence, allowing flexibility to "build" any of the preloaded emulation profiles or tailor the profile to match a specific charger application. For details, see application note 24.14 "UCS1002 Fundamentals of Custom Charger Emulation. # **Chapter 10 Register Description** The registers shown in Table 10.1 are accessible through the SMBus or I<sup>2</sup>C. An entry of '-' indicates that the bit is not used. Writing to these bits will have no effect and reading these bits will return '0'. An entry of RES indicates that the bit is reserved. Writing to a RES bit may cause unexpected results and reading from a RES bit will return either '1' or '0' as indicated in the bit description. While in the Sleep state, the UCS1002 will retain configuration and charge rationing data as indicated in the text. If a register does not indicate that data will be retained in the Sleep power state, this information will be lost when the UCS1002 enters the Sleep power state. Table 10.1 Register Set in Hexadecimal Order | REGISTER<br>ADDRESS | R/W | REGISTER NAME | FUNCTION | DEFAULT<br>VALUE | PAGE | |---------------------|-------------|-------------------------------------------------|------------------------------------------------------------------------|------------------|---------| | 00h | R | Current<br>Measurement | Stores the current measurement | 00h | Page 71 | | 01h | R | Total Accumulated<br>Charge High Byte | Stores the total accumulated charge delivered high byte | 00h | Page 72 | | 02h | R | Total Accumulated<br>Charge Middle High<br>Byte | Stores the total accumulated charge delivered middle high byte | 00h | Page 72 | | 03h | R | Total Accumulated<br>Charge Middle Low<br>Byte | Stores the total accumulated charge delivered middle low byte | 00h | Page 72 | | 04h | R | Total Accumulated<br>Charge Low Byte | | | Page 72 | | 0Fh | R | Other Status | Indicates emulation status as well as the ALERT# and A_DET# pin status | | Page 73 | | 10h | See<br>Text | Interrupt Status | Indicates why ALERT# pin asserted. | 00h | Page 73 | | 11h | R / R-C | General Status | Indicates general status | 00h | Page 73 | | 12h | R | Profile Status 1 | Indicates which charger emulation | 00h | Page 73 | | 13h | R | Profile Status 2 | profile was accepted | 00h | Page 73 | | 14h | R | Pin Status | Indicates the pin states of the internal control pins | 00h | Page 73 | | 15h | R/W | General<br>Configuration | Controls basic functionality | 01h | Page 78 | | 16h | R/W | Emulation<br>Configuration | Controls emulation functionality | 8Ch | Page 78 | | 17h | R/W | Switch Configuration | Controls advanced switch functions | 04h | Page 78 | | 18h | R/W | Attach Detect<br>Configuration | Controls Attach Detect functionality | 46h | Page 78 | Table 10.1 Register Set in Hexadecimal Order (continued) | REGISTER<br>ADDRESS | | | FUNCTION | DEFAULT<br>VALUE | PAGE | |---------------------|-----|----------------------------------------------|-------------------------------------------------------------------------------------------|------------------|---------| | 19h | R/W | Current Limit | rent Limit Controls the maximum current limit | | Page 82 | | 1Ah | R/W | Charge Rationing<br>Threshold High Byte | Controls the Current Threshold I <sub>THRESH</sub> used by the charge rationing circuitry | FFh | Page 83 | | 1Bh | R/W | Charge Rationing<br>Threshold Low Byte | Controls the Current Threshold I <sub>THRESH</sub> used by the charge rationing circuitry | FFh | Page 83 | | 1Ch | R/W | Auto-recovery<br>Configuration | Controls the Auto-recovery functionality | 2Ah | Page 84 | | 1Eh | R/W | IBUS_CHG<br>Configuration | Stores the limit for I <sub>BUS CHG</sub> used to determine if emulation is successful | 04h | Page 85 | | 1Fh | R/W | tDET_CHARGE<br>Configuration | Stores bits that define the tDET_CHARGE time | 03h | Page 85 | | 20h | R/W | BCS Emulation<br>Enable | Enables BCS charger emulation profiles | 06h | Page 87 | | 21h | R/W | Legacy Emulation<br>Enable | Enables Legacy charger emulation profiles | 00h | Page 87 | | 22h | R/W | BCS Emulation<br>Timeout Config | Controls timeout for each BCS charger emulation profile | 10h | Page 88 | | 23h | R/W | Legacy Emulation<br>Timeout Config 1 | Controls timeout for Legacy charger emulation profiles 1 - 4 | B0h | Page 88 | | 24h | R/W | Legacy Emulation<br>Timeout Config 2 | Controls timeout for Legacy charger emulation profiles 5 - 7 | 04h | Page 88 | | 25h | R/W | High-speed Switch<br>Configuration | Controls when the high-speed switch is enabled | 14h | Page 78 | | 30h | R | Applied Charger<br>Emulation | Indicates which charger emulation profile is being applied | 00h | Page 90 | | 31h | R | Preloaded Emulation<br>Stimulus 1 - Config 1 | Indicates the stimulus and timing for stimulus 1 | 00h | Page 90 | | 32h | R | Preloaded Emulation<br>Stimulus 1 - Config 2 | Indicates the response and magnitude for stimulus 1 | 00h | Page 90 | | 33h | R | Preloaded Emulation<br>Stimulus 1 - Config 3 | | | Page 90 | | 34h | R | Preloaded Emulation<br>Stimulus 1 - Config 4 | Indicates the resistor ratio for stimulus 1 | 00h | Page 90 | | 35h | R | Preloaded Emulation<br>Stimulus 2 - Config 1 | Indicates the stimulus and timing for stimulus 2 | 00h | Page 90 | | 36h | R | Preloaded Emulation<br>Stimulus 2 - Config 2 | Indicates the response and magnitude for stimulus 2 | 00h | Page 90 | Table 10.1 Register Set in Hexadecimal Order (continued) | REGISTER<br>ADDRESS | R/W | REGISTER NAME | FUNCTION | DEFAULT<br>VALUE | PAGE | |---------------------|-----|----------------------------------------------------|------------------------------------------------------------------------------------|------------------|---------| | 37h | R | Preloaded Emulation<br>Stimulus 2 - Config 3 | | | Page 90 | | 38h | R | Preloaded Emulation<br>Stimulus 2 - Config 4 | Indicates the resistor ratio for stimulus 2 | 00h | Page 90 | | 39h | R | Preloaded Emulation<br>Stimulus 3 - Config 1 | Indicates the stimulus and timing for stimulus 3 (CDP only) | 00h | Page 90 | | 3Ah | R | Preloaded Emulation<br>Stimulus 3 - Config 2 | Indicates the response and magnitude for stimulus 3 (CDP only) | 00h | Page 90 | | 3Bh | R | Preloaded Emulation<br>Stimulus 3 - Config 3 | Indicates the threshold and pull-up / pull-down settings for stimulus 3 (CDP only) | 00h | Page 90 | | 40h | R/W | Custom Emulation<br>Config | Controls general configuration of the Custom charger emulation profile | 01h | Page 99 | | 41h | R/W | Custom Stimulus /<br>Response Pair 1 -<br>Config 1 | sponse Pair 1 - stimulus 1 | | Page 99 | | 42h | R/W | Custom Stimulus /<br>Response Pair 1 -<br>Config 2 | Response Pair 1 - for stimulus 1 | | Page 99 | | 43h | R/W | Custom Stimulus /<br>Response Pair 1 -<br>Config 3 | Sets the threshold and pull-up / pull-down settings for stimulus 1 | 00h | Page 99 | | 44h | R/W | Custom Stimulus /<br>Response Pair 1 -<br>Config 4 | Sets the resistor ratio for stimulus 1 | 00h | Page 99 | | 45h | R/W | Custom Stimulus /<br>Response Pair 2 -<br>Config 1 | Sets the stimulus and timing for stimulus 2 | 00h | Page 99 | | 46h | R/W | Custom Stimulus /<br>Response Pair 2 -<br>Config 2 | m Stimulus / Sets the response and magnitude for stimulus 2 | | Page 99 | | 47h | R/W | Custom Stimulus /<br>Response Pair 2 -<br>Config 3 | Sets the threshold and pull-up / pull-down settings for stimulus 2 | 00h | Page 99 | | 48h | R/W | Custom Stimulus /<br>Response Pair 2 -<br>Config 4 | Sets the resistor ratio for stimulus 2 | 00h | Page 99 | | 49h | R/W | Custom Emulation<br>Stimulus 3 - Config 1 | Sets the stimulus and timing for stimulus 3 | 00h | Page 99 | Table 10.1 Register Set in Hexadecimal Order (continued) | REGISTER<br>ADDRESS | R/W | REGISTER NAME | FUNCTION | DEFAULT<br>VALUE | PAGE | |---------------------|-----|----------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------|----------| | 4Ah | R/W | Custom Stimulus /<br>Response Pair 3 -<br>Config 2 | Sets the response and magnitude for stimulus 3 | 00h | Page 99 | | 4Bh | R/W | Custom Stimulus /<br>Response Pair 3 -<br>Config 3 | Sets the threshold and pull-up / pull-down settings for stimulus 3 | 00h | Page 99 | | 4Ch | R/W | Custom Stimulus /<br>Response Pair 3 -<br>Config 4 | desponse Pair 3 - 3 | | Page 99 | | 50h | R | Applied Current<br>Limiting Behavior | | | Page 102 | | 51h | R/W | Custom Current Limiting Behavior Config Controls the custom current limiting behavior | | 82h | Page 102 | | FDh | R | Product ID | Stores a fixed value that identifies each product | 4Eh | Page 103 | | FEh | R | Manufacturer ID | Stores a fixed value that identifies SMSC | | Page 104 | | FFh | R | Revision | Stores a fixed value that represents the revision number | 82h | Page 104 | During power-on reset (POR), the default values are stored in the registers. A POR is initiated when power is first applied to the part and the voltage on the VDD supply surpasses the $V_{DD\_TH}$ level as specified in the electrical characteristics. Any reads to undefined registers will return 00h. Writes to undefined registers will not have an effect. When a bit is "set", this means that the user writes a logic '1' to it. When a bit is "cleared", this means that the user writes a logic '0' to it. # 10.1 Current Measurement Register **Table 10.2 Current Measurement Register** | ADDR | R/W | REGISTER | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|------------------------|--------|-------|-------|-------|------|------|------|------|---------| | 00h | R | Current<br>Measurement | 1249.3 | 624.6 | 312.3 | 156.2 | 78.1 | 39.0 | 19.5 | 9.76 | 00h | The Current Measurement register stores the measured current value delivered to the portable device (IBUS). This value is updated continuously while the device is in the Active power state. The bit weights are in mA and the range is from 9.76 mA to 2.5 A. This data will be cleared when the device enters the Sleep or Detect states. This data will also be cleared whenever the port power switch is turned off (including during emulation or any time that VBUS is discharged). # 10.2 Total Accumulated Charge Registers **Table 10.3 Total Accumulated Charge Registers** | ADDR | R/W | REGISTER | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|---------------------------------------------------|--------------|-------------|------------|------------|-------------|------------|-------------|-------------|---------| | 01h | R | Total<br>Accumulated<br>Charge High<br>Byte | 90968 | 45484 | 22742 | 11371 | 5685 | 2843 | 1421 | 710.7 | 00h | | 02h | R | Total<br>Accumulated<br>Charge Middle<br>High | 355.4 | 177.7 | 88.84 | 44.42 | 22.21 | 11.10<br>5 | 5.552 | 2.776 | 00h | | 03h | R | Total<br>Accumulated<br>Charge Middle<br>Low Byte | 1.388 | 0.694<br>0 | 0.347<br>0 | 0.173<br>5 | 0.086<br>76 | 0.0<br>434 | 0.0<br>2169 | 0.01<br>084 | 00h | | 04h | R | Total<br>Accumulated<br>Charge Low<br>Byte | 0.00<br>5422 | 0.00<br>271 | - | - | - | - | - | - | 00h | The Total Accumulated Charge registers store the total accumulated charge delivered from the VS source to a portable device. The bit weighting of the registers is given in mA-hrs. The register value is reset to 00\_00h only when the RATION\_RST bit is set or if the RATION\_EN bit is cleared. This value will be retained when the device transitions out of the Active state and resumes accumulation if the device returns to the Active state and charge rationing is still enabled. These registers are updated every one (1) second while the UCS1002 is in the Active power state. Every time the value is updated, it is compared against the target value in the Charge Rationing Threshold registers (see Section 10.6). This data is retained in the Sleep state. ## 10.3 Status Registers ADDR R/W REGISTER **B7 B6 B5** В4 **B3 B2 B1 B0** DEFAULT 0Fh R Other **ALERT** ADET CHG ΕM EM STEP[1:0] 00h \_PIN PIN Status ACT ACT RESET **TSD** 10h See Interrupt **ERR** DISCH MIN **OVER** BACK **OVER** 00h Status Text ARGE KEEP VOLT VOLT LIM ERR OUT\_ General 11h R/R-C **RATION** CC **TREG** LOW REM ATT 00h Status MODE CUR Profile VS LO **CUST** DCP PΤ 12h R NO HS CDP 00h Status 1 Profile 13h R LG7 LG6 LG5 LG4 LG3 LG2 LG1 00h Status 2 SEL P PWR STATE 14h R Pin Status **PWR** M2 M1 EM 00h EN PI PINPINEN\_ IN [1:0] N PIN **Table 10.4 Status Registers** The Status registers store bits that indicate error conditions as well as Attach Detection and Removal Detection. Unless otherwise noted, these bits will operate as described when the UCS1002 is operating in Stand-alone mode. ### 10.3.1 Other Status - 0Fh Bit 5 - ALERT\_PIN - Reflects the status of the ALERT# pin. When set, indicates that the ALERT# pin is asserted low. This bit is set and cleared as the ALERT# pin changes states. Bit 4 - ADET\_PIN - Reflects the status of the A\_DET# pin. When set, indicates that the A\_DET# pin is asserted low. This bit is set and cleared as the A\_DET# pin changes states. **APPLICATION NOTE:** If S0 is '1', PWR\_EN is enabled, and VS is not present, the ADET\_PIN bit will cycle if the current draw exceeds the current capacity of the bypass switch. Bit 3 - CHG\_ACT - This bit is automatically set when IBUS > $I_{\rm BUS\_CHG}$ and cleared when IBUS < $I_{\rm BUS\_CHG}$ **APPLICATION NOTE:** The CHG\_ACT bit does not indicate that a portable device has accepted one of the charger emulation profiles. This bit will cycle during the Dedicated Charger Emulation Cycle. Bit 2 - EM\_ACT - Indicates that the UCS1002 is in the Active state and emulating. The actual profile that is being applied is identified by PRE\_EM\_SEL[3:0] (see Section 10.12.1, "Applied Charger Emulation - 30h"). This bit is set and cleared automatically. **APPLICATION NOTE:** The EM\_ACT bit does not indicate that a portable device has accepted one of the emulation profiles. This bit will cycle during the Dedicated Charger Emulation Cycle. Bits 1 - 0 - EM\_STEP[1:0] - Indicates which stimulus / response pair is currently being applied by the charger emulation profile as shown in Table 10.5. These bits are set and cleared automatically. Note that the Legacy charger emulation profiles and the BC1.2 DCP charger emulation profile do not use Stimulus / Response Pair #3. EM\_STEP[1:0] STIMULUS / RESPONSE # 1 None applied / 0 0 Waiting for Current 0 1 #1 1 0 #2 1 1 #3 if applicable Table 10.5 EM\_STEP Bit Decode ### 10.3.2 Interrupt Status - 10h Bit 7 - ERR - Indicates that an error was detected and the device has entered the Error state. Writing this bit to a '0' will clear the Error state and allows the device to be returned to the Active state. When written to '0' all error conditions are checked. If all error conditions have been removed, the UCS1002 returns to the Active state. This bit is set automatically by the UCS1002 when the Error state is entered. Regardless of the fault handling mechanism used, if any other bit is set in the Interrupt Status register (10h), the device will not leave the Error state. This bit is cleared automatically by the UCS1002 if the Auto-recovery fault handling functionality is active and no error conditions are detected. Likewise, this bit is cleared when the PWR\_EN control is disabled. - '0' (default) There are no errors detected. - '1' One or more errors have been detected, and the UCS1002 has entered the Error state. **APPLICATION NOTE:** If the Auto-recovery fault handling is not used, the ERR bit must be written to a logic '0' to be cleared. It will also be cleared when the PWR EN control is disabled. **APPLICATION NOTE:** Note that the ERR bit does not necessarily reflect the ALERT# pin status. The ALERT# pin may be cleared or asserted without the ERR bit changing states. Bit 6 - DISCHARGE\_ERR - Indicates that the UCS1002 was unable to discharge the VBUS node. This bit will be cleared when read if the error condition has been removed or if the ERR bit is cleared. This bit will cause the ALERT# pin to be asserted and the device to enter the Error state. Bit 5 - RESET - Indicates that the UCS1002 has just been reset and should be re-programmed. This bit will be set at power up. This bit is cleared when read or when the PWR\_EN control is toggled. The ALERT# pin is not asserted when this bit is set. This data is retained in the Sleep state. Bit 4 - MIN\_KEEP\_OUT - Indicates that the V-I output on the VBUS pins has dropped below $V_{BUS\_MIN}$ . This bit will be cleared when read if the error condition has been removed or if the ERR bit is cleared. This bit will cause the ALERT# pin to be asserted and the device to enter the Error state. Bit 3 - TSD - Indicates that the internal temperature has exceeded $T_{TSD}$ threshold and the device has entered the Error state. This bit will be cleared when read if the error condition has been removed or if the ERR bit is cleared. This bit will cause the ALERT# pin to be asserted and the device to enter the Error state. - Bit 2 OVER\_VOLT Indicates that the VS voltage has exceeded the $V_{S\_OV}$ threshold and the device has entered the Error state. This bit will be cleared when read if the error condition has been removed or if the ERR bit is cleared. This bit will cause the ALERT# pin to be asserted and the device to enter the Error state. - Bit 1 BACK\_VOLT Indicates that the VBUS voltage has exceeded the VS or VDD voltages by more than 150 mV. This bit will be cleared when read if the error condition has been removed or if the ERR bit is cleared. This bit will cause the ALERT# pin to be asserted and the device to enter the Error state. - Bit 0 OVER\_ILIM Indicates that the IBUS current has exceeded both the ILIM threshold and the $I_{BUS\_R2MIN}$ threshold settings. This bit will be cleared when read if the error condition has been removed or if the ERR bit is cleared. This bit will cause the ALERT# pin to be asserted and the device to enter the Error state. ### 10.3.3 General Status - 11h - Bit 7 RATION Indicates that the UCS1002 has delivered the programmed amount of power to a portable device. If the RATION\_BEH bits are set to interrupt the host, this bit will cause the ALERT# pin to be asserted. This bit is cleared when read. This bit is also cleared automatically when the RATION\_RST bit is set or the RATION\_EN bit is cleared (see Section 10.4.1, "General Configuration 15h"). - Bit 4 CC MODE Indicates that the IBUS current has exceeded ILIM. - Bit 3 TREG Indicates that the internal temperature has exceeded $T_{REG}$ and that the current limit has been reduced. This bit is cleared when read and will not cause the ALERT# pin to be asserted unless the ALERT\_LINK bit is set. - Bit 2 LOW\_CUR Indicates that a portable device has reduced its charge current to below ~6.4 mA and may be finished charging. This bit is cleared when read and will not cause the ALERT# pin to be asserted unless the ALERT LINK bit is set. - Bit 1 REM Indicates that a Removal Detection event has occurred and there is no longer a portable device present. This bit is cleared when read and will not cause the ALERT# pin to be asserted. It will cause the A\_DET# pin to be released. - Bit 0 ATT Indicates that an Attach Detection event has occurred and there is a new portable device present. This bit is cleared when read and will not cause the ALERT# pin to be asserted. It will cause the A DET# pin to be asserted. #### 10.3.4 Profile Status 1 - 12h These bits are indicators only and will not cause the ALERT# pin or A\_DET# pin to change states. The CUST, DCP, CDP, and PT bits are cleared under the following circumstances: the PWR\_EN control is disabled, a new Active mode is selected, or a Removal Detection event occurs. Bit 7 - NO\_HS - The NO\_HS bit is only set during the Dedicated Charger Emulation Cycle (see Section 9.10, "No Handshake"). This bit is automatically cleared whenever a new charger emulation profile is applied. APPLICATION NOTE: The NO\_HS bit does not indicate that a portable device is drawing current and it may be cleared to '0' (indicating a handshake) and a portable device not charge. This bit is set at the end of each charger emulation profile if a portable device does not handshake with it. This bit will not be set at the same time that any other Profile Status register bits are set. Bit 4 - VS\_LOW - Indicates that the VS voltage is below the $V_{S\_UVLO}$ threshold and the port power switch is held off. This bit is cleared automatically when the VS voltage is above the $V_{S\_UVLO}$ threshold. - Bit 3 CUST Indicates that the portable device successfully performed a handshake with the user-defined Custom charger emulation profile during the DCE Cycle and is charging. Based on the Custom charger emulation profile configuration, the high-speed switch will be either open or closed (see Section 10.13, "Custom Emulation Configuration Registers"). The port power switch current limiting mode is determined by the Custom current limiting behavior settings (see Section 10.14.2, "Custom Current Limiting Behavior Configuration 51h"). - Bit 2 DCP Indicates that the portable device accepted the BC1.2 DCP charger emulation profile and is charging. The high-speed switch will be controlled via the HSW\_DCE bit (see Section 10.4.5, "High-speed Switch Configuration 25h"), and the port power switch will use constant current limiting. - Bit 1 CDP Indicates that the portable device successfully performed a handshake with the BC1.2 CDP charger emulation profile and is charging. The high-speed switch will be closed, and the port power switch will use trip current limiting. - Bit 0 PT Indicates that the UCS1002 is in the Data Pass-through or BC1.2 SDP Active mode. The high-speed switch will be closed, and the port power switch will use trip current limiting. APPLICATION NOTE: When the UCS1002 is configured as a Data Pass-through and a Removal event and then an Attach event occur without changing the Active mode, the PT bit will not be set again even though the UCS1002 is still operating as a Data Pass-through as configured. Toggling the M1 control will re-enable the PT status bit. ### 10.3.5 Profile Status 2 - 13h These bits indicate which profile was accepted. These bits are indicators only and will not cause the ALERT# pin or A\_DET# pin to change states. These bits are cleared under the following circumstances: the PWR\_EN control is disabled, a new Active mode is selected, or a Removal Detection event occurs. - Bit 6 LG7 Indicates that the portable device successfully performed a handshake with the Legacy 7 charger emulation profile and is charging. The high-speed switch will be controlled via the HSW\_DCE bit (see Section 10.4.5, "High-speed Switch Configuration 25h". The port power switch current limiting mode is determined by the Custom current limiting behavior settings (see Section 10.14.2, "Custom Current Limiting Behavior Configuration 51h"). - Bit 5 LG6 Indicates that the portable device successfully performed a handshake with the Legacy 6 charger emulation profile and is charging. The high-speed switch will be controlled via the HSW\_DCE bit (see Section 10.4.5, "High-speed Switch Configuration 25h"). The port power switch current limiting mode is determined by the Custom current limiting behavior settings (see Section 10.14.2, "Custom Current Limiting Behavior Configuration 51h"). - Bit 4 LG5 Indicates that the portable device successfully performed a handshake with the Legacy 5 charger emulation profile and is charging. The high-speed switch will be controlled via the HSW\_DCE bit (see Section 10.4.5, "High-speed Switch Configuration 25h"). The port power switch current limiting mode is determined by the Custom current limiting behavior settings (see Section 10.14.2, "Custom Current Limiting Behavior Configuration 51h"). - Bit 3 LG4 Indicates that the portable device successfully performed a handshake with the Legacy 4 charger emulation profile and is charging. The high-speed switch will be controlled via the HSW\_DCE bit (see Section 10.4.5, "High-speed Switch Configuration 25h"). The port power switch current limiting mode is determined by the Custom current limiting behavior settings (see Section 10.14.2, "Custom Current Limiting Behavior Configuration 51h"). - Bit 2 LG3 Indicates that the portable device successfully performed a handshake with the Legacy 3 charger emulation profile and is charging. The high-speed switch will be controlled via the HSW\_DCE bit (see Section 10.4.5, "High-speed Switch Configuration 25h"). The port power switch current limiting mode is determined by the Custom current limiting behavior settings (see Section 10.14.2, "Custom Current Limiting Behavior Configuration 51h"). Bit 1 - LG2 - Indicates that the portable device successfully performed a handshake with the Legacy 2 charger emulation profile and is charging. The high-speed switch will be controlled via the HSW\_DCE bit (see Section 10.4.5, "High-speed Switch Configuration - 25h"). The port power switch current limiting mode is determined by the Custom current limiting behavior settings (see Section 10.14.2, "Custom Current Limiting Behavior Configuration - 51h"). Bit 0 - LG1 - Indicates that the portable device successfully performed a handshake with the Legacy 1 charger emulation profile and is charging. The high-speed switch will be controlled via the HSW\_DCE bit (see Section 10.4.5, "High-speed Switch Configuration - 25h"). The port power switch current limiting mode is determined by the Custom current limiting behavior settings (see Section 10.14.2, "Custom Current Limiting Behavior Configuration - 51h"). ### 10.3.6 Pin Status Register - 14h The Pin Status register reflects the current pin state of the external control pins as well as identifying the power state. These bits are linked to the X SET bits (see Section 10.4.3). Bit 6 - PWR\_EN\_PIN - Reflects the PWR\_EN control state. This bit is set and cleared automatically as the PWR\_EN pin / PWR\_EN\_SET bit state changes. Bit 5 - M2\_PIN - Reflects the M2 pin state. This bit is set and cleared automatically as the M2 pin / M2 SET state changes. Bit 4 - M1\_PIN - Reflects the M1 pin state. This bit is set and cleared automatically as the M1 pin / M1 SET state changes. Bit 3 - EM\_EN\_PIN - Reflects the EM\_EN pin state. This bit is set and cleared automatically as the EM\_EN pin / EM\_EN\_SET state changes. Bit 2 - SEL\_PIN - Reflects the polarity settings determined by the SEL pin decode. This bit is set or cleared automatically upon device power-up as the SEL pin is decoded. - '0' The PWR EN control is active low. - '1' The PWR EN control is active high. Bits 1 - 0 - PWR\_STATE[1:0] - Indicates the current power state as shown in Table 10.6. These bits are set and cleared automatically as the power state changes. **APPLICATION NOTE:** Accessing the SMBus / I<sup>2</sup>C causes the UCS1002 to leave the Sleep state. As a result, the PWR\_STATE[1:0] bits will never read as 00b. | | PWR_STATE[1:0] | | | | | | | |-------------|----------------|---|--|--|--|--|--| | POWER STATE | 0 | 1 | | | | | | | Sleep | 0 | 0 | | | | | | | Detect | 1 | 0 | | | | | | | Active | 0 | 1 | | | | | | | Error | 1 | 1 | | | | | | Table 10.6 PWR STATE Bit Decode ## 10.4 Configuration Registers **ADDR** R/W **REGISTER B7 B6 B5 B4 B3** B2 **B1** B<sub>0</sub> DEFAULT 15h R/W General **ALERT ALERT** DISCH **RATION RATION** RATION BEH 01h **ARGE** Configuration MASK LINK ΕN RST [1:0] R/W DIS TO 16h Emulation EM TI EM R LEAVE EM RESET 8Ch MEOU Configuration **ETRY** EMU TIME[1:0] T DIS RESP 17h R/W Switch PIN IG ΕM M2 M1 S0 PWR LATCH 04h SET Configuration NORE SET SET ΕN ΕN SET SFT SET 18h R/W Attach Detect 0 0 0 DISCHG\_TIME\_ 46h 1 ATT\_TH[1:0] Configuration SEL[1:0] 25h R/W HSW C 14h High-speed 1 HSW HSW **HSW** Switch UST CDP DET DCE Configuration **Table 10.7 Configuration Registers** The Configuration registers control basic device functionality. ### 10.4.1 General Configuration - 15h The contents of this register are retained in Sleep. Bit 7 - ALERT MASK - Disables the ALERT# pin from asserting in the case of an error. - '0' (default) The ALERT# pin will be asserted if an error condition or indicator event is detected. - '1' The ALERT# pin will not be asserted in the event of an error condition. Bit 5 - ALERT\_LINK - Links the ALERT# pin to be asserted when the LOW\_CUR and/or TREG bits are set. - '0' (default) The ALERT# pin will not be asserted if the LOW CUR or TREG indicator bit is set. - '1' The ALERT# pin will be asserted if the LOW CUR or TREG indicator bit is set. Bit 4 - DISCHARGE - Forces the VBUS to be reset and discharged when the UCS1002 is in the Active state. Writing this bit to a logic '1' will cause the port power switch to be opened and the discharge circuitry to activate to discharge VBUS. The port power switch will remain open while this bit is '1'. This bit is not self-clearing. Bit 3 - RATION\_EN - Enables charge rationing functionality and power monitoring. - '0' (default) Charge rationing is disabled. The Total Accumulated Charge registers will be cleared to 00\_00h and current data will no longer be accumulated. If the Total Accumulated Charge registers have already reached the Charge Rationing Threshold (see Section 10.6, "Charge Rationing Threshold Registers"), the applied response will be removed as if the charge rationing had been reset. This will also clear the RATION status bit (if set). - '1' Charge rationing is enabled (see Section 7.5, "Battery Full"). Bit 2 - RATION\_RST - Resets the charge rationing functionality. When this bit is set to '1', the Total Accumulated Charge registers are reset to 00\_00h. In addition, when this bit is set, the RATION status bit will be cleared and, if there are no other errors or active indicators, the ALERT# pin will be released. Bits 1 - 0 - RATION\_BEH[1:0] - Controls the behavior when the power rationing threshold is reached as shown in Table 7.1. ### 10.4.2 Emulation Configuration - 16h The contents of this register are retained in Sleep. Bit 7 - DIS\_TO - Disables the timeout and idle reset functionality (see Section 4.2.1.6, "SMBus Timeout and Idle Reset"). - '0' The timeout and idle reset functionality is enabled. - '1' (default) The timeout and idle reset functionality is disabled. This is used for I<sup>2</sup>C compliance. Bit 4 - EM\_TIMEOUT\_DIS - Disables the emulation circuitry timeout for all charger emulation profiles in the DCE Cycle. There is a separate bit to enable / disable the emulation timeout for the Custom charger emulation profile (Section 10.13.1, "Custom Emulation Configuration - 40h"); however, if the EM\_TIMEOUT\_DIS bit is set, the emulation timeout will also be disabled for the Custom charger emulation profile. **APPLICATION NOTE:** If the EM\_TIMEOUT\_DIS bit is set and the Legacy 1, Legacy 3, or Custom charger emulation profiles were accepted during the DCE cycle, a removal is not detected. To avoid this issue, re-enable the emulation timeout after applying any test profiles and charging with the 'final' profile. - '0' (default) Emulation timeout is enabled during the Dedicated Charger Emulation Cycle. An individual charger emulation profile will be applied and maintained for the duration of the t<sub>EM\_TIMEOUT</sub> value. When this timer expires, the UCS1002 will determine whether the charger emulation profile was successful and take appropriate action. - '1' Emulation timeout is disabled during the DCE Cycle. The applied charger emulation profile will not exit as a result of an emulation timeout event. The I<sub>BUS</sub> current will be checked continuously and if it exceeds the I<sub>BUS\_CHG</sub> threshold for any reason, the charger emulation profile will be accepted. Bit 3 - EM\_RETRY - Configures whether the DCE Cycle will reset and restart if it reaches the final profile without the portable device drawing charging current and accepting one of the profiles. This bit is only used if the UCS1002 is configured to emulate a dedicated charger. - '0' Once the DCE Cycle is completed, it will not restart. The DPOUT and DMOUT will be left as High-Z pins and the port power switch will be closed. The current limiting mode is determined by the Custom current limiting behavior settings (see Section 10.14.2, "Custom Current Limiting Behavior Configuration 51h"). - '1' (default) Once the DCE Cycle is completed, it will perform emulation reset and restart from the first enabled charger emulation profile in the DCE Cycle. Bit 2 - LEAVE\_EMU\_RESP - Enables the Dedicated Charger Emulation Cycle mode to hold the DPOUT and DMOUT stimulus response after the UCS1002 has finished emulation using the Legacy, BC1.2 DCP, or Custom charger emulation profiles. **APPLICATION NOTE:** If the HSW\_DCE bit is set, the high-speed switch will be closed regardless of the status of the LEAVE\_EMU\_RESP bit. Leaving the emulation response applied will not allow normal USB traffic. Therefore, prior to setting the HSW\_DCE bit, this bit should be cleared. - '0' The dedicated emulation circuitry will behave normally. It will remove the short condition when the t<sub>EM\_TIMEOUT</sub> timer has expired regardless if the portable device has drawn charging current or not. - '1' (default) If a portable device begins drawing charging current while the UCS1002 is applying the BC1.2 DCP, Custom, or any of the Legacy charger emulation profiles during the DCE Cycle, the last response applied will be kept in place until a Removal Detection event occurs, the internal temperature exceeds the T<sub>REG</sub> value, or emulation is restarted. In the case of the BC1.2 DCP or Legacy 2 charger emulation profiles, this will be the short (R<sub>DCP\_RES</sub>). In the case of the Legacy 1, or Legacy 3 - 7 profiles, this will be the DPOUT and DMOUT pin voltages. If a portable device does not draw charging current, the DCE Cycle will behave normally. Bits 1 - 0 - EM\_RESET\_TIME[1:0] - Determines the length of the $t_{\text{EM\_RESET}}$ time (see Section 9.8.1, "Emulation Reset") as shown in Table 10.8. | EM_RESET | _TIME[1:0] | | |----------|------------|--------------------------------------------| | 1 | 0 | T <sub>EM_RESET</sub> TIME (SEE Note 10.1) | | 0 | 0 | 50 ms (default) | | 0 | 1 | 75 ms | | 1 | 0 | 125 ms | | 1 | 1 | 175 ms | Table 10.8 EM\_RESET\_TIME Bit Decode Note 10.1 When measured, the actual emulation reset time will be t<sub>EM RESET</sub> plus t<sub>DISCHARGE</sub>. ### 10.4.3 Switch Configuration - 17h The contents of this register are retained in Sleep. Bit 7 - PIN\_IGNORE - Ignores the M1, M2, PWR\_EN, and EM\_EN pin states when determining the Active mode selection and power state. - '0' (default) The Active mode selection and power state will be set by the OR'd combination of the M1, M2, PWR EN, and EM EN pin states and the corresponding bit states. - '1' The Active mode selection and power state will be set by the individual control bits and not by the M1, M2, PWR\_EN, and EM\_EN pin states. These pin states are ignored. Bit 5 - EM\_EN\_SET - In conjunction with other controls, determines the Active mode that is selected (see Section 9.2, "Active Mode Selection") and power state (see Table 5.1, "Power States Control Settings"). This bit is OR'd with the EM EN pin. Bit 4 - M2\_SET - In conjunction with other controls, determines the Active mode that is selected (see Section 9.2) and power state (see Table 5.1). This bit is OR'd with the M2 pin. Bit 3 - M1\_SET - In conjunction with other controls, determines the Active mode that is selected (see Section 9.2) and power state (see Table 5.1). This bit is OR'd with the M1 pin. Bit 2 - S0\_SET - In SMBus mode, enables the Attach and Removal Detection feature and affects the power state (see Section 5.3.6, "S0 Input"). - '0' Detection is not enabled. Also see Table 5.1, "Power States Control Settings". - '1' (default) Detection is enabled. Also see Table 5.1. Bit 1 - PWR\_EN\_SET - Controls whether the port power switch may be turned on or not and affects the power state (see Section 5.3.4, "PWR\_EN Input"). This bit is OR'd with the PWR\_EN pin and the polarity of both are controlled by SEL pin decode. Thus, if the polarity is set to active high, either the PWR\_EN pin or this bit must be '1' to enable the port power switch. Bit 0 - LATCH\_SET - In SMBus mode, controls the fault handling routine that is used in the case that an error is detected (see Section 5.3.5, "Latch Input"). - '0' (default) The UCS1002 will automatically retry when an error condition is detected. - '1' The UCS1002 will latch its error conditions. In order for the device to return to normal Active state, the ERR bit must be cleared by the user. ### 10.4.4 Attach Detection Configuration - 18h The contents of this register are retained in Sleep. - Bit 7 RESERVED Do not change. This bit will read '0' and should not be written to a logic '1'. - Bit 6 RESERVED Do not change. This bit will read '1' and should not be written to a logic '0'. - Bit 5 RESERVED Do not change. This bit will read '0' and should not be written to a logic '1'. - Bit 4 RESERVED Do not change. This bit will read '0' and should not be written to a logic '1'. - Bits 3 2 DISCHG\_TIME\_SEL[1:0] Sets the t<sub>DISCHARGE</sub> time as shown in Table 10.9. DISCHG\_TIME\_SEL[1:0] 1 0 TDISCHARGE 0 0 100 ms 0 1 200 ms (default) 0 1 300 ms 1 1 400 ms **Table 10.9 Discharge Time Options** Bits 1 - 0 - ATT\_TH[1:0] - Determines the Attach Detection threshold ( $I_{DET\_QUAL}$ ) and Removal Detection thresholds ( $I_{REM\_QUAL\_DET}$ and $I_{REM\_QUAL\_ACT}$ ) as shown in Table 10.10. **APPLICATION NOTE:** The removal threshold is different when operating in the Active power state versus when operating in the Detect power state. | ATT_T | H[1:0] | ATTACH THRESHOLD / | DEMOVAL TUDESHOLD | | | | |-------|--------|-------------------------------------|-------------------------------------|--|--|--| | 1 | 0 | REMOVAL THRESHOLD<br>(DETECT STATE) | REMOVAL THRESHOLD<br>(ACTIVE STATE) | | | | | 0 | 0 | 200 μΑ | 100 μΑ | | | | | 0 | 1 | 400 μΑ | 300 μΑ | | | | | 1 | 0 | 800 μA (default) | 700 μA (default) | | | | | 1 | 1 | 1000 μΑ | 900 μΑ | | | | ### 10.4.5 High-speed Switch Configuration - 25h The contents of this register are retained in Sleep. Bit 4 - RESERVED - This bit will default to '1'. Changing this bit will have no effect. Bit 3 - HSW\_CUST - Enables the USB high-speed data switch to be active during the Custom handshake. This control is checked at the beginning of charger emulation. Therefore, changing this control during emulation will have no immediate effect. Upon restarting charger emulation (as a result of the EM\_RETRY bit being set, a Removal Detection event, or change of emulation controls), the high-speed switch will close. - '0' (default) The USB high-speed data switch is disabled while the Custom charger emulation profile is applied. - '1' The USB high-speed data switch is enabled while the Custom charger emulation profile is applied. Also, if the Custom charger emulation profile is accepted during the Dedicated Charger Emulation Cycle, the high-speed switch will stay closed. Bit 2 - HSW\_CDP - Enables the USB high-speed data switch to be active during the CDP handshake. This control is checked at the beginning of charger emulation. Therefore, changing this control during emulation will have no immediate effect. Upon restarting charger emulation (as a result of a Removal Detection event or change of emulation controls), the high-speed switch will close. - '0' The USB high-speed data switch is disabled during the CDP handshake. - '1' (default) The USB high-speed data switch is enabled during the CDP handshake. Bit 1 - HSW\_DET - Enables the USB high-speed data switch to be active during the Detect power state. If the S0 control is set to '0', this bit is ignored. - '0' (default) The USB high-speed data switch is open during the Detect power state. - '1' The USB high-speed data switch will be closed during the Detect power state. Bit 0 - HSW\_DCE - Enables the USB high-speed data switch after the DCP charger emulation profile or one of the Legacy charger emulation profiles was accepted during the DCE Cycle and the portable device is charging. This bit is ignored if the UCS1002 is not in the Active state. This bit will not cause the high-speed switch to be closed during emulation when the DCP and Legacy profiles are applied, only after the DCP or a Legacy charger emulation profile has been accepted. - '0' (default) The USB high-speed data switch will be open. - '1' The USB high-speed data switch will be closed. ## 10.5 Current Limit Register Table 10.11 Current Limit Register | ADDR | R/W | REGISTER | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|---------------|----|----|----|----|----|-----|--------|------|------------------------------| | 19h | R/W | Current Limit | 1 | - | - | - | - | ILI | M_SW[2 | 2:0] | Set by<br>COMM_SEL<br>/ ILIM | The Current Limit register controls the ILIM used by the port power switch. The default setting is based on the resistor on the COMM\_SEL / ILIM pin and this value cannot be changed to be higher than hardware set value. The contents of this register are retained in Sleep. 1.8 A 2.0 A 2.5 A Bits 2 - 0 - ILIM\_SW[2:0] - Sets the ILIM value as shown in Table 10.12. ILIM\_SW[2:0] 2 0 ILIM 0 0 0 500 mA 0 0 1 900 mA 0 0 1.0 A 1 0 1 1 1.2 A 0 1.5 A 1 0 1 0 1 Table 10.12 ILIM\_SW Bit Decode ## 10.6 Charge Rationing Threshold Registers 0 1 1 1 1 1 **ADDR** R/W **REGISTER B7 B6 B5** В4 **B3** B2 В1 B0 **DEFAULT** 1Ah R/W Charge 90968 45484 22742 11371 5685 2843 1421 710.7 FFh Rationing Threshold High Byte 88.84 1Bh R/W Charge 355.4 177.7 44.42 22.21 11.105 5.552 2.776 FFh Rationing Threshold Low Byte Table 10.13 Charge Rationing Threshold Registers The Charge Rationing Threshold registers set the maximum allowed charge that will be delivered to a portable device. Every time the Total Accumulated Charge registers are updated, the value is checked against this limit. If the value meets or exceeds this limit, the RATION bit is set (see Section 10.4.1) and action taken according to the RATION\_BEH[1:0] bits (see Section 10.4.1). The units are in mA-hrs with a range from 0 to ~181768. The contents of this register are retained in Sleep. ## 10.7 Auto-recovery Configuration Register **Table 10.14 Auto-recovery Configuration Register** | ADDR | R/W | REGISTER | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|--------------------------------|----|----|---------|-----|-------|---------|--------|---------|---------| | 1Ch | R/W | Auto-recovery<br>Configuration | - | TO | CYCLE[2 | :0] | TRST_ | SW[1:0] | VTST_S | SW[1:0] | 2Ah | The contents of this register are retained in Sleep. The Auto-recovery Configuration register sets the parameters used when the Auto-recovery fault handling algorithm is invoked (see Section 7.6.1, "Auto-recovery Fault Handling"). Once the Auto-recovery fault handling algorithm has checked the over-temperature and back-drive conditions, it will set the ILIM value to $I_{TEST}$ and then turn on the port power switch and start the $t_{RST}$ Timer. If, after the timer has expired, the VBUS voltage is less than $V_{TEST}$ , then it is assumed that a short circuit condition is present and the Error state is reset. Bits 6 - 4 - TCYCLE[2:0] - Defines the delay (t<sub>CYCLE</sub>) after the Error state is entered before the Autorecovery fault handling algorithm is started as shown in Table 10.15. Table 10.15 t<sub>CYCLE</sub> Options | | TCYCLE [2:0] | ] | | | | | | | |---|--------------|---|-----------------|--|--|--|--|--| | 2 | 1 | 0 | TCYCLE TIME | | | | | | | 0 | 0 | 0 | 15 ms | | | | | | | 0 | 0 | 1 | 20 ms | | | | | | | 0 | 1 | 0 | 25 ms (default) | | | | | | | 0 | 1 | 1 | 30 ms | | | | | | | 1 | 0 | 0 | 35 ms | | | | | | | 1 | 0 | 1 | 40 ms | | | | | | | 1 | 1 | 0 | 45 ms | | | | | | | 1 | 1 | 1 | 50 ms | | | | | | Bits 3 - 2 - TRST\_SW[1:0] - Sets the $t_{RST}$ time as shown in Table 10.16. Table 10.16 TRST\_SW Options | TRST_S | SW[1:0] | | |--------|---------|------------------| | 1 | 0 | T <sub>RST</sub> | | 0 | 0 | 10 ms | Table 10.16 TRST\_SW Options (continued) | TRST_ | SW[1:0] | | |-------|---------|------------------| | 1 | 0 | T <sub>RST</sub> | | 0 | 1 | 15 ms | | 1 | 0 | 20 ms (default) | | 1 | 1 | 25 ms | Bits 1 - 0 - VTST\_SW[1:0] - Sets the $V_{TEST}$ value as shown in Table 10.17. Table 10.17 VTST\_SW Options | VTST_ | SW[1:0] | | |-------|---------|-------------------| | 1 | 0 | V <sub>TEST</sub> | | 0 | 0 | 250 mV | | 0 | 1 | 500 mV | | 1 | 0 | 750 mV (default) | | 1 | 1 | 1000 mV | ## 10.8 IBUS\_CHG Configuration Register Table 10.18 IBUS\_CHG Configuration Register | ADDR | R/W | REGISTER | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|---------------------------|----|----|----|----|------|------|------|------|---------| | 1Eh | R/W | IBUS_CHG<br>Configuration | - | - | - | - | 78.1 | 39.0 | 19.5 | 9.76 | 04h | The IBUS\_CHG Configuration register sets the $I_{BUS\_CHG}$ current value. If current greater than $I_{BUS\_CHG}$ is detected flowing out of VBUS, emulation is successful. The bit weights are in mA, and the range is from 9.76 mA to 156.16 mA. APPLICATION NOTE: The contents of this register are not retained in Sleep. ## 10.9 tDET\_CHARGE Configuration Register Table 10.19 tDET\_CHARGE Configuration Register | ADDR | R/W | REGISTER | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|------------------------------|----|----|----|-------------|----|------|-----------------|------|---------| | 1Fh | R/W | tDET_CHARGE<br>Configuration | - | - | - | DC_T<br>SET | _ | DET_ | CHARGE<br>[2:0] | _SET | 03h | The contents of this register are retained in Sleep. The TDET\_CHARGE Configuration register controls the $t_{DC\_TEMP}$ and $t_{DET\_CHARGE}$ timing. The $t_{DC\_TEMP}$ timer is started whenever the temperature exceeds TREG. This timer is meant to give the system time to cool at the lower ILIM setting before changing ILIM again. The t<sub>DET\_CHARGE</sub> timer is started whenever the VBUS voltage is discharged and the bypass switch is re-activated. This timer is meant to be a delay to allow the VBUS capacitor to charge before detecting an Attach Detection event. Bits 4 - 3 - DC\_TEMP\_SET[2:0] - Determines the t<sub>DC\_TEMP</sub> time as shown in Table 10.20. Bits 2 - 0 - DET\_CHARGE\_SET[2:0] - Determines the $t_{\mbox{DET\_CHARGE}}$ time as shown in Table 10.21. APPLICATION NOTE: If t<sub>DET CHARGE</sub> time is increased greater than 800 ms, larger bus capacitors can be accommodated; however, with a portable device present and PWR\_EN disabled, a Removal Detection event and then another Attach Detection event will occur. | DC_TEM | P_SET[1:0] | | |--------|------------|------------------| | 1 | 0 | TDC_TEMP | | 0 | 0 | 200 ms (default) | | 0 | 1 | 400 ms | | 1 | 0 | 800 ms | | 1 | 1 | 1600 ms | Table 10.20 DC\_TEMP\_SET Bit Decode ### Table 10.21 DET\_CHARGE\_SET Bit Decode | DET_ | CHARGE_SE | T[2:0] | | |------|-----------|--------|------------------| | 2 | 1 | 0 | TDET_ CHARGE | | 0 | 0 | 0 | 200 ms | | 0 | 0 | 1 | 400 ms | | 0 | 1 | 0 | 600 ms | | 0 | 1 | 1 | 800 ms (default) | | 1 | 0 | 0 | 1000 ms | | 1 | 0 | 1 | 1200 ms | | 1 | 1 | 0 | 1400 ms | | 1 | 1 | 1 | 2000 ms | ## 10.10 Preloaded Emulation Enable Registers **Table 10.22 Preloaded Emulation Enable Registers** | ADDR | R/W | REGISTER | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|-------------------------------|----|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------| | 20h | R/W | BCS<br>Emulation<br>Enable | - | - | - | DCP_<br>EM_<br>DIS | - | 1 | 1 | 0 | 06h | | 21h | R/W | Legacy<br>Emulation<br>Enable | - | LG7_<br>EM_<br>DIS | LG6_<br>EM_<br>DIS | LG5_<br>EM_<br>DIS | LG4_<br>EM_<br>DIS | LG3_<br>EM_<br>DIS | LG2_<br>EM_<br>DIS | LG1_<br>EM_<br>DIS | 00h | The Preloaded Emulation Enable registers enable the charger emulation profiles used by the emulation circuitry. #### 10.10.1 BCS Emulation Enable - 20h The contents of this register are retained in Sleep. Bit 4 - DCP\_EM\_DIS - Disables the DCP charger emulation profile in the DCE Cycle. This bit is ignored if the M1, M2, and EM\_EN control settings have selected DCP mode (see Table 9.1, "Active Mode Selection"). - '0' (default) The BC1.2 DCP charger emulation profile is enabled during the Dedicated Charger Emulation Cycle. - '1' The BC1.2 DCP charger emulation profile is not enabled during the DCE Cycle. - Bit 2 RESERVED Do not change. This bit will read '1' and should not be written to a logic '0'. - Bit 1 RESERVED Do not change. This bit will read '1' and should not be written to a logic '0'. - Bit 0 RESERVED Do not change. This bit will read '0' and should not be written to a logic '1'. ## 10.10.2 Legacy Emulation Enable - 21h The contents of this register are retained in Sleep. Bit 6 - LG7\_EM\_DIS - Disables the Legacy 7 charger emulation profile. - '0' (default) The Legacy 7 charger emulation profile is enabled. - '1' The Legacy 7 charger emulation profile is not enabled. Bit 5 - LG6\_EM\_DIS - Disables the Legacy 6 charger emulation profile. - '0' (default) The Legacy 6 charger emulation profile is enabled. - '1' The Legacy 6 charger emulation profile is not enabled. Bit 4 - LG5 EM DIS - Disables the Legacy 5 charger emulation profile. - '0' (default) The Legacy 5 charger emulation profile is enabled. - '1' The Legacy 5 charger emulation profile is not enabled. Bit 3 - LG4\_EM\_DIS - Disables the Legacy 4 charger emulation profile. • '0' (default) - The Legacy 4 charger emulation profile is enabled. • '1' - The Legacy 4 charger emulation profile is not enabled. Bit 2 - LG3\_EM\_DIS - Disables the Legacy 3 charger emulation profile. - '0' (default) The Legacy 3 charger emulation profile is enabled. - '1' The Legacy 3 charger emulation profile is not enabled. Bit 1 - LG2 EM DIS - Disables the Legacy 2 charger emulation profile. - '0' (default) The Legacy 2 charger emulation profile is enabled. - '1' The Legacy 2 charger emulation profile is not enabled. Bit 0 - LG1\_EM\_DIS - Disables the Legacy 1 charger emulation profile. - '0' (default) The Legacy 1 charger emulation profile is enabled. - '1' The Legacy 1 charger emulation profile is not enabled. ### 10.11 Preloaded Emulation Timeout Configuration Registers **ADDR** R/W REGISTER **B7 B6 B5 B4 B3** B2 **B1** B<sub>0</sub> **DEFAULT** DCP EM 22h R/W **BCS** Emulation 0 0 10h **Timeout Config** TIMEOUT[1:0] 23h R/W LG1 EM LG2 EM LG3 EM LG4 EM B0h Legacy Emulation TIMEOUT[1:0] TIMEOUT[1:0] TIMEOUT[1:0] TIMEOUT[1:0] **Timeout Config** 1 24h R/W Legacy LG5 EM LG6 EM LG7 EM 04h TIMEOUT[1:0] TIMEOUT[1:0] TIMEOUT[1:0] Emulation **Timeout Config** 2 **Table 10.23 Preloaded Emulation Timeout Configuration Registers** The Preloaded Emulation Timeout Configuration registers control the $t_{\text{EM\_TIMEOUT}}$ setting that is applied whenever the indicated preloaded charger emulation profile is applied during the DCE Cycle. These settings are not used if the EM\_TIMEOUT\_DIS bit is set. ### 10.11.1 BCS Emulation Timeout Config - 22h The contents of this register are retained in Sleep. Bits 5 - 4 - DCP\_EM\_TIMEOUT[1:0] - Defines the $t_{\text{EM\_TIMEOUT}}$ setting, as shown in Table 10.24, that is applied when the BC1.2 DCP charger emulation profile is used during the DCE Cycle. Default is 1.6 s (01b). - Bit 3 RESERVED This bit will default to '0'. Changing this bit will have no effect. - Bit 2 RESERVED This bit will default to '0'. Changing this bit will have no effect. - Bit 1 RESERVED Do not change. This bit will read '0' and should not be written to a logic '1'. - Bit 0 RESERVED Do not change. This bit will read '0' and should not be written to a logic '1'. | X_EM_TIN | IEOUT[1:0] | | |----------|------------|---------------------------------| | 1 | 0 | T <sub>EM_TIMEOUT</sub> APPLIED | | 0 | 0 | 0.8 s | | 0 | 1 | 1.6 s | | 1 | 0 | 6.4 s | | 1 | 1 | 12.8 s | Table 10.24 X\_EM\_TIMEOUT Bit Decode ### 10.11.2 Legacy Emulation Timeout Config 1 - 23h The contents of this register are retained in Sleep. Bits 7 - 6 - LG1\_EM\_TIMEOUT[1:0] - Defines the $t_{\text{EM\_TIMEOUT}}$ setting, as shown in Table 10.24, that is applied when the Legacy 1 charger emulation profile is used during the DCE Cycle. Default is 6.4 s (10b). Bits 5 - 4 - LG2\_EM\_TIMEOUT[1:0] - Defines the t<sub>EM\_TIMEOUT</sub> setting, as shown in Table 10.24, that is applied when the Legacy 2 charger emulation profile is used during the DCE Cycle. Default is 12.8 s (11b). Bits $3 - 2 - LG3\_EM\_TIMEOUT[1:0]$ - Defines the $t_{EM\_TIMEOUT}$ setting, as shown in Table 10.24, that is applied when the Legacy 3 charger emulation profile is used during the DCE Cycle. Default is 0.8 s (00h) Bits 1 - 0 - LG4\_EM\_TIMEOUT[1:0] - Defines the $t_{\text{EM\_TIMEOUT}}$ setting, as shown in Table 10.24, that is applied when the Legacy 4 charger emulation profile is used during the DCE Cycle. Default is 0.8 s (00b). ### 10.11.3 Legacy Emulation Timeout Config 2 - 24h The contents of this register are retained in Sleep. Bits 5 - 4 - LG5\_EM\_TIMEOUT[1:0] - Defines the $t_{\text{EM\_TIMEOUT}}$ setting, as shown in Table 10.24, that is applied when the Legacy 5 charger emulation profile is used during the DCE Cycle. Default is 0.8 s (00b). Bits $3 - 2 - LG6\_EM\_TIMEOUT[1:0]$ - Defines the $t_{EM\_TIMEOUT}$ setting, as shown in Table 10.24, that is applied when the Legacy 6 charger emulation profile is used during the DCE Cycle. Default is 1.6 s (01b). Bits 1 - 0 - LG7\_EM\_TIMEOUT[1:0] - Defines the $t_{\text{EM\_TIMEOUT}}$ setting, as shown in Table 10.24, that is applied when the Legacy 7 charger emulation profile is used during the DCE Cycle. Default is 0.8 s (00b). ## 10.12 Preloaded Emulation Configuration Registers **Table 10.25 Preloaded Emulation Configuration Registers** | ADDR | R/W | REGISTER | В7 | В6 | В5 | В4 | В3 | В2 | В1 | В0 | DEFAULT | |------|-----|----------------------------------------------------|----|----------------|------------|-----------------|----|-----------------|-----------|------|---------| | 30h | R | Applied<br>Charger<br>Emulation | - | - | - | PRE_EM_SEL[3:0] | | | )] | 00h | | | 31h | R | Preloaded<br>Emulation<br>Stimulus 1 -<br>Config 1 | - | S1_TD<br>_TYPE | 5 | 61_TD[2:0 | )] | 5 | STIM1[2:0 | 0] | 00h | | 32h | R | Preloaded<br>Emulation<br>Stimulus 1 -<br>Config 2 | | S1_R1M | AG[3:0] | | | S1_R | 1[3:0] | | 00h | | 33h | R | Preloaded<br>Emulation<br>Stimulus 1 -<br>Config 3 | - | - | S1_PU | PD[1:0] | | S1_T | H[3:0] | | 00h | | 34h | R | Preloaded<br>Emulation<br>Stimulus 1 -<br>Config 4 | - | - | - | - | - | - S1_RATIO[2:0] | | 2:0] | 00h | | 35h | R | Preloaded<br>Emulation<br>Stimulus 2 -<br>Config 1 | - | S2_TD<br>_TYPE | S2_TD[2:0] | | 5 | STIM2[2:0 | 0] | 00h | | | 36h | R | Preloaded<br>Emulation<br>Stimulus 2 -<br>Config 2 | | S2_R2M | AG[3:0] | | | S2_R | 2[3:0] | | 00h | | 37h | R | Preloaded<br>Emulation<br>Stimulus 2 -<br>Config 3 | - | - | S2_PU | PD[1:0] | | S2_T | H[3:0] | | 00h | | 38h | R | Preloaded<br>Emulation<br>Stimulus 2 -<br>Config 4 | - | - | - | - | - | S2 | _RATIO[2 | 2:0] | 00h | | 39h | R | Preloaded<br>Emulation<br>Stimulus 3 -<br>Config 1 | - | S3_TD<br>_TYPE | S3_TD[2:0 | | )] | | STIM3[2:0 | 0] | 00h | | 3Ah | R | Preloaded<br>Emulation<br>Stimulus 3 -<br>Config 2 | | S3_R3M | AG[3:0] | | | S3_R | 3[3:0] | | 00h | **Table 10.25 Preloaded Emulation Configuration Registers (continued)** | ADDR | R/W | REGISTER | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|----------------------------------------------------|----|----|-------|---------|----|------|--------|----|---------| | 3Bh | R | Preloaded<br>Emulation<br>Stimulus 3 -<br>Config 3 | - | - | S3_PU | PD[1:0] | | S3_T | H[3:0] | | 00h | The Preloaded Emulation Configuration registers store the settings loaded from internal memory as required for the preloaded charger emulation profile that is actively being applied. These registers are read only. ### 10.12.1 Applied Charger Emulation - 30h The contents of this register are not retained in Sleep. The contents are updated as the charger emulation profile being applied changes. Bits 3 - 0 - PRE\_EM\_SEL[3:0] - Indicates which of the charger emulation profiles is being actively applied as shown in Table 10.26. PRE\_EM\_SEL[3:0] SETTING **APPLIED CHARGER EMULATION** Data Pass-through or BC1.2 SDP BC1.2 CDP BC1.2 DCP Legacy 1 Legacy 2 Legacy 3 Legacy 4 Legacy 5 Legacy 6 Legacy 7 Custom Profile Not used All others **Table 10.26 Applied Emulation Selection** ### 10.12.2 Preloaded Emulation Configuration Registers 31h - 3Bh These registers store the emulation configuration settings for the currently applied preloaded charger emulation profile. The contents of these registers are loaded dynamically during charger emulation. When the Custom charger emulation profile is being applied, the contents of these registers will remain set at the previously applied preloaded charger emulation profile. Datasheet **APPLICATION NOTE:** The Legacy charger emulation profiles and the BC1.2 DCP charger emulation profile do not use the Stimulus 3 Configuration registers (39h - 3Bh). Whenever these charger emulation profiles are applied, registers 39h - 3Bh will not be updated and their contents should be ianored. ### 10.12.3 Preloaded Emulation Stimulus X - Config 1 - 31h, 35h, 39h The contents of this register are not retained during Sleep. They are updated as needed. APPLICATION NOTE: The Legacy charger emulation profiles do not use these settings. Whenever a Legacy charger emulation profile is applied within the DCE Cycle, these controls will not be updated and should be ignored. These settings are only used by the BC1.2 CDP and BC1.2 DCP charger emulation profiles. Bit 6 - SX\_TD\_TYPE - Determines the behavior of the stimulus timer. - '0' The stimulus timer is a delay from when the stimulus is detected until the response is performed. - '1' The stimulus timer controls how long the response is applied after the stimulus is detected. The response is applied immediately and held for the duration of the timer then removed (if the stimulus has been removed). - Bits 5 3 SX\_TD[2:0] Determines the stimulus X $t_{STIM\ DEL}$ value as shown in Table 10.27. - Bits 2 0 STIMX[2:0] Determines the stimulus that is used as shown in Table 10.28. SX TD[2:0] SETTING 2 1 0 TIME DELAY 0 0 0 0 ms 0 0 1 1 ms 0 1 0 5 ms 0 1 1 10 ms 1 0 0 20 ms 1 0 1 40 ms 1 1 0 80 ms 1 1 1 100 ms Table 10.27 Stimulus Delay Time Options **Table 10.28 Stimulus Options** | STIMX[2:0] SETTING | | ING | | | | | |--------------------|---|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 2 | 1 | 0 | STIMULUS | | | | | 0 | 0 | 0 | VBUS voltage ready to be applied (before port power switch is closed) (default). Next stimulus will not wait for this stimulus to be removed. | | | | | 0 | 0 | 1 | DPOUT Voltage is > threshold (SX_TH). | | | | | 0 | 1 | 0 | Window comparator. DPOUT Voltage is < threshold (SX_TH) and DPOUT Voltage is > fixed threshold (see Note 10.2). | | | | | 0 | 1 | 1 | DMOUT Voltage is > threshold (SX_TH). | | | | | 1 | 0 | 0 | Do not use. | | | | | 1 | 0 | 1 | Do not use. | | | | | 1 | 1 | 0 | DPOUT Voltage is > threshold (SX_TH). | | | | | 1 | 1 | 1 | VBUS voltage is present (after port power switch is closed). Next stimulus will not wait for this stimulus to be removed. | | | | **Note 10.2** The lower threshold for the window comparator option is fixed at 400 mV and only applies to the DPOUT pin. This setting cannot be used for the DMOUT port. ### 10.12.4 BC1.2 Emulation Stimulus X - Config 2 - 32h, 36h, 3Ah The contents of this register are retained in Sleep. Bits 7 - 4 - SX\_RMAG[3:0] - Determines the magnitude of the response to the stimulus. The bit decode changes meaning based on which response was selected as shown in Table 10.30. Table 10.31 through Table 10.33 show the specific decode for each function. **APPLICATION NOTE:** Data written to any field that is identified as "do not use" will not be accepted. The data will not be updated and the settings will remain set at the previous value. Bits 3 - 0 - SX\_RX[3:0] - Defines the stimulus response as shown in Table 10.29. Table 10.29 Stimulus Response | SX_RX[3:0] SETTING | | NG | | | | | | |--------------------|---|----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 3 | 2 | 1 | 0 | STIMULUS RESPONSE | | | | | 0 | 0 | 0 | 0 | Remove previous response on DPOUT and DMOUT. | | | | | 0 | 0 | 0 | 1 | Apply voltage on DPOUT (see Note 10.3). | | | | | 0 | 0 | 1 | 0 | Apply voltage on DMOUT (see Note 10.4). | | | | | 0 | 0 | 1 | 1 | Apply voltage on DPOUT and DMOUT. | | | | | 0 | 1 | 0 | 0 | Connect resistor from DPOUT to GND (see Note 10.3). | | | | | 0 | 1 | 0 | 1 | Do not use. | | | | | 0 | 1 | 1 | 0 | Connect voltage divider from VBUS to GND with "center" at DPOUT (see Note 10.3). | | | | | 0 | 1 | 1 | 1 | Connect resistor from DMOUT to GND (see Note 10.4). | | | | | 1 | 0 | 0 | 0 | Do not use. | | | | | 1 | 0 | 0 | 1 | Connect voltage divider from VBUS to GND with "center" at DMOUT (see Note 10.4). | | | | | 1 | 0 | 1 | 0 | Connect $\leq$ 200 $\Omega$ resistor from DPOUT to DMOUT. | | | | | 1 | 0 | 1 | 1 | Do not use. | | | | | 1 | 1 | 0 | 0 | Connect voltage divider from VBUS to GND with "center" at DPOUT. | | | | | | | | | Connect voltage divider from VBUS to GND with "center" at DMOUT. | | | | | 1 | 1 | 0 | 1 | Connect resistor from DPOUT to GND and from DMOUT to GND. | | | | | 1 | 1 | 1 | 0 | If STIMX[2:0] = 000b, the 15 k $\Omega$ pull-down resistors applied to DPOUT and | | | | | 1 | 1 | 1 | 1 | DMOUT during emulation reset are not removed. If STIMX[2:0] = 111b, the 15 k $\Omega$ pull-down resistors applied to DPOUT and DMOUT during emulation reset are removed. For all other STIMX[2:0] settings, whatever was applied is not changed. | | | | - Note 10.3 If STIMX[2:0] = 000b and no other response was applied to the DMOUT pin, the 15 k $\Omega$ pull-down resistor applied to the DMOUT pin during emulation reset is not removed. Otherwise, the previous response is left on the DMOUT pin (if applicable) or the 15 k $\Omega$ pull-down resistor is removed. - Note 10.4 If STIMX[2:0] = 000b and no other response was applied to the DPOUT pin, the 15 k $\Omega$ pull-down resistor applied to the DPOUT pin during emulation reset is not removed. Otherwise, the previous response is left on the DPOUT pin (if applicable) or the 15 k $\Omega$ pull-down resistor is removed. **Table 10.30 Response Magnitude Meaning** | RESP | X_SX_RMAG[3:0] BIT MEANINGS | | |--------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | 0000b - 0011b | Apply voltage on DPOUT / DMOUT | Voltage to be applied relative to ground (see Table 10.33). | | 0100b, 0111b,<br>1101b - 1111b | Apply resistor on DPOUT / DMOUT to GND or VBUS | Magnitude of resistor (see Table 10.32). | | 0110b, 1001b, 1100b | Apply voltage divider from VBUS to GND with "center" at DPOUT / DMOUT | Minimum resistance of voltage divider from VBUS to GND (sum of R <sub>1</sub> + R <sub>2</sub> ) (see Table 10.31). | | 1010b | Apply resistor between DPOUT and DMOUT | Not used. | **Table 10.31 Voltage Divider Minimum Impedance Options** | | SX_RXMAG[ | 3:0] SETTING | | | |---|-----------|--------------|---|----------------------------------------------| | 3 | 2 | 1 | 0 | VOLTAGE DIVIDER MINIMUM<br>IMPEDANCE OPTIONS | | 0 | 0 | 0 | 0 | 93 kΩ | | 0 | 0 | 0 | 1 | 100 kΩ | | 0 | 0 | 1 | 0 | 125 kΩ | | 0 | 0 | 1 | 1 | 150 kΩ | | 0 | 1 | 0 | 0 | 200 kΩ | | 0 | 1 | 0 | 1 | 200 kΩ | | 0 | 1 | 1 | 0 | 200 kΩ | | 0 | 1 | 1 | 1 | 200 kΩ | | 1 | 0 | 0 | 0 | 93 kΩ | | 1 | 0 | 0 | 1 | 100 kΩ | | 1 | 0 | 1 | 0 | 125 kΩ | | 1 | 0 | 1 | 1 | 150 kΩ | | 1 | 1 | 0 | 0 | 200 kΩ | | 1 | 1 | 0 | 1 | 200 kΩ | | 1 | 1 | 1 | 0 | 200 kΩ | | 1 | 1 | 1 | 1 | Do not use | **Table 10.32 Stimulus Response Resistor Options** | S | SX_RXMAG[ | 3:0] SETTING | RESISTOR ON VBUS TO | | |---|-----------|--------------|---------------------|------------------------------| | 3 | 2 | 1 | 0 | DX_OUT OR FROM DX_OUT TO GND | | 0 | 0 | 0 | 0 | 1.8 kΩ | | 0 | 0 | 0 | 1 | 10 kΩ | | 0 | 0 | 1 | 0 | 15 kΩ | | 0 | 0 | 1 | 1 | 20 kΩ | | 0 | 1 | 0 | 0 | 25 kΩ | | 0 | 1 | 0 | 1 | 30 kΩ | | 0 | 1 | 1 | 0 | 40 kΩ | | 0 | 1 | 1 | 1 | 43 kΩ | | 1 | 0 | 0 | 0 | 50 kΩ | | 1 | 0 | 0 | 1 | 60 kΩ | | 1 | 0 | 1 | 0 | 75 kΩ | | 1 | 0 | 1 | 1 | 80 kΩ | | 1 | 1 | 0 | 0 | 100 kΩ | | 1 | 1 | 0 | 1 | 120 kΩ | | 1 | 1 | 1 | 0 | 150 kΩ | | 1 | 1 | 1 | 1 | Do not use | Table 10.33 Stimulus Response Voltage Options | ; | SX_RXMAG[ | 3:0] SETTING | | | |---|-----------|--------------|---|--------------------------| | 3 | 2 | 1 | 0 | VOLTAGE ON DPOUT / DMOUT | | 0 | 0 | 0 | 0 | Pull-down | | 0 | 0 | 0 | 1 | 400 mV | | 0 | 0 | 1 | 0 | 400 mV | | 0 | 0 | 1 | 1 | 400 mV | | 0 | 1 | 0 | 0 | 400 mV | | 0 | 1 | 0 | 1 | 500 mV | | 0 | 1 | 1 | 0 | 600 mV | | : | SX_RXMAG[ | 3:0] SETTING | | | |---|-----------|--------------|---|--------------------------| | 3 | 2 | 1 | 0 | VOLTAGE ON DPOUT / DMOUT | | 0 | 1 | 1 | 1 | 700 mV | | 1 | 0 | 0 | 0 | 800 mV | | 1 | 0 | 0 | 1 | 900 mV | | 1 | 0 | 1 | 0 | 1400 mV | | 1 | 0 | 1 | 1 | 1600 mV | | 1 | 1 | 0 | 0 | 1800 mV | | 1 | 1 | 0 | 1 | 2000 mV | | 1 | 1 | 1 | 0 | 2200 mV | | 1 | 1 | 1 | 1 | Do not use | Table 10.33 Stimulus Response Voltage Options (continued) ### 10.12.5 Emulation Stimulus X - Config 3 - 33h, 37h, 3Bh The contents of this register are retained in Sleep. **APPLICATION NOTE:** The Legacy charger emulation profiles do not use these settings. Whenever a Legacy charger emulation profile is applied within the DCE Cycle, these controls will not be updated and should be ignored. These settings are only used by the BC1.2 CDP and DCP charger emulation profiles. Bits 5 - 4 - SX\_PUPD[1:0] - Determines the magnitude of the pull-down current applied on the DPOUT and DMOUT pins when the stimulus response is to apply a voltage and the voltage magnitude is set at pull-down (0000b). The bit decode is given in Table 10.34. Bits $3 - 0 - SX_TH[3:0]$ - Defines the threshold value, as shown in Table 10.35, for the specified stimulus. If the stimulus is VBUS voltage is ready to be applied or applied (i.e., STIMX[2:0] = 000b or 111b), the threshold value is ignored. SX\_PUPD 1 0 **PULL-DOWN CURRENT** 0 0 $10 \, \mu A$ 0 1 50 μΑ 1 0 100 μΑ 1 1 150 μΑ Table 10.34 Pull-Down Magnitude Table 10.35 Stimulus Threshold Values | | SX_TH[3:0 | ] SETTING | | | |---|-----------|-----------|---|--------------------------| | 3 | 2 | 1 | 0 | VOLTAGE ON DPOUT / DMOUT | | 0 | 0 | 0 | 0 | 400 mV | | 0 | 0 | 0 | 1 | 400 mV | | 0 | 0 | 1 | 0 | 400 mV | | 0 | 0 | 1 | 1 | 300 mV | | 0 | 1 | 0 | 0 | 400 mV | | 0 | 1 | 0 | 1 | 500 mV | | 0 | 1 | 1 | 0 | 600 mV | | 0 | 1 | 1 | 1 | 700 mV | | 1 | 0 | 0 | 0 | 800 mV | | 1 | 0 | 0 | 1 | 900 mV | | 1 | 0 | 1 | 0 | 1400 mV | | 1 | 0 | 1 | 1 | 1600 mV | | 1 | 1 | 0 | 0 | 1800 mV | | 1 | 1 | 0 | 1 | 2000 mV | | 1 | 1 | 1 | 0 | 2200 mV | | 1 | 1 | 1 | 1 | Do not use | ## 10.12.6 Emulation Stimulus X - Config 4 - 34h, 38h The contents of this register are retained in Sleep. **APPLICATION NOTE:** The BC1.2 DCP and CDP charger emulation profiles do not use this control. Whenever the BC1.2 CDP or DCP charger emulation profile is applied, these controls will not be updated and should be ignored. These settings are only used by the Legacy charger emulation profiles. Bits 2 - 0 - SX\_RATIO[2:0] - Determines the voltage divider ratio, as shown in Table 10.36, when the stimulus response is set to connect a voltage divider (i.e., SX\_RX[3:0] = 0110b, 1001b, or 1100b). Table 10.36 Voltage Divider Ratio Options | SX_RA | TIOX[2:0] SE | TTING | | |-------|--------------|-------|-----------------------| | 2 | 1 | 0 | VOLTAGE DIVIDER RATIO | | 0 | 0 | 0 | 0.25 | | 0 | 0 | 1 | 0.33 | | 0 | 1 | 0 | 0.4 | | 0 | 1 | 1 | 0.5 | | 1 | 0 | 0 | 0.54 | | 1 | 0 | 1 | 0.6 | | 1 | 1 | 0 | 0.66 | | 1 | 1 | 1 | Do not use | ## 10.13 Custom Emulation Configuration Registers **Table 10.37 Custom Emulation Configuration Registers** | ADDR | R/W | REGISTER | В7 | В6 | B5 | В4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|-------------------------------------------------|----|------------------------|-----------------------------|---------------|-----------------|---------------|----------|--------------------|---------| | 40h | R/W | Custom<br>Emulation<br>Config | - | - | CS1_<br>TIME<br>OUT_<br>DIS | CS1_<br>TIMEO | _EM_<br>UT[1:0] | CS1_<br>FIRST | 0 | CS1_<br>EM_<br>DIS | 01h | | 41h | R/W | Custom<br>Emulation<br>Stimulus 1 -<br>Config 1 | - | CS1_S1 | | | | | | 00h | | | 42h | R/W | Custom<br>Emulation<br>Stimulus 1 -<br>Config 2 | | CS1_S1_R1MAG[3:0] | | | | | | 00h | | | 43h | R/W | Custom<br>Emulation<br>Stimulus 1 -<br>Config 3 | - | - | | 1_PUP<br>1:0] | | CS1_S1_ | _TH[3:0] | | 00h | | 44h | R/W | Custom<br>Emulation<br>Stimulus 1 -<br>Config 4 | - | - | - | - | - | CS1_9 | S1_RATIO | D[2:0] | 00h | | 45h | R/W | Custom<br>Emulation<br>Stimulus 2 -<br>Config 1 | - | CS1_S2<br>_TD_<br>TYPE | CS1 | I_S2_TD | [2:0] | CS1 | _STIM2[ | 2:0] | 00h | Table 10.37 Custom Emulation Configuration Registers (continued) | ADDR | R/W | REGISTER | В7 | В6 | В5 | B4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|-------------------------------------------------|----|-------------------|-----------------------------|---------------|----|--------|----------|--------|---------| | 46h | R/W | Custom<br>Emulation<br>Stimulus 2 -<br>Config 2 | | CS1_S2_R2MAG[3:0] | | | | | | | 00h | | 47h | R/W | Custom<br>Emulation<br>Stimulus 2 -<br>Config 3 | - | - | - CS1_S2_PUP CS1_S2_TH[3:0] | | | | | 00h | | | 48h | R/W | Custom<br>Emulation<br>Stimulus 2 -<br>Config 4 | - | - | - | - | - | CS1_5 | S2_RATIO | O[2:0] | 00h | | 49h | R/W | Custom<br>Emulation<br>Stimulus 3 -<br>Config 1 | - | - CS1_S3 | | | | 2:0] | 00h | | | | 4Ah | R/W | Custom<br>Emulation<br>Stimulus 3 -<br>Config 2 | | CS1_S3_R | 3MAG[3:0 | 0] | | CS1_S3 | _R3[3:0] | | 00h | | 4Bh | R/W | Custom<br>Emulation<br>Stimulus 3 -<br>Config 3 | - | - | | 3_PUP<br>1:0] | | CS1_S3 | _TH[3:0] | | 00h | | 4Ch | R/W | Custom<br>Emulation<br>Stimulus 3 -<br>Config 4 | - | - | - | - | - | CS1_ | S3_RATIO | O[2:0] | 00h | The Custom Emulation Configuration registers store the values used by the Custom charger emulation circuitry. The Custom charger emulation profile is set up as three stimuli and the respective responses. See application note Fundamentals of Custom Charger Emulation". ### 10.13.1 Custom Emulation Configuration - 40h The contents of this register are retained in Sleep. Bit 5 - CS1\_TIMEOUT\_DIS - Disables the Emulation Timeout timer when the Custom charger emulation profile is applied during the DCE Cycle. If the EM\_TIMEOUT\_DIS is set, this bit will have no effect (see Section 10.4.2, "Emulation Configuration - 16h"). **APPLICATION NOTE:** If the CS1\_TIMEOUT\_DIS bit is set and the Custom charger emulation profile was accepted during the DCE cycle, a removal is not detected. To avoid this issue, re-enable the emulation timeout after applying any test profiles and charging with the 'final' profile. - '0' (default) The Emulation Timeout timer is enabled when the Custom charger emulation profile is applied during the DCE Cycle and the EM\_TIMEOUT\_DIS bit is not set. - '1' The Emulation Timeout timer is disabled when the Custom charger emulation profile is applied during the DCE Cycle. When the Custom charger emulation profile is being applied, the UCS1002 will be constantly monitoring the I<sub>BUS</sub> current. When the I<sub>BUS</sub> current is greater than I<sub>BUS</sub> CHG. regardless of the reason, then the Custom charger emulation profile will accepted. If the portable device does not draw more than I<sub>BUS\_CHG</sub> current, then the UCS1002 will continue waiting until this bit is cleared. Bits 4 - 3 - CS1\_EM\_TIMEOUT[1:0] - Determines the $t_{\text{EM\_TIMEOUT}}$ value, as shown in Table 10.24, that is used when the Custom charger emulation profile is used during the DCE Cycle. Bit 2 - CS1\_FIRST - Determines whether the Custom charger emulation profile is placed first or last in the DCE Cycle. - '0' (default) The Custom charger emulation profile is the last of the profiles applied during the DCE Cycle. - '1' The Custom charger emulation profile is the first of the profiles applied during the DCE Cycle. Bit 1 - RESERVED - Do not change. This bit will read '0' and should not be written to a logic '1'. Bit 0 - CS1\_EM\_DIS - Disables the Custom charger emulation profile. - '0' The Custom charger emulation profile is enabled. - '1' (default) The Custom charger emulation profile is not enabled. ### 10.13.2 Custom Stimulus / Response Pair X - Config 1 - 41h, 45h, 49h The contents of this register are retained in Sleep. Bit 6 - CS1\_SX\_TD\_TYPE - Determines the behavior of the stimulus timer. - '0' The stimulus timer is a delay from when the stimulus is detected until the response is performed. - '1' The stimulus timer controls how long the response is applied after the stimulus is detected. The response is applied immediately and held for the duration of the timer then removed (if the stimulus has been removed). Bits 5 - 3 - CS1\_SX\_TD[2:0] - Determines the stimulus X $t_{STIM\ DEL}$ value as shown in Table 10.27. Bits 2 - 0 - CS1\_STIMX[2:0] - Determines the stimulus that is used as shown in Table 10.28. ### 10.13.3 Custom Stimulus / Response Pair X - Config 2 - 42h, 46h, 4Ah The contents of this register are retained in Sleep. Bits 7 - 4 - CS1\_SX\_RXMAG[3:0] - Determines the magnitude of the response to the stimulus. The bit decode changes meaning based on which response was selected as shown in Table 10.30. Table 10.31 through Table 10.33 show the specific decode for each function. Bits 3 - 0 - CS1\_SX\_RX[3:0] - Defines the stimulus response as shown in Table 10.29. ### 10.13.4 Custom Stimulus / Response Pair X - Config 3 - 43h, 47h, 4Bh The contents of this register are retained in Sleep. Bits 5 - 4 - CS1\_SX\_PUPD[1:0] - Determines the magnitude of the pull-down current applied on the DPOUT and DMOUT pins when the stimulus response is to apply a voltage and the voltage magnitude is set at pull-down (0000b). The bit decode is given in Table 10.34. Bits 3 - 0 - CS1\_SX\_TH[3:0] - Defines the threshold value, as shown in Table 10.35, for the specified stimulus. If the stimulus is VBUS is ready to be applied or applied (i.e., CS1\_STIMX[2:0] = 000b or 111b), the threshold value is ignored. ### 10.13.5 Custom Stimulus / Response Pair X - Config 4 - 44h, 48h, 4Ch The contents of this register are retained in Sleep. Bits 2 - 0 - CS1\_SX\_RATIO[2:0] - Determines the voltage divider ratio, as shown in Table 10.36, when the stimulus response is set to connect a voltage divider (i.e., CS1\_SX\_RX[3:0] = 0110b, 1001b, or 1100b). ## 10.14 Current Limiting Behavior Configuration Registers **ADDR** R/W REGISTER **B7 B6 B5 B4 B3** B2 **B1** B0 DEFAULT SEL VBUS 0 50h R 1 Applied SEL R2 IMIN[2:0] 82h Current MIN[1:0] (I<sub>BUS\_R2MIN</sub> as shown Limiting in Figure 7.2) (V<sub>BUS MIN</sub>) Behavior R/W CS VBUS MIN 0 82h 51h Custom CS R2 IMIN[2:0] 1 Current (I<sub>BUS\_R2MIN</sub> as shown [1:0] Limiting $(V_{BUS\_MIN})$ in Figure 7.2) Behavior **Table 10.38 Current Limit Behavior Configuration Registers** ## 10.14.1 Applied Current Limiting Behavior - 50h This register stores the values used by the applied current limiting mode (trip or CC) when the custom settings are not used. The contents of this register are updated automatically when charger emulation is completed. The contents of this register are not retained in Sleep. The contents are updated as needed. Bits 7 - 6 - SEL\_VBUS\_MIN[1:0] - Define the V<sub>BUS\_MIN</sub> voltage as shown in Table 10.39. Bits 4 - 2 - SEL\_R2\_IMIN[2:0] - Define the I<sub>BUS\_R2MIN</sub> current as shown in Table 10.40. Bits 1 - 0 - RESERVED. Config ### 10.14.2 Custom Current Limiting Behavior Configuration - 51h The Custom Current Limiting Behavior Configuration register allows programming of current limit parameters. These controls are used when a portable device handshakes using the Legacy charger emulation profiles (except Legacy 2), the Custom charger emulation profile, or does not handshake as a dedicated charger (i.e., a power thief). The contents of this register are retained in Sleep. Bits 7 - 6 - CS\_VBUS\_MIN[1:0] - Defines the Custom $V_{BUS\_MIN}$ voltage as shown in Table 10.39. Note that $V_{BUS\_MIN}$ is checked even when operating with trip current limiting. X\_VBUS\_MIN[1:0] 1 0 V<sub>BUS\_MIN</sub> VALUE 0 0 1.5 V 0 1 1.75 V 1 0 2.0 V (default) Table 10.39 V<sub>BUS MIN</sub> Threshold Options Bits 4 - 2 - CS\_R2\_IMIN[2:0] - Define the Custom $I_{BUS_R2MIN}$ threshold as shown in Table 10.40. The default is 100 mA. This value is used under the following conditions: when a portable device handshakes using the Legacy charger emulation profiles (except Legacy 2) or the Custom charger emulation profile, or when it does not handshake in DCE Cycle (i.e., a power thief)). Under these conditions, the current limiting mode is determined by the relative value of $I_{BUS_R2MIN}$ and ILIM. When $I_{BUS_R2MIN} \leq ILIM$ or ILIM > 1.5 A, trip current limiting used; otherwise, CC mode is used. 2.25 V Bits 1 - 0 - RESERVED - Do not change. 1 1 X\_R2\_IMIN[2:0] 2 1 0 I<sub>BUS R2MIN</sub> VALUE 0 0 0 100 mA 0 500 mA 0 1 0 1 0 900 mA 0 1 1 1200 mA 1 0 0 1500 mA 1800 mA 1 0 1 Table 10.40 $I_{BUS\_R2MIN}$ Threshold Options ## 10.15 Product ID Register **Table 10.41 Product ID Register** | ADDR | R/W | REGISTER | В7 | В6 | В5 | B4 | В3 | B2 | В1 | В0 | DEFAULT | |------|-----|------------|----|----|----|----|----|----|----|----|---------| | FDh | R | Product ID | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 4Eh | The Product ID register stores a unique 8-bit value that identifies the device. ## 10.16 Manufacturer ID Register **Table 10.42 Manufacturer ID Register** | ADDR | R/W | REGISTER | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|--------------------|----|----|----|----|----|----|----|----|---------| | FEh | R | Manufacturer<br>ID | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 5Dh | The Manufacturer ID register stores a unique 8-bit value that identifies SMSC. ## 10.17 Revision Register **Table 10.43 Revision Register** | ADDR | R/W | REGISTER | В7 | В6 | В5 | B4 | В3 | B2 | B1 | В0 | DEFAULT | |------|-----|----------|----|----|----|----|----|----|----|----|---------| | FFh | R | Revision | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 82h | The Revision register stores an 8-bit value that represents the part revision. # **Chapter 11 Package Information** Figure 11.1 UCS1002 Package View | COMMON DIMENSIONS | | | | | | | | | | |-------------------|------|----------|---------|---|--------------------------|--|--|--|--| | SYMBOL | MIN | NOM | NOM MAX | | REMARK | | | | | | Α | 0.80 | 0.85 | 0.90 | - | OVERALL PACKAGE HEIGHT | | | | | | A1 | 0 | 0.02 | 0.05 | - | STANDOFF | | | | | | А3 | | 0.20 REF | | - | LEAD-FRAME THICKNESS | | | | | | D/E | 3.90 | 4.00 | 4.10 | - | X/Y BODY SIZE | | | | | | D2/E2 | 2.50 | 2.60 | 2.70 | - | X/Y EXPOSED PAD SIZE | | | | | | L | 0.30 | 0.40 | 0.50 | - | TERMINAL LENGTH | | | | | | b | 0.18 | 0.25 | 0.30 | 2 | TERMINAL WIDTH | | | | | | К | 0.25 | 0.30 | - | - | TERMINAL TO PAD DISTANCE | | | | | | е | | 0.50 BSC | | - | TERMINAL PITCH | | | | | #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONS "b" APPLIES TO PLATED TERMINALS AND IT IS MEASURED BETWEEN 0.15 AND 0.30 mm FROM THE TERMINAL TIP. - 3. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL BUT MUST BE LOCATED WITHIN THE AREA INDICATED. Figure 11.2 UCS1002 Package Dimensions and Notes ## **Chapter 12 Typical Operating Curves** Figure 12.7 Data Switch Off Isolation vs. Frequency Figure 12.8 Data Switch Bandwidth vs. Frequency Figure 12.9 Data Switch On Resistance vs. Temp Figure 12.10 Power Switch On Resistance vs. Temp Figure 12.11 R<sub>DCP\_RES</sub> Resistance vs.Temp Figure 12.12 Power Switch On / Off Time vs. Temp Figure 12.13 VS Over-Voltage Threshold vs. Temp Figure 12.14 VS Under Voltage Threshold vs. Temp Figure 12.15 Detect State VBUS vs. IBUS Figure 12.16 Trip Current Limit Operation vs. Temp. Figure 12.17 IBUS Measurement Accuracy Figure 12.18 Active State Current vs. Temp Figure 12.19 Detect State Current vs. Temp Figure 12.20 Sleep State Current vs. Temp # **Chapter 13 Document Revision History** **Table 13.1 Customer Revision History** | | | T | |----------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REVISION<br>LEVEL & DATE | SECTION/FIGURE/ENTRY | CORRECTION | | Revision 1.4 | Cover | Added patent information to cover | | (07-16-13) | Table 3.3, "Electrical Specifications" | <ul> <li>Added specifications for I<sub>DET_QUAL</sub> / I<sub>REM_QUAL</sub> and I<sub>BUS_CHG</sub></li> </ul> | | | Section 9.8.2, "Emulation Cycling" | <ul> <li>Updated text for DCE cycle behavior. Changed cycle order for<br/>1001-3 and 1001-4.</li> </ul> | | | Section 10.4.4, "Attach<br>Detection Configuration -<br>18h" | <ul> <li>Changed register default setting for I<sub>DET_QUA</sub>L / I<sub>REM_QUAL</sub> default change from 45h to 46h</li> </ul> | | | Section 10.8, "IBUS_CHG<br>Configuration Register" | <ul> <li>Changed register default setting for I<sub>BUS_CHG</sub> value change<br/>from 01h to 04h</li> </ul> | | Revision 1.3<br>(02-14-13) | Table 3.3, "Electrical Specifications" | <ul> <li>Added Pin Wake Time (t<sub>PIN WAKE</sub>).</li> <li>Added SMBus Wake Time (t<sub>SBM_WAKE</sub>) and Idle Sleep Time (t<sub>IDLE SLEEP</sub>).</li> <li>Added Timeout (t<sub>TIMEOUT</sub>) and Idle Reset (t<sub>IDLE RESET</sub>).</li> <li>Changed I<sub>SLEEP</sub> from 8 μA (MAX) to 15 μA (MAX) per characterization data.</li> <li>Added 12W Current Limit changes.</li> </ul> | | | Figure 5.5, "Wake Timing via External Pins" | <ul> <li>Changed ~3ms to t<sub>PIN_WAKE</sub>. Removed third example: "Wake with S0 &amp; PWR_EN to Auto-transition Detect State (VS &gt; VS_UVLO, M1 &amp; M2 &amp; EM_EN not all '0' and not set to Data Pass-through)".</li> </ul> | | | Figure "Wake Via SMBus<br>Read with S0 = "0" | Changed >5ms to t <sub>IDLE_SLEEP</sub> . Changed time between Teads from 1ms <t<5ms t<sub="" to="">SMB_WAKE.</t<5ms> | | | Chapter 5, General<br>Description | After system diagrams, noted that is available. | | | Chapter 13, Document<br>Revision History | Added. | | Revision 1.2<br>(05-21-12) | Cover | <ul> <li>Certification added: "UL recognized and EN/IEC 60950-1<br/>(CB) certified"</li> </ul> | | Revision 1.2<br>(05-16-12) | Cover | <ul> <li>Source voltage: Vs MIN moved from 2.7 to 2.9 V to<br/>accommodate UL</li> </ul> | | | Table 3.3, "Electrical Specifications" | <ul> <li>Source voltage: Vs MIN moved from 2.7 to 2.9 V to<br/>accommodate UL</li> </ul> | | | Cover | There are nine preloaded charger emulation profiles. | | | Chapter 2, Pin Description | <ul> <li>Changed "unused connection" to n/a for ILIM, SEL, SMDATA / LATCH, and SMCLK /S0 pins as they must be used.</li> <li>Added Note 2.1: Total leakage current from pins 3 and 4 (VBUS) to ground must be less than 100 μA for proper attach / removal detection operation.</li> </ul> | **Table 13.1 Customer Revision History (continued)** | REVISION<br>LEVEL & DATE | SECTION/FIGURE/ENTRY | CORRECTION | |----------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Table 3.3, "Electrical Specifications" | <ul> <li>I<sub>DET_QUAL</sub> changed from 200 μA to 400 μA.</li> <li>I<sub>REM_QUAL_DET</sub> changed from 200 μA to 400 μA.</li> <li>I<sub>REM_QUAL_ACT</sub> changed from 100 μA to 300 μA.</li> <li>Updated selectable current limits (ILIMx) min and max values. Typical values did not change.</li> <li>Changed I<sub>ACTIVE</sub> from 500 μA (TYP) to 650 μA (TYP).</li> <li>Changed I<sub>ACTIVE</sub> from TBD μA (MAX) to 750 μA (MAX).</li> <li>Changed I<sub>SLEEP</sub> from TBD μA (MAX) to 8 μA (MAX).</li> </ul> | | | Table 5.1, "Power States<br>Control Settings" | "Behavior" cell in the "Sleep" row: Clarified behavior by<br>adding "VBUS will be near ground potential". | | | Section 5.1.2, "Sleep State Operation" | Clarified behavior by adding "VBUS will be near ground potential". | | | Section 5.2.3, "Back-voltage<br>Detection" and Section<br>5.2.4, "Back-drive Current<br>Protection" | <ul> <li>Section "Back-voltage / Back-drive Detection" split into two.</li> <li>In Section 5.2.4, "Back-drive Current Protection", corrected reference I<sub>BD LK</sub> to match elec spec symbol I<sub>BD_1</sub> and rewrote back-drive description.</li> </ul> | | | Section 7.2.4, "Current Limiting Modes" | <ul> <li>Added: The current limiting mode used depends on the Active<br/>state mode (see Section 9.9, "Current Limit Mode<br/>Associations").</li> </ul> | | | Section 7.2.4.1, "Trip Mode" | <ul> <li>Added application note: To avoid cycling in trip mode, set ILIM<br/>higher than the highest expected portable device current<br/>draw.</li> </ul> | | | Table 9.2, "Current Limit Mode Options" | <ul> <li>Rearranged rows so DCE Cycle is grouped together.</li> <li>Added row for DCE Cycle when a charger emulation profile is being applied.</li> </ul> | | | Section 9.8.2, "Emulation<br>Cycling"<br>and<br>Section 9.11.5, "Legacy 7<br>Charger Emulation Profile" | Legacy 7 charger emulation profile defined and enabled by default. | | | Chapter 12, Typical<br>Operating Curves | <ul> <li>Rearranged order of TOCs.</li> <li>Added new TOCs: — Figure 12.3, "Short Applied After Power Up" — Figure 12.5, "Internal Power Switch Short Response" — Figure 12.16, "Trip Current Limit Operation vs. Temp." — Figure 12.17, "IBUS Measurement Accuracy" — Figure 12.18, "Active State Current vs. Temp" — Figure 12.19, "Detect State Current vs. Temp" — Figure 12.20, "Sleep State Current vs. Temp"</li> <li>Updated the following: — Figure 12.6, "VBUS Discharge Behavior" — Figure 12.11, "RDCP_RES Resistance vs.Temp" — Figure 12.13, "VS Over-Voltage Threshold vs. Temp" — Figure 12.14, "VS Under Voltage Threshold vs. Temp" — Figure 12.15, "Detect State VBUS vs. IBUS"</li> </ul> | | Revision 1.1<br>(11-21-11) | Table 3.2, "Power Dissipation Summary" | Missing units added. | **Table 13.1 Customer Revision History (continued)** | REVISION<br>LEVEL & DATE | SECTION/FIGURE/ENTRY | CORRECTION | |-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Table 3.3, "Electrical Specifications" | <ul> <li>Changed t<sub>DET_CHARGE</sub> from 400 ms to 800 ms typ and changed condition from C<sub>BUS</sub> = 220 μF to C<sub>BUS</sub> = 500 μF max.</li> <li>VS Leakage Current changed from 0.8 μA typical to 2.2 μA.</li> <li>Changed I<sub>BD 1</sub> and I<sub>BD 2</sub> from TBD typ to 0 μA typ and from 1.5 μA max to 2 μA max</li> <li>Changed I<sub>TST</sub> to I<sub>TEST</sub> and changed typ from 165 to 190 mA.</li> <li>Changed I<sub>TST</sub> to I<sub>TEST</sub> and changed typ from 165 to 190 mA.</li> <li>Changed t<sub>ON_PSW</sub> from 3 ms to 0.75 ms typical and t<sub>OFF_PSW INA</sub> from 1 ms to 0.75 ms typical.</li> <li>Spec changed for t<sub>HD:DAT</sub>. 0 μs min has condition when transmitting to master. New row added with 0.3 μs min with condition when receiving from master.</li> <li>New characteristic: Bus Free Time Stop to Start, Start Setup Time, Hold Time, Setup Time, Clock Low Period, Clock High Period</li> <li>Data Fall Time -&gt; Clock / Data Fall Time</li> <li>Data Rise Time -&gt; Clock / Data Rise Time</li> </ul> | | | Table 3.4, "ESD<br>Ratings"Section 3.1 | ■ Charged Device Model: changed from 200 V to 500 V | | | Note 5.1 | <ul> <li>Added note: In order to transition from Active state Data Pass-<br/>through mode into Sleep with these settings, change the M1,<br/>M2, and EM_EN pins before changing the PWR_EN pin.</li> </ul> | | | Table 5.1, "Power States<br>Control Settings",<br>Section 5.1.2, "Sleep State<br>Operation",<br>Section 6.1, "USB High-<br>speed Data Switch" | The high-speed switch is open in Sleep. | | | Section 5.2.2, "VS Source Voltage" | Added. | | | Cover, Section 9.11.3,<br>"Legacy 1, 3, 4, and 6<br>Charger Emulation Profiles" | Legacy 6 profile has been defined. | | Revision 1.1<br>(11-21-11)<br>cont. | Section 9.4, "Data Pass-<br>through (No Charger<br>Emulation)" | Data Pass-through persists until M1, M2, or EM_EN controls are changed. It is no longer affected by PWR_EN. Added application note: When the M1, M2, and EM_EN controls are set to '0', '1', '0' or to '1', '1', '0' respectively, Data Pass-through mode will persist if the PWR_EN control is disabled; however, the UCS1002 will draw more current. To leave Data Pass-through mode, the PWR_EN control must be enabled before the M1, M2, and EM_EN controls are changed to the desired mode. | | | Section 9.6, "BC1.2 CDP" | <ul> <li>BC1.2 CDP mode uses constant current limiting. Added application note: BC1.2 compliance testing may require the S0 control to be set to '0' (Attach and Removal Detection feature disabled) while testing is in progress.</li> <li>Added application note: When the UCSX100X is in BC1.2 CDP mode and the Attach and Removal Detection feature is enabled, if a power thief, such as a USB light or fan, attaches but does not assert DP, a Removal event will not occur when the portable device is removed. However, if a standard USB device is subsequently attached, Removal Detection will again be fully functional. As well, if PWR_EN is cycled or M1, M2, and / or EM_EN change state, a Removal event will occur and Attach Detection will be reactivated.</li> </ul> | Table 13.1 Customer Revision History (continued) | REVISION<br>LEVEL & DATE | SECTION/FIGURE/ENTRY | CORRECTION | |----------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Section 9.7, "BC1.2 DCP" | <ul> <li>Added application note: BC1.2 compliance testing may<br/>require the S0 control to be set to '0' (Attach and Removal<br/>Detection feature disabled) while testing is in progress.</li> </ul> | | | Table 9.2, "Current Limit Mode Options" | <ul> <li>BC1.2 CDP charger emulation changed from using "trip" to<br/>"CC mode if ILIM &lt; 1.5 A, otherwise, trip mode".</li> </ul> | | | Section 9.11.4, "Legacy 5<br>Charger Emulation Profile" | <ul> <li>Added. The Legacy 5 charger emulation profile no longer<br/>applies a voltage divider. It applies 900 mV to DPOUT and<br/>DMOUT.</li> </ul> | | Revision 1.0<br>(08-18-11) | Initial Release | |