# 8 Gb, 1-bit ECC, x8 I/O, 3 V, $V_{CC}$ NAND Flash Memory for Embedded ## **General Description** The Cypress S34ML08G1 8-Gb NAND is offered in 3.3 V<sub>CC</sub> with x8 I/O interface. This document contains information for the S34ML08G1 device, which is a dual-die stack of two S34ML04G1 die. For detailed specifications, please refer to the discrete die datasheet: S34ML04G1. #### **Distinctive Characteristics** - Density - -8 Gb (4 Gb $\times$ 2) - Architecture (For each 4 Gb device) - Input / Output Bus Width: 8-bits - Page Size: (2048 + 64) bytes; 64 bytes is spare area - Block Size: 64 Pages or (128k + 4k) bytes - Plane Size - 2048 Blocks per Plane or (256M + 8M) bytes - Device Size - 2 Planes per Device or 512 Mbyte - NAND Flash Interface - Open NAND Flash Interface (ONFI) 1.0 compliant - Address, Data and Commands multiplexed - Supply Voltage - 3.3 V device: Vcc = 2.7 V ~ 3.6 V #### ■ Security - One Time Programmable (OTP) area - Hardware program/erase disabled during power transition - Additional Features - Supports Multiplane Program and Erase commands - Supports Copy Back Program - Supports Multiplane Copy Back Program - Supports Read Cache - Electronic Signature - Manufacturer ID: 01h - Operating Temperature - Industrial: -40 °C to 85 °C - Automotive: -40 °C to 105 °C #### **Performance** - Page Read / Program - Random access: 25 μs (Max) - Sequential access: 25 ns (Min) - Program time / Multiplane Program time: 200 µs (Typ) - Block Erase / Multiplane Erase (S34ML04G1) - Block Erase time: 3.5 ms (Typ) #### ■ Reliability - 100,000 Program / Erase cycles (Typ)(with 1 bit / 512 + 16 byte ECC) - 10 Year Data retention (Typ) - Blocks zero and one are valid and will be valid for at least 1000 program-erase cycles with ECC - Package Options - Lead Free and Low Halogen - -48-Pin TSOP $12 \times 20 \times 1.2$ mm - 63-Ball BGA 9 $\times$ 11 $\times$ 1 mm ## **Contents** | 1. | Connection Diagram | 3 | |-----|----------------------|----| | 2. | Pin Description | 5 | | 3. | Block Diagrams | 6 | | 4. | Addressing | 8 | | 5. | Read Status Enhanced | õ | | 6. | Extended Read Status | õ | | 7. | Read ID | 10 | | 7.1 | Read Parameter Page | 11 | | 8. | Electrical Characteristics | 13 | |-------------------|----------------------------------------------------|----------| | 8.1 | Valid Blocks | 13 | | 8.2 | DC Characteristics | 14 | | 8.3 | Pin Capacitance1 | 14 | | 8.4 | Power Consumptions and Pin Capacitance for Allowed | | | | Stacking Configurations | 14 | | | | | | 9. | Physical Interface | 15 | | | Physical Interface Physical Diagram 1 | | | 9.1 | | 15 | | 9.1<br><b>10.</b> | Physical Diagram 1 | 15<br>17 | ## 1. Connection Diagram **J** vss <sup>(1)</sup> Figure 1.1 48-Pin TSOP1 Contact x8 Device (1 CE 8 Gb) #### Note: 1. These pins should be connected to power supply or ground (as designated) following the ONFI specification, however they might not be bonded internally. NC Figure 1.2 48-Pin TSOP1 Contact x8 Device (2 CE 8 Gb) #### Note: 1. These pins should be connected to power supply or ground (as designated) following the ONFI specification, however they might not be bonded internally. (A2) NC (A1) NC (A9) NC (A10) NC (B1) NC (B9) NC (B10) NC (C4) (C5) VSS (C3) WP# (C6) (C7) (C8) ALE CE# WE# RB# (D3) (D4) VCC(1) RE# (D4) (D6) (D8) (D5) (D7) CLE NC NC NC NC NC (E8) NC (E5) NC (E6) NC (E7) NC (E4) (F3) NC (F5) NC (F6) NC (F4) (F7) VSS(1) (F8) NC (G3) NC (G6) NC (G7) NC (G4) (G5) NC (G8) NC VCC(1) (H3) NC (H4) I/O0 (H5) NC (H6) NC (H7) NC (H8) V<sub>cc</sub> (J3) NC (J4) (J5) NC (J6) (J7) I/O5 (J8) V<sub>CC</sub> (K3) (K5) (K7) (K4) (K6) (K8) NC (M1) (L2) NC (L9) NC (L10) NC (M9) NC (M2) (M10) NC Figure 1.3 63-BGA Contact, x8 Device, Single CE (Top View) #### Note: 1. These pins should be connected to power supply or ground (as designated) following the ONFI specification, however they might not be bonded internally. Page 5 of 21 ## 2. Pin Description Table 2.1 Pin Description | Pin Name | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1/00 - 1/07 | Inputs/Outputs. The I/O pins are used for command input, address input, data input, and data output. The I/O pins float to High-Z when the device is deselected or the outputs are disabled. | | CLE | <b>Command Latch Enable.</b> This input activates the latching of the I/O inputs inside the Command Register on the rising edge of Write Enable (WE#). | | ALE | Address Latch Enable. This input activates the latching of the I/O inputs inside the Address Register on the rising edge of Write Enable (WE#). | | CE# | Chip Enable. This input controls the selection of the device. When the device is not busy CE# low selects the memory. | | WE# | Write Enable. This input latches Command, Address and Data. The I/O inputs are latched on the rising edge of WE#. | | RE# | <b>Read Enable.</b> The RE# input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid t <sub>REA</sub> after the falling edge of RE# which also increments the internal column address counter by one. | | WP# | Write Protect. The WP# pin, when low, provides hardware protection against undesired data modification (program / erase). | | R/B# | Ready Busy. The Ready/Busy output is an Open Drain pin that signals the state of the memory. | | VCC | <b>Supply Voltage</b> . The $V_{CC}$ supplies the power for all the operations (Read, Program, Erase). An internal lock circuit prevents the insertion of Commands when $V_{CC}$ is less than $V_{LKO}$ . | | VSS | Ground. | | NC | Not Connected. | #### Notes: A 0.1 μF capacitor should be connected between the V<sub>CC</sub> Supply Voltage pin and the V<sub>SS</sub> Ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during program and erase operations. $<sup>2. \ \ \, \</sup>textit{An internal voltage detector disables all functions whenever $V_{\text{CC}}$ is below 1.8V to protect the device from any involuntary program/erase during power transitions.}$ ## 3. Block Diagrams Address Register/ Counter Program Erase Controller HV Generation 4096 Mbit + 128 Mbit (4 Gb Device) DECODER NAND Flash ALE Memory Array CLE WE# CE# Command Interface Logic WP# RE# Page Buffer Y Decoder Command Register I/O Buffer Data Register I/O0~I/O7 Figure 3.1 Functional Block Diagram — 4 Gb Figure 3.2 Block Diagram — 1 CE (4 Gb x 8) Figure 3.3 Block Diagram — 2 CE (4 Gb x 8) ## 4. Addressing Table 4.1 Address Cycle Map | Bus Cycle | I/O0 | I/O1 | I/O2 | I/O3 | 1/04 | I/O5 | I/O6 | 1/07 | |-------------------------|-----------|------------|------------|------------|-----------|-----------|------------|-----------| | 1st / Col. Add. 1 | A0 (CA0) | A1 (CA1) | A2 (CA2) | A3 (CA3) | A4 (CA4) | A5 (CA5) | A6 (CA6) | A7 (CA7) | | 2nd / Col. Add. 2 | A8 (CA8) | A9 (CA9) | A10 (CA10) | A11 (CA11) | Low | Low | Low | Low | | 3rd / Row Add. 1 | A12 (PA0) | A13 (PA1) | A14 (PA2) | A15 (PA3) | A16 (PA4) | A17 (PA5) | A18 (PLA0) | A19 (BA0) | | 4th / Row Add. 2 | A20 (BA1) | A21 (BA2) | A22 (BA3) | A23 (BA4) | A24 (BA5) | A25 (BA6) | A26 (BA7) | A27 (BA8) | | 5th / Row Add. 3<br>(6) | A28 (BA9) | A29 (BA10) | A30 (BA11) | Low | Low | Low | Low | Low | #### Notes: - 1. CAx = Column Address bit. - 2. PAx = Page Address bit. - 3. PLA0 = Plane Address bit zero. - 4. BAx = Block Address bit. - 5. Block address concatenated with page address and plane address = actual page address, also known as the row address. - 6. A30 for 8 Gb (4 Gb x 2 DDP) (1CE). For the address bits, the following rules apply: - A0 A11: column address in the page - A12 A17: page address in the block - A18: plane address (for multiplane operations) / block address (for normal operations) ■ A19 - A30: block address #### 5. Read Status Enhanced Read Status Enhanced is used to retrieve the status value for a previous operation in the following cases: ■ In the case of concurrent operations on a multi-die stack. When two dies are stacked to form a dual-die package (DDP), it is possible to run one operation on the first die, then activate a different operation on the second die, for example: Erase while Read, Read while Program, etc. ■ In the case of multiplane operations in the same die. #### 6. Extended Read Status Multi-die stack devices support the Extended Read Status operation. When two operations are active in separate dies at the same time, this feature allows the host to check the status of a given die. For example, the first die could be executing a Page Program while the second die is performing a Page Read. Refer to Table 6.1 for a description of each command. Table 6.1 Extended Read Status | Command | Die | Row Address with 4 Gb Dies | | | |---------|--------|----------------------------|--|--| | F2h | First | 0 to 3FFFFh | | | | F3h | Second | 40000h to 7FFFFh | | | #### 7. Read ID The device contains a product identification mode, initiated by writing 90h to the command register, followed by an address input of 00h. **Note**: If you want to execute Read Status command (0x70) after Read ID sequence, you should input dummy command (0x00) before Read Status command (0x70). For the S34ML04G1 device, five read cycles sequentially output the manufacturer code (01h), and the device code and 3rd, 4th, and 5th cycle ID, respectively. The command register remains in Read ID mode until further commands are issued to it. **Table 7.1** Read ID for Supported Configurations (1) | Density | Org | V <sub>cc</sub> | 1st | 2nd | 3rd | 4th | 5th | |----------------------------------------------|-----|-----------------|-----|-----|-----|-----|-----| | 4 Gb | x8 | 3.3V | 01h | DCh | 90h | 95h | 54h | | 8 Gb<br>(4 Gb x 2 – DDP with<br>two CE#) | x8 | 3.3V | 01h | DCh | 90h | 95h | 54h | | 8 Gb<br>(4 Gb x 2 – DDP with<br>one CE#) (1) | x8 | 3.3V | 01h | D3h | D1h | 95h | 58h | #### Note: <sup>1.</sup> See See Appendix A — Errata on page 18. for information on READ ID in MCPs. Figure 7.1 Read ID Operation Timing — 8 Gb #### 5<sup>th</sup> ID Data **Table 7.2** Read ID Byte 5 Description — S34ML04G1 | | Description | 1/07 | I/O6 I/O5 I/O4 | I/O3 I/O2 | I/O1 | I/O0 | |----------------------|-------------|------|----------------|-----------|------|------| | | 1 | | | 0 0 | | | | Diana Number | 2 | | | 0 1 | | | | Plane Number | 4 | | | 1 0 | | | | | 8 | | | 11 | | | | | 64 Mb | | 000 | | | | | | 128 Mb | | 0 0 1 | | | | | | 256 Mb | | 010 | | | | | Plane Size | 512 Mb | | 011 | | | | | (without spare area) | 1 Gb | | 100 | | | | | | 2 Gb | | 101 | | | | | | 4 Gb | | 110 | | | | | | 8 Gb | | 111 | | | | | Reserved | | 0 | | | 0 | 0 | ## 7.1 Read Parameter Page The device supports the ONFI Read Parameter Page operation, initiated by writing ECh to the command register, followed by an address input of 00h. The command register remains in Parameter Page mode until further commands are issued to it. Table 7.3 explains the parameter fields. Table 7.3 Parameter Page Description (Sheet 1 of 3) | Byte | O/M | Description | Values | |-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | | | Revision Information and Features Block | | | 0-3 | М | Parameter page signature Byte 0: 4Fh, "O" Byte 1: 4Eh, "N" Byte 2: 46h, "F" Byte 3: 49h, "I" | 4Fh, 4Eh, 46h, 49h | | 4-5 | М | Revision number 2-15 Reserved (0) 1 1 = supports ONFI version 1.0 0 Reserved (0) | 02h, 00h | | 6-7 | М | Features supported 5-15 Reserved (0) 4 1 = supports odd to even page Copyback 3 1 = supports interleaved operations 2 1 = supports non-sequential page programming 1 1 = supports multiple LUN operations 0 1 = supports 16-bit data bus width | 1Eh, 00h | | 8-9 | М | Optional commands supported 6-15 Reserved (0) 5 1 = supports Read Unique ID 4 1 = supports Copyback 3 1 = supports Read Status Enhanced 2 1 = supports Get Features and Set Features 1 1 = supports Read Cache commands 0 1 = supports Page Cache Program command | 1Bh, 00h | | 10-31 | | Reserved (0) | 00h | | | | Manufacturer Information Block | | | 32-43 | М | Device manufacturer (12 ASCII characters) | 53h, 50h, 41h, 4Eh, 53h, 49h,<br>4Fh, 4Eh, 20h, 20h, 20h, 20h | Table 7.3 Parameter Page Description (Sheet 2 of 3) | Byte | O/M | Description | Values | |---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | 44-63 | М | Device model (20 ASCII characters) | 53h, 33h, 34h, 4Dh, 4Ch, 30h,<br>38h, 47h, 31h, 20h, 20h, 20h,<br>20h, 20h, 20h, 20h, 20h,<br>20h, 20h | | 64 | М | JEDEC manufacturer ID | 01h | | 65-66 | 0 | Date code | 00h | | 67-79 | | Reserved (0) | 00h | | | | Memory Organization Block | | | 80-83 | М | Number of data bytes per page | 00h, 08h, 00h, 00h | | 84-85 | М | Number of spare bytes per page | 40h, 00h | | 86-89 | М | Number of data bytes per partial page | 00h, 02h, 00h, 00h | | 90-91 | M | Number of spare bytes per partial page | 10h, 00h | | 92-95 | М | Number of pages per block | 40h, 00h, 00h, 00h | | 96-99 | М | Number of blocks per logical unit (LUN) | 00h, 10h, 00h, 00h | | 100 | M | Number of logical units (LUNs) | 02h | | 101 | М | Number of address cycles 4-7 Column address cycles 0-3 Row address cycles | 23h | | 102 | М | Number of bits per cell | 01h | | 103-104 | М | Bad blocks maximum per LUN | 50h, 00h | | 105-106 | М | Block endurance | 01h, 05h | | 107 | М | Guaranteed valid blocks at beginning of target | 01h | | 108-109 | M | Block endurance for guaranteed valid blocks | 01h, 03h | | 110 | M | Number of programs per page | 04h | | 111 | М | Partial programming attributes 5-7 Reserved 4 1 = partial page layout is partial page data followed by partial page spare 1-3 Reserved 0 1 = partial page programming has constraints | 00h | | 112 | М | Number of bits ECC correctability | 01h | | 113 | М | Number of interleaved address bits 4-7 Reserved (0) 0-3 Number of interleaved address bits | 01h | | 114 | 0 | Interleaved operation attributes 4-7 Reserved (0) 3 Address restrictions for program cache 2 1 = program cache supported 1 1 = no block address restrictions 0 Overlapped / concurrent interleaving support | 04h | | 115-127 | | Reserved (0) | 00h | | | | Electrical Parameters Block | | | 128 | М | I/O pin capacitance | 0Ah | | 129-130 | М | Timing mode support 6-15 Reserved (0) 5 1 = supports timing mode 5 4 1 = supports timing mode 4 3 1 = supports timing mode 3 2 1 = supports timing mode 2 1 1 = supports timing mode 1 0 1 = supports timing mode 0, shall be 1 | 1Fh, 00h | Table 7.3 Parameter Page Description (Sheet 3 of 3) | Byte | O/M | Description | Values | | | |---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|--| | 131-132 | 0 | Program cache timing mode support 6-15 Reserved (0) 5 1 = supports timing mode 5 4 1 = supports timing mode 4 3 1 = supports timing mode 3 2 1 = supports timing mode 2 1 1 = supports timing mode 1 0 1 = supports timing mode 0 | 1Fh, 00h | | | | 133-134 | М | t <sub>PROG</sub> Maximum page program time (µs) | BCh, 02h | | | | 135-136 | М | t <sub>BERS</sub> Maximum block erase time (μs) | 10h, 27h | | | | 137-138 | М | t <sub>R</sub> Maximum page read time (μs) | 19h, 00h | | | | 139-140 | М | t <sub>CCS</sub> Minimum Change Column setup time (ns) | 64h, 00h | | | | 141-163 | | Reserved (0) | 00h | | | | | | Vendor Block | | | | | 164-165 | М | Vendor specific Revision number | 00h | | | | 166-253 | | Vendor specific | 00h | | | | 254-255 | М | Integrity CRC | 7Bh, 09h | | | | | | Redundant Parameter Pages | | | | | 256-511 | М | Value of bytes 0-255 | Repeat Value of bytes 0-255 | | | | 512-767 | М | Value of bytes 0-255 | Repeat Value of bytes 0-255 | | | | 768+ | 0 | Additional redundant parameter pages | FFh | | | #### Note: ## 8. Electrical Characteristics ## 8.1 Valid Blocks Table 8.1 Valid Blocks — 4 Gb | Device | Symbol | Min | Тур | Max | Unit | |-----------|-----------------|----------|-----|------|--------| | S34ML04G1 | N <sub>VB</sub> | 4016 | _ | 4096 | Blocks | | S34ML08G1 | N <sub>VB</sub> | 8032 (1) | | 8192 | Blocks | #### Note: <sup>1.</sup> O" Stands for Optional, "M" for Mandatory. <sup>1.</sup> Each 4 Gb has maximum 80 bad blocks. #### 8.2 DC Characteristics Table 8.2 DC Characteristics and Operating Conditions (Values listed are for each 4 Gb NAND, 8 Gb (4 Gb x 2) will be additive accordingly) | Parameter | | Symbol | Test Conditions | Min | Тур | Max | Units | |-----------------------------------------------------------|-----------------|-----------------------|------------------------------------------------------------|-----------------------|-----|-----------------------|-------| | Power-On Current | • | I <sub>CC0</sub> | Power up Current | _ | 15 | 30 | mA | | | Sequential Read | I <sub>CC1</sub> | $t_{RC} = t_{RC}$ (min), CE# = $V_{IL}$ , $I_{OUT} = 0$ mA | _ | 15 | 30 | mA | | Operating Current | Drogram | | Normal | _ | _ | 30 | mA | | | Program | I <sub>CC2</sub> | Cache | _ | _ | 40 | mA | | | Erase | I <sub>CC3</sub> | _ | _ | 15 | 30 | mA | | Standby current, (TTL) | · | I <sub>CC4</sub> | CE# = V <sub>IH</sub> ,<br>WP# = 0V/Vcc | _ | _ | 1 | mA | | Standby current, (CMOS) | | I <sub>CC5</sub> | $CE\# = V_{CC}-0.2,$ $WP\# = 0/V_{CC}$ | _ | 10 | 50 | μΑ | | Input Leakage Current | | I <sub>LI</sub> | V <sub>IN</sub> = 0 to 3.6V | _ | _ | ±10 | μA | | Output Leakage Current | | I <sub>LO</sub> | V <sub>OUT</sub> = 0 to 3.6V | _ | _ | ±10 | μA | | Input High Voltage | | V <sub>IH</sub> | _ | V <sub>CC</sub> x 0.8 | _ | V <sub>CC</sub> + 0.3 | V | | Input Low Voltage | | $V_{IL}$ | _ | -0.3 | _ | V <sub>CC</sub> x 0.2 | V | | Output High Voltage | | V <sub>OH</sub> | I <sub>OH</sub> = -400 μA | 2.4 | _ | _ | V | | Output Low Voltage | | V <sub>OL</sub> | I <sub>OL</sub> = 2.1 mA | _ | _ | 0.4 | V | | Output Low Current (R/B#) | | I <sub>OL(R/B#)</sub> | V <sub>OL</sub> = 0.4V | 8 | 10 | _ | mA | | V <sub>CC</sub> Supply Voltage<br>(erase and program lock | out) | V <sub>LKO</sub> | _ | | 1.8 | | V | #### Notes: - 1. All $V_{CCQ}$ and $V_{CC}$ pins, and $V_{SS}$ and $V_{SSQ}$ pins respectively are shorted together. - 2. Values listed in this table refer to the complete voltage range for V<sub>CC</sub> and V<sub>CCQ</sub> and to a single device in case of device stacking. - 3. All current measurements are performed with a 0.1 $\mu$ F capacitor connected between the $V_{CC}$ Supply Voltage pin and the $V_{SS}$ Ground pin. - 4. Standby current measurement can be performed after the device has completed the initialization process at power-up. ### 8.3 Pin Capacitance Table 8.3 Pin Capacitance (TA = 25°C, f=1.0 MHz) | Parameter | Symbol | Test Condition | Min | Max | Unit | |----------------|-----------------|----------------------|-----|-----|------| | Input | C <sub>IN</sub> | V <sub>IN</sub> = 0V | _ | 10 | pF | | Input / Output | C <sub>IO</sub> | V <sub>IL</sub> = 0V | - | 10 | pF | #### Note: 1. For the stacked devices version the Input is 10 pF x [number of stacked chips] and the Input/Output is 10 pF x [number of stacked chips]. ## 8.4 Power Consumptions and Pin Capacitance for Allowed Stacking Configurations When multiple dies are stacked in the same package, the power consumption of the stack will increase according to the number of chips. As an example, the standby current is the sum of the standby currents of all the chips, while the active power consumption depends on the number of chips concurrently executing different operations. When multiple dies are stacked in the same package the pin/ball capacitance for the single input and the single input/output of the combo package must be calculated based on the number of chips sharing that input or that pin/ball. ## **Physical Interface** #### **Physical Diagram** 9.1 #### 48-Pin Thin Small Outline Package (TSOP1) 9.1.1 Figure 9.1 TS2 48 — 48-lead Plastic Thin Small Outline, 12 x 20 mm, Package Outline | PACKAGE | | TS2 48 | | | | | |---------|-------|--------------|-------|--|--|--| | JEDEC | M | O-142 (D) DD | ) | | | | | SYMBOL | MIN | NOM | MAX | | | | | Α | | | 1.20 | | | | | A1 | 0.05 | | 0.15 | | | | | A2 | 0.95 | 1.00 | 1.05 | | | | | b1 | 0.17 | 0.20 | 0.23 | | | | | b | 0.17 | 0.22 | 0.27 | | | | | c1 | 0.10 | | 0.16 | | | | | С | 0.10 | | 0.21 | | | | | D | 19.80 | 20.00 | 20.20 | | | | | D1 | 18.30 | 18.40 | 18.50 | | | | | E | 11.90 | 12.00 | 12.10 | | | | | e | | 0.50 BASIC | | | | | | L | 0.50 | 0.60 | 0.70 | | | | | Θ | 0° | | 8 | | | | | R | 0.08 | | 0.20 | | | | | N | | 48 | | | | | | ۷ | 0 | T | E | S: | | |---|---|---|---|----|--| DIMENSIONS ARE IN MILLIMETERS (mm). (DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1994). PIN 1 IDENTIFIER FOR STANDARD PIN OUT (DIE UP). PIN 1 IDENTIFIER FOR REVERSE PIN OUT (DIE DOWN): INK OR LASER MARK. 4. TO BE DETERMINED AT THE SEATING PLANE C. THE SEATING PLANE IS DEFINED AS THE PLANE OF CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE. 5. DIMENSIONS D1 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION ON E IS 0.15mm PER SIDE AND ON D1 IS 0.25mm PER SIDE. 6. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR DIMENSION B DUES NOT INCLODE DAMBAR PROTROSION. ALLOWADD AN APPEAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF b DIMENSION AT MAX. MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07mm. 7. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10mm AND 0.25mm FROM THE LEAD TIP. 8. LEAD COPLANARITY SHALL BE WITHIN 0.10mm AS MEASURED FROM 9. DIMENSION "e" IS MEASURED AT THE CENTERLINE OF THE LEADS. 5007 \ f16-038 \ 6.5.13 #### 9.1.2 63-Pin Ball Grid Array (BGA) Figure 9.2 VLD063 — 63-Pin BGA, 11 mm x 9 mm Package | PACKAGE | VLD 063 | | | | |---------|------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|--------------------------| | JEDEC | M0-207(M) | | | | | | 11.00 mm x 9.00 mm<br>PACKAGE | | mm | | | SYMBOL | MIN | NOM | MAX | NOTE | | Α | | | 1.00 | PROFILE | | A1 | 0.25 | | | BALL HEIGHT | | D | | 11.00 BSC. | | BODY SIZE | | Е | | 9.00 BSC. | | BODY SIZE | | D1 | | 8.80 BSC. | | MATRIX FOOTPRINT | | E1 | | 7.20 BSC. | | MATRIX FOOTPRINT | | MD | 12 | | | MATRIX SIZE D DIRECTION | | ME | 10 | | | MATRIX SIZE E DIRECTION | | n | | 63 | | BALL COUNT | | Øb | 0.40 | 0.45 | 0.50 | BALL DIAMETER | | еE | | 0.80 BSC. | | BALL PITCH | | eD | | 0:80 BSC. | | BALL PITCH | | SD | | 0.40 BSC. | | SOLDER BALL PLACEMENT | | SE | 0.40 BSC. | | | SOLDER BALL PLACEMENT | | | A3-A8,B2-B8,C1,C2,C9,C10<br>D1,D2,D9,D10,E1,E2,E9,E10<br>F1,F2,F9,F10,G1,G2,G9,G10<br>H1,H2,H9,H10,J1,J2,J9,J10<br>K1,K2,K9,K10<br>L3-L8,M3-M8 | | | DEPOPULATED SOLDER BALLS | #### NOTES: - 1. DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - 3. BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020. - 4. e REPRESENTS THE SOLDER BALL GRID PITCH. - 5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. - SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. - $\ensuremath{\mathsf{n}}$ IS THE TOTAL NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME. - 6 DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. - "SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. - WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW "SD" OR "SE" = 0. - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2. - "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. g5013 \ 16-038.28 \ 6.5.13 ## 10. Ordering Information The ordering part number is formed by a valid combination of the following: #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations. | Valid Combinations | | | | | | | | | | | | | |--------------------|---------|-----------------------------|----|-----------------|----------------------|-------|------|------------------------|------------|--------|-----|------| | Device<br>Family | Density | ensity Technology Bus Width | | Package<br>Type | Temperature<br>Range | • • | | Package<br>Description | | | | | | S34ML | 08G | 1 | 4 | 1 | 1 | 1 | 01 | TF | A, B, I, V | 00, 20 | 0.2 | TSOP | | 334IVIL | 06G | ' | 01 | BH | A, b, i, v | 00 | 0, 3 | BGA (1) | | | | | #### Note: 1. BGA package marking omits the leading "S34" and the Packing Type designator from the ordering part number. ## 11. Appendix A — Errata For Cypress NAND MCPs (Multi-Chip Package) like the 8 Gb (2 x 4 Gb), due to the internal bonding, READ ID automatically changes to the hard-wired values and currently there is no way to change it electrically. Therefore, the Cypress NAND 8 Gb with one CE# will not follow the same methodology of READ ID as SDPs (Single Die Package). The READ ID values for the 8-Gb Cypress NAND with one CE# will be as follows: 1st Byte: 01h 2nd Byte: D3h 3rd Byte: D1h 4th Byte: 95h 5th Byte: 58h | | 1st Byte | 2nd Byte | 3rd Byte | 4th Byte | 5th Byte | |---------------------------------------------|----------|----------|----------|----------|----------| | 8 Gb with one CE#<br>(Currently with error) | 01h | D3h | D1h | 95h | 58h | | 8 Gb with one CE#<br>(Cypress methodology) | 01h | DCh | 91h | 95h | 54h | Currently, Cypress does not plan to fix the problem. If there are any issues related to this, please contact Cypress NAND Product Marketing for further questions. Document Number: 002-00483 Rev. \*H Page 18 of 21 ## 12. Revision History ## **Document History Page** | Document Document | Title: S34ML<br>Number: 002 | .08G1, 8 Gb<br>2-00483 | , 1-bit ECC, x8 | I/O, 3 V, V <sub>CC</sub> , NAND Flash Memory for Embedded | |-------------------|-----------------------------|------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | _ | XILA | 08/23/2012 | Initial release | | *A | _ | XILA | 10/1/2012 | Addressing: Address Cycle Map table: corrected data Read ID: Read ID for Supported Configurations table: added row – 8 Gb (4 Gb x 2 – DDP with two CE#) Read Parameter Page: Parameter Page Description table corrected Electrical Parameters Block values for bytes 129-130 and bytes 131-132 | | | | | | corrected Vendor Block values for bytes 254-255 | | | | | | Appendix A: Added text | | *B | _ | XILA | 11/29/2012 | Ordering Information :Added Model Number | | | | | | Read Parameter Page: Parameter Page Description table | | | | | | corrected Description for Bytes 129-130 and bytes 131-132 | | | | | | DC Characteristics: DC Characteristics and Operating Conditions table | | *C | *C – | - XILA | 12/19/2012 | corrected Test Conditions for ICC1 Output High Voltage: removed IOH = 100 μA row Output Low Voltage: removed IOL = 100 μA row Output Low Current (R/B#): removed VOL = 0.1V row | | | | | | Ordering Information: Valid Combinations table: removed Bus Width 05 | | | | | | Distinctive Characteristics: Security - Removed Serial number (unique ID) | | | | | 08/09/2013 | Operating Temperature - removed Commercial and Extended temperatures Performance: Updated Reliability | | | | | | Connection Diagram: Added figure - 48-Pin TSOP1 Contact x8 Device (1 CE 8 Gb) Addressing: Address Cycle Map table - appended Note | | | | | | Added text to Bus Cycle column Extended Read Status: Extended Read Status table - removed Commands F4h and F5h | | *D | _ | XILA | | Read Parameter Page: Parameter Page Description table - corrected Byte 44-63, 100, and 254-255 Values Valid Blocks: Valid Blocks table - clarified Device values | | | | | | DC Characteristics: DC Characteristics and Operating Conditions table - added row, 'V <sub>CC</sub> Supply Voltage' Physical Interface: Updated figures | | | | | | TS2 48 — 48-lead Plastic Thin Small Outline, 12 x 20 mm, Package Outline VLD063 — 63-Pin BGA, 11 mm x 9 mm Package | | | | | | Ordering Information: Updated Materials Set: H = Low Halogen to H = Lead (Pb)-free and Low Halogen | | | | | | Valid Combinations table: removed 04G; Added Note | | *E | _ | XILA | 04/01/2014 | Ordering Information: Updated Temperature Range to include A (-40°C to 85°C GT Grade), B (-40°C to 105°C) | | _ | | AILA | 0 1/0 1/2017 | Valid Combinations table - added A, B, V to Temperature Range | | Document Title: S34ML08G1, 8 Gb, 1-bit ECC, x8 I/O, 3 V, V <sub>CC</sub> , NAND Flash Memory for Embedded Document Number: 002-00483 | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------|--|--|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | | *F | _ | XILA | 01/14/2015 | Global: Changed data sheet designation from <i>Advance Information</i> to <i>Full Production</i> | | | | | *G | 4953915 | XILA | 10/14/2015 | Updated to Cypress template. | | | | | *H | 5022236 | XILA | 11/20/2015 | Updated General Description. | | | | #### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** | Automotive | cypress.com/go/automotive | |--------------------------|---------------------------| | Clocks & Buffers | cypress.com/go/clocks | | Interface | cypress.com/go/interface | | Lighting & Power Control | cypress.com/go/powerpsoc | | Memory | cypress.com/go/memory | | PSoC | cypress.com/go/psoc | | Touch Sensing | cypress.com/go/touch | | USB Controllers | cypress.com/go/USB | | Wireless/RF | cypress.com/go/wireless | #### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Community | Forums | Blogs | Video | Training #### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2012-2016. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.