## Product Preview # Programmable Multi-Phase Synchronous Buck Converter The ADP4100 is an integrated power control IC for VR11.1 applications. The ADP4100 can be programmed for 1-, 2-, 3-, 4-, 5- or 6-phase operation, allowing for the construction of up to six complementary buck switching stages. The ADP4100 supports $\overline{\text{PSI}}$ , which is a power state indicator and can be used to reduce number of operating phases at light loads. The ADP4100 is optimized for converting a 12 V main supply into the core supply voltage required by high performance Intel processors. It uses an internal 8-bit DAC to read the voltage identification (VID) code directly from the processor, which is used to set the output voltage between $0.375~\rm V$ and $1.6~\rm V$ . #### **Features** - Supports Both VR11 and VR11.1 Specifications - Digitally Programmable 0.375 V to 1.6 V Output - Selectable 1-, 2-, 3-, 4-, 5- or 6-Phase Operation - Fast–Enhanced PWM FlexMode<sup>™</sup> - TRDET to Improve Load Release - Active Current Balancing Between All Output Phases - Supports On-The-Fly (OTF) VID Code Changes - Supports PSI Power Saving Mode - Short Circuit Protection with Latchoff Delay - This is a Pb-Free Device #### **Typical Applications** - Servers - Desktop PC's - POLs (Memory) This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice. ### ON Semiconductor® http://onsemi.com LFCSP48 CASE 932AD MARKING DIAGRAM ADP4100 JCPZ #YYWW XXXXX CCCCC xx = Device Code # = Pb-Free Package YYWW = Date Code XXX = Assembly Lot CCC = Country of Origin #### **PIN ASSIGNMENT** ### ORDERING INFORMATION | Device* | Package | Shipping <sup>†</sup> | |------------------|---------|-----------------------| | ADP4100JCPZ-REEL | LFCSP48 | 2500/Tape & Reel | | ADP4100JCPZ-RL7 | LFCSP48 | 750/Tape & Reel | \*The "Z' suffix indicates Pb-Free package. †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Figure 1. Simplified Block Diagram Figure 2. Application Schematic #### **ABSOLUTE MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------------------|--------------------|-------------------------------|------| | Input Voltage Range (Note 1) | V <sub>IN</sub> | -0.3 to 6 | V | | FBRTN | $V_{FBRTN}$ | -0.3 to + 0.3 V | V | | PWM2 to PWM6, Rampadj | | -0.3 to V <sub>IN</sub> + 0.3 | V | | SW1 to SW6 | | −5 to +25 V | V | | SW1 to SW6 (<200 ns ) | | −10 to +25 V | V | | All other Inputs and Outputs | | -0.3 to V <sub>IN</sub> + 0.3 | V | | Storage Temperature Range | TSTG | -65 to 150 | °C | | Operating Ambient Temperature Range | | 0 to 85 | °C | | ESD Capability, Human Body Model (Note 2) | ESD <sub>HBM</sub> | 2 | kV | | ESD Capability, Machine Model (Note 2) | ESD <sub>MM</sub> | 100 | V | | Moisture Sensitivity Level | MSL | 3 | - | | Lead Temperature Soldering Reflow (SMD Styles Only), Pb-Free Versions (Note 3) | T <sub>SLD</sub> | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. Refer to Electrical Characteristics and Application Information for Safe Operating Area. - This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114) ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115) Latchup Current Maximum Rating: ≤150 mA per JEDEC standard: JESD78 - 3. For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Value | Unit | |----------------------------------------------------|-----------------|-------|------| | Thermal Characteristics, LFCSP, 7mm * 7mm (Note 1) | | | °C/W | | Thermal Resistance, Junction-to-Air (Note 4) | $R_{\theta JA}$ | 24 | | | Thermal Resistance, Junction-to-Lead 2 (Note 4) | $R_{\Psi JL}$ | 10 | | <sup>4.</sup> Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate. #### **OPERATING RANGES** (Note 1) | Characteristic | Symbol | Min | Max | Unit | |-------------------------|------------------|-------|-----|------| | Output Voltage (Note 5) | V <sub>OUT</sub> | 0.375 | 1.6 | ٧ | | Ambient Temperature | T <sub>A</sub> | 0 | 85 | °C | <sup>5.</sup> Maximum limit for $V_{OUT} = V_{OUT(NOM)} - 10\%$ . ### **PIN ASSIGNMENT** | | GNMENT | | |----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin Name | Description | | 1 | NC | No Connect | | 2 | NC | No Connect | | 3 | NC | No Connect | | 4 | NC | No Connect | | 5 | EN | Power Supply Enable Input. Pulling this pin to GND disables the PWM outputs and pulls the PWRGD output low. | | 6 | GND | Ground. All internal biasing and the logic output signals of the device are referenced to this ground. | | 7 | PSI_SET | This input sets the number of phases enabled during $\overline{PSI}$ . Pulling this input high means that two phases, Phases 1 and Phase 4 (when 6 phases are enabled during normal operation), are enabled during $\overline{PSI}$ . Grounding this pin means only Phase 1 is enabled during $\overline{PSI}$ . | | 8 | LLSET | Output Loadline Programming Input. This pin can be connected directly to CSCOMP or it can be connected to the centerpoint of a resistor divider between CSCOMP and CSREF. Connecting LLSET to CSREF disables the loadline. | | 9 | IMON | Total Current Output Pin. | | 10 | TTSENSE | VR Temperature Sense Input. An NTC thermistor between this pin and GND is used to remotely sense the temperature at the desired thermal monitoring point. | | 11 | VRHOT | VR HOT Output. Open drain output that signals when the temperature at the monitoring point connected to TTSENSE exceeds the VRHOT temperature threshold. | | 12 | IREF | Current Reference Input. An external resistor from this pin to ground sets the reference current for I <sub>FB</sub> , IILIMFS, and ITH(X). | | 13 | RT | Frequency Setting Resistor Input. An external resistor connected between this pin and GND sets the oscillator frequency of the device. | | 14 | RAMPADJ | PWM Ramp Current Input. An external resistor from the converter input voltage to this pin sets the internal PWM ramp. | | 15 | TRDET | Transient Detect. This output is asserted low whenever a load release is detected | | 16 | FBRTN | Feedback Return. VID DAC and error amplifier reference for remote sensing of the output voltage. | | 17 | COMP | Error Amplifier Output and Compensation Point. | | 18 | FB | Feedback Input. Error amplifier input for remote sensing of the output voltage. An external resistor between this pin and the output voltage sets the no load offset point. | | 19 | CSREF | Current Sense Reference Voltage Input. The voltage on this pin is used as the reference for the current sense amplifier and the power–good and crowbar functions. This pin should be connected to the common point of the output inductors. | | 20 | CSSUM | Current Sense Summing Node. External resistors from each switch node to this pin sum the average inductor currents together to measure the total output current. | | 21 | CSCOMP | Current Sense Compensation Point. A resistor and capacitor from this pin to CSSUM determines the gain of the current sense amplifier and the positioning loop response time. | | 22 | ILIMFS | Current Sense and Limit Scaling Pin. An external resistor from this pin to CSCOMP sets the internal current sensing signal for current–limit and IMON. | | 23 | ODN | Output Disable Logic Output for $\overline{PSI}$ operation. This pin is actively pulled low when $\overline{PSI}$ is low, otherwise it functions in the same way as $\overline{OD1}$ . | | 24 | OD1 | Output Disable Logic Output. This pin is actively pulled low when the EN input is low or when $V_{CC}$ is below its UVLO threshold to signal to the Driver IC that the driver high-side and low-side outputs should go low. | | 25 to 30 | SW6 to<br>SW1 | Current Balance Inputs. Inputs for measuring the current level in each phase. The SW pins of unused phases should be left open. | | 31 to 36 | PWM6 to<br>PWM1 | Logic-Level PWM Outputs. Each output is connected to the input of an external MOSFET driver such as the ADP3121. Connecting PWM6 to $V_{CC}$ disables PWM6, connecting PWM5 to $V_{CC}$ disables PWM5 and PWM6, etc. This means the ADP4100 can be setup to operate as a 1–2–, 3–, 4–, 5–, or 6–phase controller. | | 37 | V <sub>CC</sub> | Supply Voltage for the Device. A 340 $\Omega$ resistor should be placed between the 12 V system supply and the V <sub>CC</sub> pin. The internal shunt regulator maintains V <sub>CC</sub> = 5.0 V. | | 38 to 45 | VID7 to<br>VID0 | Voltage Identification DAC Inputs. These eight pins are pulled down to GND, providing a logic zero if left open. When in normal operation mode, the DAC output programs the FB regulation voltage from 0.375 V to 1.6 V. | | 46 | PSI | Power State Indicator. Pulling this pin low places the controller in lower power state operation. | | 47 | PWRGD | Power–Good Output. Open–drain output that signals when the output voltage is outside of the proper operating range. | | 48 | VCC3 | 3.3 V Power Supply Output. A capacitor from this pin to ground provided decoupling for the interval 3.3V LDO. | ### **ELECTRICAL CHARACTERISTICS** $V_{in} = (5.0 \text{ V}) \text{ FBRTN} - \text{GND, for typical values } T_A = 25^{\circ}\text{C, for min/max values } T_A = 0^{\circ}\text{C to } 85^{\circ}\text{C; unless otherwise noted.}$ | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------|-------|-------------------|-------|----------| | Reference Current | | <u>-</u> | | | ! | <u> </u> | | Reference Bias Voltage | | $V_{IREF}$ | 1.75 | 1.8 | 1.85 | V | | Reference Bias Current | R <sub>IREF</sub> = 121 kΩ | I <sub>IREF</sub> | | 15 | | μΑ | | Error Amplifier | | | | | | | | Output Voltage Range (Note 6) | | $V_{COMP}$ | 0 | | 4.4 | V | | Accuracy | Relative to nominal DAC output, referenced to | V <sub>FB</sub> | 7 | | 7 | mV | | | FBRTN (see Figure 4) In startup | V <sub>FB(BOOT)</sub> | 1.093 | 1.1 | 1.107 | V | | Load Line Positioning Accuracy | | , , | -77 | -80 | -83 | mV | | LLSET Input Voltage Range | | | -250 | | 250 | mV | | LLSET Input Bias Current | | | -10 | | 10 | nA | | Differential Non-linearity | | | -1.0 | | +1.0 | LSB | | Input Bias Current | R <sub>IREF</sub> = 121 kΩ | I <sub>FB</sub> | 14.2 | 16 | 17.7 | μΑ | | FBRTN Current | | I <sub>FBRTN</sub> | | 100 | 200 | μΑ | | Output Current | FB forced to V <sub>OUT</sub> -3% | I <sub>COMP</sub> | | 500 | | μА | | Gain Bandwidth Product | COMP = FB | GBW <sub>(ERR)</sub> | | 20 | | MHz | | Slew Rate | COMP = FB | | | 25 | | V/μs | | BOOT Voltage Hold Time | Internal Timer | t <sub>BOOT</sub> | | 2.0 | | ms | | VID Inputs | | | | | | <u>I</u> | | Input Low Voltage | VID(X) | $V_{IL(VID)}$ | | | 0.3 | V | | Input High Voltage | VID(X) | V <sub>IH(VID)</sub> | 0.8 | | | V | | Input Current | | I <sub>IN(VID)</sub> | | -5.0 | | μΑ | | VID Transition Delay Time (Note 6) | VID code change to FB change | | 200 | | | ns | | No CPU Detection Turn-Off Delay Time (Note 6) | VID code change to PWM going low | | 5.0 | | | μs | | Oscillator | | | | | | | | Frequency Range (Note 6) | | fosc | 0.25 | | 9.0 | MHz | | Frequency Variation | $T_A$ = 25°C, $R_T$ = 270 kΩ, 6-phase $T_A$ = 25°C, $R_T$ = 130 kΩ, 6-phase $T_A$ = 25°C, $R_T$ = 68 kΩ, 6-phase | <sup>f</sup> PHASE | 225 | 245<br>500<br>850 | 265 | kHz | | Output Voltage | RT = 500 k $\Omega$ to GND | V <sub>RT</sub> | 1.93 | 2.03 | 2.13 | V | | RAMPADJ Output Voltage | RAMPADJ – FB, $V_{FB}$ = 1V, IRAMPADJ = -60 $\mu$ A | V <sub>RAMPADJ</sub> | -50 | | +50 | mV | | RAMPADJ Input Current Range | | I <sub>RAMPADJ</sub> | 5.0 | | 60 | μΑ | | Current Sense Amplifier | | • | | | • | | | Offset Voltage | CSSUM – CSREF (see Figure 5) | V <sub>OS(CSA)</sub> | -1.0 | | +1.0 | mV | | Input Bias Current, CSREF | CSREF = 1.0 V | I <sub>BIAS(CSREF)</sub> | -20 | | +20 | μΑ | | Input Bias Current, CSSUM | CSREF = 1.0 V | I <sub>BIAS(CSSUM)</sub> | -10 | | +10 | nA | | Gain Bandwidth Product | CSSUM = CSCOMP | GBW <sub>(CSA)</sub> | | 10 | | MHz | | Slew Rate | C <sub>CSCOMP</sub> = 10pF | | | 10 | | V/μs | | Input Common-Mode Range | CSSUM and CSREF | | 0 | | 3.0 | V | | Output Voltage Range | | | 0.05 | | 3.0 | V | | Output Current | | I <sub>CSCOMP</sub> | | 500 | | μΑ | | Current-Limit Latchoff Delay time | Internal Timer | | | 8.0 | | ms | <sup>6.</sup> Guaranteed by design or bench characterization, not tested in production. ### **ELECTRICAL CHARACTERISTICS** $V_{in} = (5.0 \text{ V}) \text{ FBRTN} - \text{GND, for typical values } T_A = 25^{\circ}\text{C, for min/max values } T_A = 0^{\circ}\text{C to } 85^{\circ}\text{C; unless otherwise noted.}$ | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|------|------|------| | PSI | • | | | | | | | Input Low Voltage | | | | | 0.3 | V | | Input High Voltage | | | 0.8 | | | V | | Input Current | | | | -5 | | μΑ | | Assertion Timing | Fsw = 300kHz | | | 3.3 | | μs | | Deassertion Timing | Fsw = 300kHz | | | 825 | | ns | | TRDET | • | • | | | 1 | | | Output Low Voltage | I <sub>OUT</sub> = -6mA | $V_{OL}$ | | 150 | 300 | mV | | IMON | • | | | | | | | Clamp Voltage | | | 1.0 | | 1.15 | V | | Accuracy | 10 x (CSREF - CSCOMP)/R <sub>ILIM</sub> | | -3.0 | | 3.0 | % | | Output Current | | | | | 800 | μΑ | | Offset | | | -5.5 | | 5.5 | mV | | Current-Limit Comparator | | | | | | | | I <sub>LIM</sub> Bias Current | $ \begin{array}{l} \text{CSREF - CSCOMP)/R}_{\text{ILIM}}, \\ \text{(CSREF - CSCOMP)} = 150 \text{ mV}, \text{R}_{\text{ILIM}} = 7.5 \text{ k}\Omega \end{array} $ | I <sub>LIM</sub> | | 22 | | μΑ | | Current-Limit Threshold Current | 4/3 x I <sub>IREF</sub> | I <sub>CL</sub> | | 22 | | μΑ | | Current Balance Amplifier | | | | | | | | Common-Mode Range | | V <sub>SW(X)CM</sub> | -600 | | +200 | mV | | Input Resistance | SW(X) = 0 V | R <sub>SW(X)</sub> | 12 | 18 | 21 | kΩ | | Input Current | SW(X) = 0 V | $I_{SW(X)}$ | 8.0 | 12 | 18 | μΑ | | Input Current Matching | SW(X) = 0 V | $\Delta I_{SW(X)}$ | -6.0 | | +6.0 | % | | Delay Timer | | | | | | | | Internal Timer | | | | 2.0 | | ms | | Soft-Start | | | | | | | | Internal Timer | | | | 0.5 | | V/ms | | DVID Slew Rate | | | | | | | | Internal Timer | | | | 12.2 | | V/ms | | Enable Input | <u>, </u> | , | | | • | | | Input Low Voltage | | V <sub>IL(EN)</sub> | | | 0.3 | V | | Input High Voltage | | V <sub>IH(EN)</sub> | 0.8 | | | V | | Input Current | | I <sub>IN(EN)</sub> | | -1.0 | | μΑ | | Delay Time | EN > 0.8 V, Internal Delay | t <sub>DELAY(EN)</sub> | | 2.0 | | ms | | ODN and OD1 Outputs | | | | | | | | Output Low Voltage | I <sub>OD(SINK)</sub> = -400 μA | $V_{OL(\overline{ODN/1})}$ | | 160 | 500 | mV | | Output High Voltage | I <sub>OD(SOURCE)</sub> = 400 μA | $V_{OL(\overline{ODN/1})}$ | 4.0 | 5.0 | | V | | ODN / OD1 Pulldown Resistor | | | | 60 | | kΩ | | Power-Good Comparator | | | | | | | | Undervoltage Threshold | Relative to Nominal DAC Output | V <sub>PWRGD(UV)</sub> | -600 | -500 | -400 | mV | | Overvoltage Threshold | Relative to DAC Output, PWRGD_Hi = 00 | V <sub>PWRGD(OV)</sub> | 200 | 300 | 400 | mV | | Output Low Voltage | I <sub>PWRGD(SINK)</sub> = -4 mA | V <sub>OL(PWRGD)</sub> | | 150 | 300 | mV | <sup>6.</sup> Guaranteed by design or bench characterization, not tested in production. ### **ELECTRICAL CHARACTERISTICS** $V_{in}$ = (5.0 V) FBRTN – GND, for typical values $T_A$ = 25°C, for min/max values $T_A$ = 0°C to 85°C; unless otherwise noted. | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |----------------------------------|---------------------------------------------------|------------------------|------|------|------|------| | Power Good Delay Time | | | | | | | | During Soft-Start (Note 6) | Internal Timer | | | 2.0 | | ms | | Power-Good Comparator | | - | | | | | | VID Code Changing | | | 100 | 250 | | μs | | VID Code Static | | | | 200 | | ns | | Crowbar Trip Point | Relative to DAC Output, PWRGD_Hi = 00 | V <sub>CROWBAR</sub> | 200 | 300 | 400 | mV | | Crowbar Reset Point | Relative to FBRTN | | 250 | 300 | 350 | mV | | Crowbar Delay Time | Overvoltage to PWM going low | tCROWBAR | | | | | | VID Code Changing | | | 100 | 250 | | μs | | VID Code Static | | | | 400 | | ns | | PWM Outputs | | • | | • | • | • | | Output Low Voltage | I <sub>PWM(SINK)</sub> = -400 μA | V <sub>OL(PWM)</sub> | | 160 | 500 | mV | | Output High Voltage | I <sub>PWM(SOURCE)</sub> = 400 μA | V <sub>OH(PWM)</sub> | 4.0 | 5.0 | | V | | VRHOT Output | | • | | • | • | • | | Output Low Voltage | I <sub>VRHOT(SINK)</sub> = -6 mA | V <sub>OL(VRHOT)</sub> | | 160 | 500 | mV | | Output High Leakage Current | V <sub>OH</sub> = 5.0 V | I <sub>OH(VRHOT)</sub> | | | 1.0 | μΑ | | TTSENSE Inputs | | - | | | | | | TTSENSE Voltage Range | Internally Limited | | 0 | | 2 | V | | Source Current | R <sub>IREF</sub> = 121 kΩ | I <sub>TH</sub> | -110 | -125 | -140 | μΑ | | VRHOT Voltage Threshold | | | 780 | 810 | 840 | mV | | VRHOT Hysteresis | | | | 55 | | mV | | VRHOT Output Low Voltage | I <sub>VRHOT(SINK)</sub> = -4mA | | | 150 | 300 | mV | | Supply | | • | | • | • | • | | V <sub>CC</sub> (Note 6) | V <sub>CC</sub> | | 4.7 | 5.25 | 5.75 | V | | DC Supply Current (see Figure 2) | $V_{SYSTEM}$ = 13.2 V, $R_{SHUNT}$ = 340 $\Omega$ | I <sub>VCC</sub> | | 20 | 25 | mA | | UVLO Turn-On Current | | | | 6.5 | 11 | mA | | UVLO Threshold Voltage | V <sub>CC</sub> Rising | V <sub>UVLO</sub> | 9.5 | | | V | | UVLO Turn-Off Voltage | V <sub>CC</sub> Falling | | | 4.1 | | V | | VCC3 Output Voltage | I <sub>VCC3</sub> = 1 mA | VCC3 | 3.0 | 3.3 | 3.6 | V | <sup>6.</sup> Guaranteed by design or bench characterization, not tested in production. ### **TYPICAL CHARACTERISTICS** Figure 3. ADP4100 RT vs Frequency ### **TEST CIRCUITS** Figure 4. Closed-Loop Output Voltage Accuracy Figure 5. Current Sense Amplifier V<sub>OS</sub> Figure 6. Positioning Accuracy #### **Theory of Operation** The ADP4100 is a 6-Phase VR11.1 regulator. A typical application circuits is shown in Figure 2. #### **Startup Sequence** The ADP4100 follows the VR11 startup sequence shown in Figure 7. After both the EN and UVLO conditions are met, an internal timer goes through one delay cycle TD1 (= 2ms). The first six clock cycles of TD2 are blanked from the PWM outputs and used for phase detection as explained in the following section. Then the internal soft–start ramp is enabled (TD2) and the output comes up to the boot voltage of 1.1V. The voltage is held at 1.1V for the 2 ms, also known as the Boot Hold time or TD3. During TD3 the processor VID pins settle to the required VID code. When TD3 is over, the ADP4100 reads the VID inputs and soft–starts either up or down to the final VID voltage (TD4). After TD4 has been completed and the PWRGD masking time (equal to VID on the fly masking) is finished, a third cycle of the internal timer sets the PWRGD blanking (TD5). Figure 7. System Startup Sequence for VR11 Figure 8 shows typical startup waveforms for the ADP4100. Figure 8. Shows Typical Startup Waveforms for the ADP4100 Figure 8 typical startup waveforms: Channel 1: CSREF Channel 2: PWM1 Channel 3: Enable #### **Phase Detection** During startup, the number of operational phases and their phase relationship is determined by the internal circuitry that monitors the PWM outputs. Normally, the ADP4100 operates as a 6-Phase PWM controller. To operate as a 5–Phase Controller connect PWM6 to $V_{CC}$ . To operate as a 4–Phase Controller connect PWM5 and PWM6 to $V_{CC}$ . To operate as a 3–Phase Controller connect PWM4, PWM5 and PWM6 to $V_{CC}$ . To operate as a 2–Phase Controller connect PWM3, PWM4, PWM5 and PWM6 to $V_{CC}$ . To operate as a single phase controller connect PMW2, PWM3, PWM4, PWM5 and PWM6 to V<sub>CC</sub>. Prior to soft–start, while EN is high the PWM6, PWM5, PWM4 PWM3 and PWM2 pins sink approximately 100 $\mu A$ each. An internal comparator checks each pin's voltage vs. a threshold of 3.0 V. If the pin is tied to $V_{CC}$ , it is above the threshold. Otherwise, an internal current sink pulls the pin to GND, which is below the threshold. PWM1 is low during the phase detection interval that occurs during the first six clock cycles of TD2. After this time, if the remaining PWM outputs are not pulled to $V_{CC}$ , the 100 $\mu A$ current sink is removed, and they function as normal PWM outputs. If they are pulled to $V_{CC}$ , the 100 $\mu A$ current source is removed, and the outputs are put into a high impedance state. The PWM outputs are logic-level devices intended for driving fast response external gate drivers such as the ADP3121. Because each phase is monitored independently, operation approaching 100% duty cycle is possible. In addition, more than one output can be on at the same time to allow overlapping phases. #### **Master Clock Frequency** The clock frequency of the ADP4100 is set with an external resistor connected from the RT pin to ground. The frequency follows the graph in Figure 3. To determine the frequency per phase, the clock is divided by the number of phases in use. If all phases are in use, divide by 6. If 4 phases are in use then divide by 4. $$R_{T} = \frac{1}{n \times f_{sw} \times C_{r}} - R_{TO}$$ (eq. 1) Where: CT = 2.2 pF and RTO = 21 K ### **Output Voltage Differential Sensing** The ADP4100 combines differential sensing with a high accuracy VID DAC and reference, and a low offset error amplifier. This maintains a worst–case specification of $\pm 7~\text{mV}$ differential sensing error over its full operating output voltage and temperature range. The output voltage is sensed between the FB pin and FBRTN pin. FB is connected through a resistor, $R_B$ , to the regulation point, usually the remote sense pin of the microprocessor. FBRTN is connected directly to the remote sense ground point. The internal VID DAC and precision reference are referenced to FBRTN, which has a minimal current of $100~\mu A$ to allow accurate remote sensing. The internal error amplifier compares the output of the DAC to the FB pin to regulate the output voltage. #### **Output Current Sensing** The ADP4100 provides a dedicated Current-Sense Amplifier (CSA) to monitor the total output current for proper voltage positioning vs. load current, for the IMON output and for current-limit detection. Sensing the load current at the output gives the total real time current being delivered to the load, which is an inherently more accurate method than peak current detection or sampling the current across a sense element such as the low-side MOSFET. This amplifier can be configured several ways, depending on the objectives of the system, as follows: - Output inductor DCR sensing without a thermistor for lowest cost. - Output inductor DCR sensing with a thermistor for improved accuracy with tracking of inductor temperature. - Sense resistors for highest accuracy measurements. The positive input of the CSA is connected to the CSREF pin, which is connected to the average output voltage. The inputs to the amplifier are summed together through resistors from the sensing element, such as the switch node side of the output inductors, to the inverting input CSSUM. The feedback resistor between CSCOMP and CSSUM sets the gain of the amplifier and a filter capacitor is placed in parallel with this resistor. The gain of the amplifier is programmable by adjusting the feedback resistor. This difference signal is used internally to offset the VID DAC for voltage positioning. The difference between CSREF and CSCOMP is used as a differential input for the current–limit comparator. To provide the best accuracy for sensing current, the CSA is designed to have a low offset input voltage. Also, the sensing gain is determined by external resistors to make it extremely accurate. ### **Current-Limit Setpoint** The current limit threshold on the ADP4100 is programmed by a resistor between the $I_{LIMFS}$ pin and the CSCOMP pin. The $I_{LIMFS}$ current, $I_{ILIMFS}$ , is compared with an internal current reference of 22 $\mu A$ . If $I_{ILIMFS}$ exceeds 22 $\mu A$ then the output current has exceeded the limit and the current limit protection is tripped. $$I_{ILIMFS} = \frac{V_{ILIMFS} - V_{CSCOMP}}{R_{ILIMFS}}$$ (eq. 2) Where: $V_{ILIMFS} = V_{CSREF}$ $$I_{ILIMFS} = \frac{V_{CSREF} - V_{CSCOMP}}{R_{ILIMFS}}$$ (eq. 3) $$V_{CSREF} - V_{CSCOMP} = \frac{R_{CS}}{R_{PH}} \times R_{L} \times I_{LOAD}$$ Where: $R_L = DCR$ of the Inductor Assuming that: $$\frac{R_{CS}}{R_{PH}} \times R_{L} = 1 \text{ m}\Omega$$ (eq. 4) i.e. the external circuit is set up for a 1 m $\Omega$ Loadline then the $R_{II,IMFS}$ is calculated as follows: $$I_{ILIMFS} = \frac{1 \text{ m}\Omega \times I_{LOAD}}{R_{LIMITS}}$$ (eq. 5) Assuming we want a current limit of 150 A that means that $I_{LIMFS}$ must equal 22 $\mu A$ at that load. $$22 \,\mu\text{A} = \frac{1 \,\text{m}\Omega \times 150 \,\text{A}}{\text{R}_{\text{LIMITES}}} \tag{eq. 6}$$ Solving this equation for $R_{LIMITFS}$ we get 6.8 k $\Omega$ . Closest 1% resistor is 6.81 k $\Omega$ . #### Current-Limit, Short-Circuit and Latchoff Protection If the current limit is reached and TD5 has completed, an internal latchoff delay time will start, and the controller will shut down if the fault is not removed. This delay is four times longer than the delay time during the startup sequence. The current limit delay time only starts after the TD5 has completed. If there is a current limit during startup, the ADP4100 will go through TD1 to TD5, and then start the latchoff time. Because the controller continues to cycle the phases during the latchoff delay time, if the short is removed before the timer is complete, the controller can return to normal operation. The latchoff function can be reset by either removing and reapplying the supply voltage to the ADP4100, or by toggling the EN pin low for a short time. During startup when the output voltage is below 200 mV, a secondary current limit is active. This is necessary because the voltage swing of CSCOMP cannot go below ground. This secondary current limit limits the internal COMP voltage to the PWM comparators to 1.5 V. This limits the voltage drop across the low–side MOSFETs through the current balance circuitry. Typical overcurrent latchoff waveforms are shown in Figure 9). Figure 9. Overcurrent Latchoff Waveforms Channel 1: CSREF, Channel 2: COMP, Channel 3: PWM1 An inherent per phase current limit protects individual phases if one or more phases stops functioning because of a faulty component. This limit is based on the maximum normal mode COMP voltage. #### **Output Current Monitor** IMON is an analog output from the ADP4100 representing the total current being delivered to the load. It outputs an accurate current that is directly proportional to the current set by the ILIMFS resistor. $$I_{IMON} = 10 \times I_{SW} \times I_{LIMFS}$$ (eq. 7) The current is then run through a parallel RC connected from the $I_{MON}$ pin to the FBRTN pin to generate an accurately scaled and filtered voltage as per the VR11.1 specification. The size of the resistor is used to set the $I_{MON}$ scaling. The scaling is set such that $I_{MON} = 900 \text{ mV}$ at the TDC current of the processor. This means that the RIMON resistor should be chosen as follows. From the Current–Limit Setpoint paragraph we know the following: $$I_{ILIMFS} = \frac{1 \text{ m}\Omega \times I_{LOAD}}{R_{LIMFS}}$$ (eq. 8) $$I_{IMON} = 10 \times \frac{1 \text{ m}\Omega \times I_{LOAD}}{R_{LIMFS}}$$ For a 150 A current limit $R_{LIMFS} = 6.81 \text{ k}\Omega$ . Assuming the TDC = 135 A then $V_{MON}$ should equal 900 mV when $I_{LOAD} = 135 \text{ A}$ . When $I_{LOAD} = 135 \text{ A}$ , $I_{MON}$ equals: $$I_{MON} = 10 \times \frac{1 \text{ m}\Omega \times 135 \text{ A}}{6.81 \text{ k}\Omega} = 198 \mu\text{A} \tag{eq. 9}$$ $$V_{IMON} = 900 \text{ mV} = 198 \, \mu\text{A} \times R_{MON}$$ This gives a value of $4.54 \text{ k}\Omega$ for RMON. If the TDC and OCP limit for the processor have to be changed then it may be necessary to change the ILIMITFS resistor only. This is because the ILIMITFS resistor sets up both the current limit and also the current out of the IMON pin, as explained earlier. The I<sub>MON</sub> pin also includes an active clamp to limit the IMON voltage to 1.15 V MAX while maintaining accuracy at 900 mV full scale. #### **Active Impedance Control Mode** For controlling the dynamic output voltage droop as a function of output current, the CSA gain and load line programming can be scaled to be equal to the droop impedance of the regulator times the output current. This droop voltage is then used to set the input control voltage to the system. The droop voltage is subtracted from the DAC reference input voltage directly to tell the error amplifier where the output voltage should be. This allows enhanced feed–forward response. #### **Load Line Setting** For load line values greater than 1 m $\Omega$ , $R_{CSA}$ can be set equal to $R_O$ , and the LLSET pin can be directly connected to the CSCOMP pin. When the load line value needs to be less than 1 m $\Omega$ , two additional resistors are required. Figure 10 shows the placement of these resistors. Figure 10. Load Line Setting Resistors The two resistors $R_{LL1}$ and $R_{LL2}$ set up a divider between the CSCOMP pin and CSREF pin. This resistor divider is input into the LLSET pin to set the load line slope $R_O$ of the $V_R$ according to the following equation: $$R_{O} = \frac{R_{LL2}}{R_{LL1} + R_{LL2}} \times R_{CSA}$$ (eq. 10) The resistor values for $R_{LL1}$ and $R_{LL2}$ are limited by two factors. • The minimum value is based upon the loading of the CSCOMP pin. This pin's drive capability is 500 $\mu A$ and the majority of this should be allocated to the CSA feedback. If the current through $R_{LL1}$ and $R_{LL2}$ is limited to 10% of this (50 $\mu A$ ), the following limit can be placed for the minimum value for $R_{LL1}$ and $R_{LL2}$ : $$R_{LL1} + R_{LL2} \ge \frac{I_{LIM} \times R_{CSA}}{50 \times 10^{-6}}$$ (eq. 11) Here, I<sub>LIM</sub> is the current-limit current, which is the maximum signal level that the CSA responds to. The maximum value is based upon minimizing induced dc offset errors based on the bias current of the LLSET pin. To keep the induced dc error less than 1 mV, which makes this error statistically negligible, place the following limit of the parallel combination of R<sub>LL1</sub> and R<sub>LL2</sub>: It is best to select the resistor values to minimize their values to reduce the noise and parasitic susceptibility of the feedback path. $$\frac{R_{LL1} \times R_{LL2}}{R_{LL1} + R_{LL2}} \le \frac{1 \times 10^{-3}}{120 \times 10^{-9}} = 8.33 \text{ k}\Omega \tag{eq. 12}$$ By combining Equation 10 with Equation 12 and selecting minimum values for the resistors, the following equations result: $$R_{LL2} = \frac{I_{LIM} \times R_O}{50 \,\mu\text{A}} \tag{eq. 13}$$ $$R_{LL1} = \left(\frac{R_{CSA}}{R_0} - 1\right) \times R_{LL2}$$ (eq. 14) Therefore, both $R_{LL1}$ and $R_{LL2}$ need to be in parallel and less than 8.33 k $\Omega$ . Another useful feature for some VR applications is the ability to select different load lines. Figure 10 shows an optional MOSFET switch that allows this feature. Here, design for $R_{CSA} = R_{O(MAX)}$ (selected with $Q_{LL}$ on) and then use Equation 10 to set $R_O = R_{O(MIN)}$ (selected with $Q_{LL}$ off). For this design, $R_{CSA} = R_O = 1 \text{ m}\Omega$ . As a result, connect LLSET directly to CSCOMP; the $R_{LL1}$ . #### **Current Control Mode and Thermal Balance** The ADP4100 has individual inputs (SW1 to SW6) for each phase that are used for monitoring the current of each phase. This information is combined with an internal ramp to create a current balancing feedback system that has been optimized for initial current balance accuracy and dynamic thermal balancing during operation. This current balance information is independent of the average output current information used for positioning. The magnitude of the internal ramp can be set to optimize the transient response of the system. It also monitors the supply voltage for feed-forward control for changes in the supply. A resistor connected from the power input voltage to the RAMPADJ pin determines the slope of the internal PWM ramp. #### **Voltage Control Mode** A high gain, high bandwidth, voltage mode error amplifier is used for the voltage mode control loop. The control input voltage to the positive input is set via the VID logic according to the voltages listed in VID Code Table. The VID code is set using the VID Input pins. This voltage is also offset by the droop voltage for active positioning of the output voltage as a function of current, commonly known as active voltage positioning. The output of the amplifier is the COMP pin, which sets the termination voltage for the internal PWM ramps. The negative input (FB) is tied to the output sense location with Resistor $R_B$ and is used for sensing and controlling the output voltage at this point. A current source (equal to 16 $\mu$ A) from the FB pin flowing through $R_B$ is used for setting the no load offset voltage from the VID voltage. The no load voltage is negative with respect to the VID DAC for Intel CPU's. The value of R<sub>B</sub> can be found using the following equation: $$R_{B} = \frac{V_{VID} - V_{ONL}}{I_{FB}}$$ (eq. 15) #### **RAMPADJ Input Current** The resistor connected to the Rampadj pin sets the internal PWM ramp. The value for this resistor is chosen to provide the combination of thermal balance, stability and transient response. $$R_{R} = \frac{A_{R} \times L}{3 \times A_{D} \times R_{DS} \times C_{R}}$$ (eq. 16) Where $A_R$ is the internal ramp amplifier gain (= 0.5) $A_D$ is the current balancing amplifier gain (= 5) R<sub>DS</sub> is the total low side MOSFET on resistance $C_R$ is the internal ramp capacitor value (= 5pF). The internal ramp voltage can be calculated as follows: $$V_{R} = \frac{A_{R} \times (1 - D) \times V_{VID}}{R_{R} \times C_{R} \times f_{SW}}$$ (eq. 17) The size of the internal ramp can be made larger or smaller. If it is made larger, stability and noise rejection improves but the transient performance decreases. If the ramp is made smaller then the transient response improves however noise rejection and stability degrades. ### **COMP Pin Ramp** There is a ramp signal on the COMP signal, which is due to the droop voltage and the output voltage ramps. This ramp adds to the internal ramp to produce the following ramp signal at the PWM input. $$V_{RT} = \frac{V_{R}}{\left(1 - \frac{2 \times (1 - n \times D)}{n \times f_{SW} \times C_{X} \times R_{O}}\right)}$$ (eq. 18) Where Cx = bulk capacitance $R_O = Droop$ n = number of phases $f_{SW}$ = switching frequency per phase D = duty cycle $V_R$ = Internal Ramp Voltage (calculated in Rampadj section of this data sheet) This ramp voltage should be set to at least 0.5 V for noise immunity reasons. If it is less than 0.5 V then decrease the ramp resistor. #### **Dynamic VID** The ADP4100 has the ability to respond to dynamically changing VID inputs while the controller is running. This allows the output voltage to change while the supply is running and supplying current to the load. This is commonly referred to as Dynamic VID (DVID). A DVID can occur under either light or heavy load conditions. The processor signals the controller by changing the VID inputs in a single or multiple steps from the start code to the finish code. This change can be positive or negative. When a VID bit changes state, the ADP4100 detects the change and ignores the DAC inputs for a minimum of 200 ns. This time prevents a false code due to logic skew while the VID inputs are changing. Additionally, the first VID change initiates the PWRGD and CROWBAR blanking functions for a minimum of 100 µs to prevent a false PWRGD or CROWBAR event. Each VID change resets the internal timer. If a VID off code is detected the ADP4100 will wait for 5 $\mu$ sec to ensure that the code is correct before initiating a shutdown of the controller. #### **Enhanced Transients Mode** The ADP4100 incorporates enhanced transient response for both load step up and load release. For load step up it senses the output of the error amp to determine if a load step up has occurred and then sequences on the appropriate number of phases to ramp up the output current. For load release, it also senses the output of the error amp and uses the load release information to trigger the TRDET pin, which is then used to adjust the error amp feedback for optimal positioning. This is especially important during high frequency load steps. Additional information is used during load transients to ensure proper sequencing and balancing of phases during high frequency load steps as well as minimizing the stress on components such as the input filter and MOSFETs. #### **TRDET and Phase Shuffling** The ADP4100 senses the error amp output and triggers the TRDET pin when a load release takes place. The TRDET circuit, as shown in Figure 2, adjusts the feedback for optimal positioning especially during high frequency load steps. TRDET is also used to trigger phase shuffling. If repeated transients take place at the switching frequency then its possible for one phase to carry most of the currrent. To prevent this from happening the ADP4100 will shuffle the phases whenever a load release happens, i.e. it will randomize the phase sequence. #### **Reference Current** The IREF pin is used to set an internal current reference. This reference current sets I<sub>FB</sub> and I<sub>TTSENSE</sub>. A resistor to ground programs the current based on the 1.8 V output. $$I_{REF} = \frac{1.8 \text{ V}}{R_{IREF}}$$ (eq. 19) Typically, $R_{IREF}$ is set to 121 k $\Omega$ to program IREF = 15 $\mu A$ . The following currents are then equal to: $$I_{FB}=I_{REF}=15~\mu A$$ (eq. 20) $$I_{TTSENSE}=-8~(I_{IREF})=-120~\mu A$$ #### **Power Good Monitoring** The power good comparator monitors the output voltage via the CSREF pin. The PWRGD pin is an open-drain output whose high level (when connected to a pullup resistor) indicates that the output voltage is within the nominal limits specified in the specifications above based on the VID voltage setting. PWRGD goes low if the output voltage is outside of this specified range, if the VID DAC inputs are in no CPU mode, or whenever the EN pin is pulled low. PWRGD is blanked during a DVID event for a period of 100 µs to prevent false signals during the time the output is charging. The PWRGD circuitry also incorporates an initial turn-on delay time (TD5). Prior to the SS voltage reaching the programmed VID DAC voltage and the PWRGD masking time finishing, the PWRGD pin is held low. Once the SS circuit reaches the programmed DAC voltage, the internal timer operates. The range for the PWRGD comparator is +300 mV and -500 mV. #### **Power State Indicator** The $\overline{PSI}$ pin is an input used to determine the operating state of the load. If this input is pulled low, the load is in a low power state and the controller asserts the $\overline{ODN}$ pin low, which can be used to disable phases and maintain better efficiency at lighter loads. The sequencing into and out of low power operation is maintained to minimize output deviations as well as providing full power load transients immediately after exiting a low power state. The user can program if one or two phases are enabled during $\overline{PSI}$ using the PSI\_SET pin. If this pin is pulled low then 1 phase is enabled (always phase 1). If it is pulled high then two phases are enabled (phase 1 and phase 4 in a 6-phase or 5-phase system, phase 1 and phase 3 in a 4-phase system. Extreme care should be taken to ensure that $\overline{OD1}$ is connected to all phases enabled during $\overline{PSI}$ . **PSI** Set Table | # of Phases<br>Normally | PSI Set | Phases on During<br>PSI | |-------------------------|-------------|--------------------------| | 6 | High<br>Low | Phase 1 and 4<br>Phase 1 | | 5 | High<br>Low | Phase 1 and 4<br>Phase 1 | | 4 | High<br>Low | Phase 1 and 3<br>Phase 1 | | 3 | High<br>Low | Phase 1<br>Phase 1 | | 2 | High<br>Low | Phase 1<br>Phase 1 | | 1 | High<br>Low | Phase 1<br>Phase 1 | #### **Output Crowbar** As part of the protection for the load and output components of the supply, the PWM outputs are driven low (turning on the low–side MOSFETs) when the output voltage exceeds the upper crowbar threshold. This crowbar action stops once the output voltage falls below the release threshold of approximately 300 mV. The value for the crowbar limit follows the PWRGD high limit. Turning on the low-side MOSFETs pulls down the output as the reverse current builds up in the inductors. If the output overvoltage is due to a short in the high-side MOSFET, this action current-limits the input supply or blows its fuse, protecting the microprocessor from being destroyed. ### **Output Enable and UVLO** For the ADP4100 to begin switching, the input supply current to the controller must be higher than the UVLO threshold and the EN pin must be higher than its 0.8~V threshold. This initiates a system startup sequence. If either UVLO or EN is less than their respective thresholds, the ADP4100 is disabled. This holds the PWM outputs at ground and forces PWRGD, $\overline{\text{ODN}}$ and $\overline{\text{OD1}}$ signals low. In the application circuit (see Figure 2), the $\overline{OD1}$ pin should be connected to the $\overline{OD}$ inputs of the external drivers for the phases that are always on. The $\overline{ODN}$ pin should be connected to the $\overline{OD}$ inputs of the external drivers on the phases that are shutdown during low power operation. Grounding the driver $\overline{OD}$ inputs disables the drivers such that both DRVH and DRVL are grounded. This feature is important in preventing the discharge of the output capacitors when the controller is shut off. If the driver outputs are not disabled, a negative voltage can be generated during output due to the high current discharge of the output capacitors through the inductors. ### **Thermal Monitoring** The ADP4100 includes a thermal monitoring channel using a thermistor. The VR thermal monitoring circuits require an NTC thermistor to be placed from TTSENSE to GND. For best accuracy, the thermistors can be linearized using resistors. A fixed current of 8 times $I_{REF}$ (normally giving 120 $\mu A)$ is sourced out of the TTSENSE pin into the thermistor. The resulting voltage is compared with the VRHOT Threshold (0.81 V). When the meaured voltage goes below the threshold (i.e. using this thermistor and resistor combination, when the temperature has exceeded approximately 85 °C) the VRHOT signal asserts high. VRHOT is low when the temperature is below the limit (i.e. the volatge is higher than the threshold). Figure 11. TTSENSE Diagram #### **Shunt Resistor** The ADP4100 uses a shunt to generate 5.0 V from the 12 V supply range. A trade-off can be made between the power dissipated in the shunt resistor and the UVLO threshold. Figure 12 shows the typical resistor value needed to realize certain UVLO voltages. It also gives the maximum power dissipated in the shunt resistor for these UVLO voltages. Figure 12. Typical Shunt Resistor Value and Power Dissipation for Different UVLO Voltage The maximum power dissipated is calculated using Equation 21. $$P_{MAX} = \frac{\left(V_{IN(MAX)} - V_{CC(MIN)}\right)^{2}}{R_{SHIINT}}$$ (eq. 21) where: $V_{IN(MAX)}$ is the maximum voltage from the 12 V input supply (if the 12 V input supply is 12 V $\pm$ 5%, $V_{IN(MAX)}$ = 12.6 V; if the 12 V input supply is 12 V $\pm$ 10%, $V_{IN(MAX)}$ = 13.2 V). $V_{CC(MIN)}$ is the minimum $V_{CC}$ voltage of the ADP4100. This is specified as 4.7 V. R<sub>SHUNT</sub> is the shunt resistor value. The CECC standard specification for power rating in surface-mount resistors is: 0603 = 0.1 W, 0805 = 0.125 W, 1206 = 0.25 W. #### VCC3 The ADP4100 has an internal 3.3 V LDO to supply the internal circuits on the ADP4100. A 1 $\mu$ F X7R capacitor should be placed between this pin and AGND. This should not be loaded by an external circuitry. #### **Driver Connections** Each driver in the external circuit is connected to one PWM signal from the controller. The PWM signal controls when the driver turns on and off both the high and low side FFT's Each driver is also connected to either the $\overline{OD1}$ or $\overline{ODN}$ signal from the controller. This signal is used to disable the driver, i.e. both high side and low side FET's are disabled. Drivers are disabled when $\overline{OD}$ pins are low and switching when the $\overline{OD}$ pin is high. Phases which are enabled during PSI should be connected to $\overline{OD1}$ . Phases which are disabled during PSI should be connected to $\overline{ODN}$ . Extreme care should be taken to ensure that the controller configuration (set by the PSI\_Set pin) matches the $\overline{OD1}$ and $\overline{ODN}$ connections on the board. #### **VID Inputs** The ADP4100 has seven VID Input pins which are used to set the target output voltage. The VID codes are decoded using the following VR11.1 Table. An input voltage of less than 0.3 V is decoded as logic low. An input voltage of greater than 0.8 V is decoded as logic high. If the pins are left open then an internal pulldown will pull the pin low. | OUTPUT | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | |---------|------|------|------|------|------|------|------|------| | OFF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OFF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 1.60000 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | 1.59375 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | 1.58750 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 1.58125 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | 1.57500 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | 1.56875 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | 1.56250 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 1.55625 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | 1.55000 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | 1.54375 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | 1.53750 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | 1.53125 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | 1.52500 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | 1.51875 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | 1.51250 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | 1.50625 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | 1.50000 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | 1.49375 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | | 1.48750 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | 1.48125 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | | 1.47500 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | | 1.46875 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | | 1.46250 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | 1.45625 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | | 1.45000 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | | 1.44375 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | 1.43750 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | 1.43125 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | | 1.42500 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | | 1.41875 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | 1.41250 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | 1.40625 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | 1.40000 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | 1.39375 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | | 1.38750 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | 1.38125 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | | 1.37500 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | | 1.36875 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | | 1.36250 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | | 1.35625 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | | 1.35025 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | 1.34375 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | 1.33750 | | | | | | | | | | OUTPUT | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | |---------|------|------|------|------|------|------|------|------| | 1.32500 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | | 1.31875 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | 1.31250 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | 1.30625 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | 1.30000 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | 1.29375 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | 1.28750 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | | 1.28125 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | | 1.27500 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | 1.26875 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | | 1.26250 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | | 1.25625 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | | 1.25000 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | | 1.24375 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | | 1.23750 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | | 1.23125 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | | 1.22500 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | | 1.21875 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | 1.21250 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 1.20625 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | 1.20000 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | 1.19375 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | 1.18750 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | | 1.18125 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | 1.17500 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | | 1.16875 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | 1.16250 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | 1.15625 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | | 1.15000 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | 1.14375 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | | 1.13750 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | | 1.13125 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | | 1.12500 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | | 1.11875 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | 1.11250 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | 1.10625 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | | 1.10000 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | | 1.09375 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | | 1.08750 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | | 1.08125 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | 1.07500 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | 1.06875 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | | 1.06250 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | | 1.05625 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | | 1.05000 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | | 1.04375 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | | OUTPUT | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | |---------|------|------|------|------|------|------|------|------| | 1.03750 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | | 1.03125 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | | 1.02500 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | 1.01875 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 1.01250 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | 1.00625 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | | 1.00000 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | | 0.99375 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | 0.98750 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | | 0.98125 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | | 0.97500 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | 0.96875 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | | 0.96250 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | | 0.95625 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | | 0.95000 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | | 0.94375 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | | 0.93750 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | 0.93125 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | | 0.92500 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | | 0.91875 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | | 0.91250 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | 0.90625 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | | 0.90000 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | 0.89375 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | | 0.88750 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | 0.88125 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | | 0.87500 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | | 0.86875 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | 0.86250 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | 0.85625 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | | 0.85000 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | 0.84375 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | | 0.83750 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | 0.83125 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | 0.82500 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | 0.81875 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0.81250 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0.80625 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0.80000 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | 0.79375 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | 0.78750 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 0.78125 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | 0.77500 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | 0.76875 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | 0.76250 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 0.75625 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | OUTPUT | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | |---------|------|------|------|------|------|------|------|------| | 0.75000 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | 0.74375 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | 0.73750 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | 0.73125 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | 0.72500 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | 0.71875 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | 0.71250 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | 0.70625 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | 0.70000 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | 0.69375 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | | 0.68750 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | 0.68125 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | | 0.67500 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | | 0.66875 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | | 0.66250 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | 0.65625 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | | 0.65000 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | | 0.64375 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | 0.63750 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | 0.63125 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | | 0.62500 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | | 0.61875 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | 0.61250 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | 0.60625 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | 0.60000 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | 0.59375 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | | 0.58750 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | 0.58125 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | | 0.57500 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | | 0.56875 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | | 0.56250 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | | 0.55625 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | | 0.55000 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | 0.54375 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | 0.53750 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | 0.53125 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | | 0.52500 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | | 0.51875 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | 0.51250 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | 0.50625 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | 0.50000 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | OFF | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | OFF | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | **DATE 23 JAN 2009** ### В **D**1 **TOP VIEW** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSIONS: MILLIMETERS. 3. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM THE TERMINAL TIP. - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | 0.80 | 1.00 | | | | | A1 | 0.00 | 0.05 | | | | | А3 | 0.20 REF | | | | | | b | 0.18 | 0.30 | | | | | D | 7.00 BSC | | | | | | D1 | 6.75 BSC | | | | | | D2 | 4.95 | 5.25 | | | | | Е | 7.00 BSC | | | | | | E1 | 6.75 BSC | | | | | | E2 | 4.95 | 5.25 | | | | | е | 0.50 BSC | | | | | | Н | | 12° | | | | | K | 0.20 | | | | | | L | 0.30 | 0.50 | | | | | М | | 0.60 | | | | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON26683D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | LFCSP48, 7x7, 0.5P | | PAGE 1 OF 1 | | | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer p #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative