# 2.95V to 6V Input, 3A Output, 2MHz, Synchronous Step-Down Converter ## **General Description** The RT2101A is a high efficiency step-down converter and capable of delivering 3A output current over a wide input voltage range from 2.95V to 6V. The RT2101A provides accurate regulation for a variety of loads with $\pm 3\%$ accuracy. For reducing inductor size, it provides up to 2MHz switching frequency. The efficiency is maximized through the integrated $45 \text{m}\Omega$ MOSFETs and $550\mu\text{A}$ typical supply current. Under-voltage lockout voltage of the RT2101A is 2.7V, and it also provides external setting by a resistor network on the enable pin. The RT2101A provides protections such as inductor current limit under-voltage lockout and thermal shutdown. The over-temperature threshold is 145°C. The RT2101A is available in WQFN-16L 3x3 package. # **Marking Information** 72=YM DNN 72= : Product Code YMDNN : Date Code #### **Features** - AEC-Q100 Grade 2 Certification - Integrated 45mΩ MOSFETs - Input Range: 2.95V to 6V - Adjustable PWM Frequency: 700kHz to 2MHz - Output Current : 3A - 95% Efficiency - Adjustable Soft-Start - Power Good Indicator - Enable Control - Under-Voltage Lockout - Current Limit - Thermal Shutdown ## **Applications** - Low-Voltage, High-Density Power Systems - Distributed Power Systems - Point-of-Load Conversions # **Ordering Information** #### Note: Richtek products are: - ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. - ▶ Suitable for use in SnPb or Pb-free soldering processes. # **Simplified Application Circuit** Copyright ©2017 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. # Pin Configuration # **Functional Pin Description** | Pin No. | Pin Name | Pin Function | | | | |---------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | FIII NO. | riii ivaiiie | | | | | | 1, 2, 16 | VIN | Power input. | | | | | 3, 4,<br>17 (Exposed Pad) | GND | Power ground. The exposed pad must be soldered to a large PCB ar connected to GND for maximum power dissipation. | | | | | 5 | AGND | Analog ground. | | | | | 6 | FB | Feedback input. | | | | | 7 | COMP | Compensation node for converter stability. | | | | | 8 | RT/SYNC | Frequency setting and external synchronous. Clock input. | | | | | 9 | SS/TR | Soft-start and tracking. | | | | | 10 to 12 | SW | Switch node. Connect this pin to external L-C filter. | | | | | 13 | воот | Bootstrap supply for high-side gate driver. Connect a capacitor between the BOOT and SW pin. | | | | | 14 | PGOOD | Output of power good indicator. | | | | | 15 | EN | Chip enable. Externally pulled high to enable and pulled low to disable this chip. It is internally pulled up to high when the pin is floating. | | | | # **Functional Block Diagram** Copyright ©2017 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. ## **Operation** The RT2101A is a synchronous step-down DC-DC converter with two integrated power MOSFETs. It can deliver up to 3A output current from a 2.95V to 6V input supply. The RT2101A's current mode architecture allows the transient response to be optimized over a wider input voltage and load range. Cycle-by-cycle current limit provides protection against shorted outputs and soft-start eliminates input current surge during start-up. The RT2101A is synchronizable to an external clock with frequency ranging from 700kHz to 2MHz. The RT2101A is available in WQFN-16L 3x3 package. High-side MOSFET peak current is measured by internal sensing resistor. The Current Signal is where Slope Compensator works together with sensing voltage sensing resistor. The error amplifier adjusts COMP voltage by comparing the feedback signal ( $V_{FB}$ ) from the output voltage with the internal 0.827V reference. When the load current increases, it causes a drop in the feedback voltage relative to the reference, the COMP voltage then rises to allow higher inductor current to match the load current. #### **EN Comparator** The RT2101A is enable when EN pin is higher than 1.25V. It is disable when EN pin lower than 1.18V. There is an internal pull-high current source to charge the EN pin to high when the EN pin is floating. #### Oscillator (OSC) The internal oscillator that provides switching frequency from 700kHz to 2MHz. It is adjusted using an external timing resistor. It also can be synchronized by an external clock in the range between 700kHz and 2MHz from RT/SYNC pin. #### **PGOOD Comparator** When the feedback voltage ( $V_{FB}$ ) rises above 93% or falls below 107% of reference voltage the PGOOD open drain output will be high impedance. The PGOOD open drain output will be internally pulled low when the feedback voltage ( $V_{FB}$ ) falls below 88% or rises above 113% of reference voltage. #### Soft-Start (SS) An internal current source (2.2 $\mu$ A) charges an external capacitor to build the soft-start ramp voltage (V<sub>SS</sub>). The V<sub>FB</sub> voltage will track the V<sub>SS</sub> during soft-start interval. The Soft-Start setting capacitor (C<sub>SS</sub>) for the Soft-Start time (t<sub>SS</sub>) can be easily calculated by the following equation : $$C_{SS} (nF) = \frac{t_{SS} (ms) \times 2.2 (\mu A)}{0.827 (V)}$$ #### **Over-Temperature Protection (OTP)** The RT2101A implement an internal over-temperature protection. When junction temperature is higher than 145°C, it will stop switching. Until the junction temperature decreases below 125°C, the RT2101A will re-soft-start from initial condition. 3 #### **Absolute Maximum Ratings** (Note 1) | Supply Input Voltage, VIN | 0.3V to 7V | |-----------------------------------------------------------------------------|---------------------------------| | Switch Node Voltage, SW | $-1V$ to $(V_{IN} + 0.3V)$ | | <10ns | - −5V to (V <sub>IN</sub> + 5V) | | • BOOT to SW | - −0.3V to 7V | | • Other Pins | $-0.3V$ to $(V_{IN} + 0.3V)$ | | <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> | | | WQFN-16L 3x3 | - 2.128W | | Package Thermal Resistance (Note 2) | | | WQFN-16L 3x3, $\theta_{JA}$ | - 47°C/W | | WQFN-16L 3x3, $\theta_{JC}$ | - 7.5°C/W | | Junction Temperature | - 150°C | | Lead Temperature (Soldering, 10 sec.) | - 260°C | | Storage Temperature Range | - −65°C to 150°C | | • ESD Susceptibility (Note 3) | | | HBM (Human Body Model) | - 2kV | | | | | Recommended Operating Conditions (Note 4) | | • Supply Input Voltage ----- 2.95V to 6V • Junction Temperature Range ----- -40°C to 125°C • Ambient Temperature Range ----- -40°C t o 105°C ## **Electrical Characteristics** (V<sub>IN</sub> = 5V, C<sub>IN</sub> = $10\mu F$ , $T_A = -40^{\circ} C$ to $105^{\circ} C$ , unless otherwise specified) | Parameter | | Symbol | Test Conditions | Min | Тур | Max | Unit | | |-------------------------------------|------------|-------------------|---------------------------------------------|-------|-------|-------|------|--| | Input Power Supply | | | | | | | | | | Under-Voltage Lockout<br>Threshold | | Vuvlo | V <sub>IN</sub> rising | | 2.7 | 2.8 | V | | | Under-Voltage Lockout<br>Hysteresis | | $\Delta V_{UVLO}$ | | | 200 | | mV | | | Quiescent Current | | IQ | Active, V <sub>FB</sub> = 1V, not switching | | 550 | 830 | μА | | | Shutdown Current | | I <sub>SHDN</sub> | | | 2 | 5 | μΑ | | | Feedback Voltage | | | | | | | | | | Feedback Voltage | | V <sub>FB</sub> | | 0.806 | 0.827 | 0.847 | V | | | Enable | | | | | | | | | | EN Input Voltage<br>Threshold | Logic-High | VIH | Rising | | 1.25 | | V | | | | Logic-Low | VIL | Falling | | 1.18 | | | | | Input Current | | | V <sub>EN</sub> = V <sub>IH</sub> + 50mV | | -4.9 | | | | | | | | $V_{EN} = V_{IL} - 50mV$ | | -1.5 | | μΑ | | | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | |-------------------------------------------|------------------|------------------------------------------|------|------|------|-------------------|--| | | | PGOOD falling (Fault) | | 88 | | | | | Power Good Threshold | | PGOOD rising (Good) | | 93 | | %V <sub>REF</sub> | | | Voltage | | PGOOD rising (Fault) | | 113 | 1 | 70 V REF | | | | | PGOOD falling (Good) | | 107 | | | | | Switching Frequency Settin | g and Exte | rnal Synchronization (RT/SYNC pin | 1) | | | | | | 0 111 / 5 | | R <sub>RT</sub> = 180kΩ | 840 | 1000 | 1160 | kHz | | | Oscillator Frequency | | $R_{RT} = 60k\Omega$ | 1950 | 2200 | 2450 | KMZ | | | Switching Frequency Range in ExtSYNC Mode | fsync | | 700 | | 2000 | kHz | | | MOSFET | | | | | | | | | High-Side MOSFET<br>Resistance | | V <sub>BOOT</sub> – V <sub>SW</sub> = 5V | | 45 | 60 | mΩ | | | Low-Side MOSFET<br>Resistance | | | | 42 | 55 | mΩ | | | Current Limit | | | | | | | | | Current Limit Threshold | I <sub>LIM</sub> | | 4.2 | 7 | | Α | | | Over-Temperature Protection | | | | | | | | | Thermal Shutdown<br>Temperature | T <sub>SD</sub> | GBD (Note 5) | | 145 | | °C | | | Thermal Shutdown<br>Hysteresis | ΔT <sub>SD</sub> | GBD (Note 5) | | 20 | | °C | | - **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. - Note 2. $\theta_{JA}$ is measured at $T_A = 25^{\circ}C$ on a high effective thermal conductivity four-layer test board per JEDEC 51-7. $\theta_{JC}$ is measured at the exposed pad of the package. - Note 3. Devices are ESD sensitive. Handling precaution is recommended. - Note 4. The device is not guaranteed to function outside its operating conditions. - Note 5. Guarantee by Design . # **Typical Application Circuit** **Table 1. Recommended Component Selection** | V <sub>OUT</sub> (V) | <b>R1 (k</b> Ω) | <b>R2 (k</b> Ω) | R <sub>C</sub> (kΩ) | C <sub>C</sub> (nF) | <b>L (</b> μ <b>H)</b> | |----------------------|-----------------|-----------------|---------------------|---------------------|------------------------| | 1.2 | 4.3 | 10 | 11.8 | 1 | 1 to 1.5 | | 1.8 | 11.8 | 10 | 7.68 | 3.3 | 1 to 1.5 | | 2.5 | 20.4 | 10 | 10.7 | 2.2 | 1 to 2.2 | | 3.3 | 30 | 10 | 14 | 1.8 | 1 to 2.2 | # **Typical Operating Characteristics** Copyright ©2017 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. Copyright @2017 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. # **Application Information** The basic RT2101A application circuit is shown in Typical Application Circuit. External component selection is determined by the maximum load current and begins with the selection of the inductor value and operating frequency followed by C<sub>IN</sub> and C<sub>OUT</sub>. The switching frequency range from 700kHz to 2MHz. It is adjusted by using a resistor to ground on the RT/SYNC pin. #### **Output Voltage Setting** The resistive divider allows the FB pin to sense the output voltage as shown in Figure 1. Figure 1. Setting the Output Voltage The output voltage setting range is 0.827V to 3.6V and the set by an external resistive divider is according to the following equation: $$V_{OUT} = V_{FB} \left( 1 + \frac{R1}{R2} \right)$$ where V<sub>FB</sub> is the feedback reference voltage 0.827V (typ.). #### **Inductor Selection** For a given input and output voltage, the inductor value and operating frequency determine the ripple current. The ripple current $\Delta I_L$ increases with higher $V_{IN}$ and decreases with higher inductance: $$\Delta I_{L} = \left[ \frac{V_{OUT}}{f_{OSC} \times L} \right] \times \left[ 1 - \frac{V_{OUT}}{V_{IN}} \right]$$ Having a lower ripple current reduces the ESR losses in the output capacitors and the output voltage ripple. Highest efficiency operation is achieved at low frequency with small ripple current. This, however, requires a large inductor. A reasonable starting point for selecting the ripple current is $\Delta I_L = 0.4$ (IMAX). The largest ripple current occurs at the highest V<sub>IN</sub>. To guarantee that the ripple current stays below a specified maximum, the inductor value should be chosen according to the following equation: $$L = \left[\frac{V_{OUT}}{f_{OSC} \times \Delta I_{L(MAX)}}\right] \times \left[1 - \frac{V_{OUT}}{V_{IN(MAX)}}\right]$$ #### Input and Output Capacitors Selection The input capacitance, C<sub>IN</sub>, is needed to filter the trapezoidal current at the source of the top MOSFET. A low ESR input capacitor with larger ripple current rating should be used for the maximum RMS current. RMS current is given by: $$I_{RMS} = I_{OUT(MAX)} \frac{V_{OUT}}{V_{IN}} \sqrt{\frac{V_{IN}}{V_{OUT}}} - 1$$ This formula has a maximum at $V_{IN} = 2V_{OUT}$ , where $I_{RMS} =$ I<sub>OUT</sub> / 2. This simple worst case condition is commonly used for design because even significant deviations do not offer much relief. Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life, which makes it advisable to either further derate the capacitor or choose a capacitor rated at a higher temperature than required. Several capacitors may also be placed in parallel to meet size or height requirements in the design. The selection of C<sub>OUT</sub> is determined by the effective series resistance (ESR) that is required to minimize voltage ripple, load step transients, and the amount of bulk capacitance that is necessary to ensure that the control loop is stable. Loop stability can be examined by viewing the load transient response as described in a later section. The output ripple, $\Delta V_{OUT}$ , is determined by: $$\Delta V_{OUT} \le \Delta I_L \left[ ESR + \frac{1}{8f_{OSC}C_{OUT}} \right]$$ #### **Using Ceramic Input and Output Capacitors** Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at the input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input, V<sub>IN</sub>. At best, this ringing can couple with the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at V<sub>IN</sub> large enough to damage the part. #### **Thermal Considerations** For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula: $$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$ where T<sub>J(MAX)</sub> is the maximum junction temperature, T<sub>A</sub> is the ambient temperature, and $\theta_{JA}$ is the junction to ambient thermal resistance. For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance, $\theta_{JA}$ , is layout dependent. For WQFN-16L 3x3 package, the thermal resistance, $\theta_{JA}$ , is 47°C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at $T_A = 25$ °C can be calculated by the following formula: $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (47^{\circ}C/W) = 2.128W$ for WQFN-16L 3x3 package The maximum power dissipation depends on the operating ambient temperature for fixed T<sub>J(MAX)</sub> and thermal resistance, $\theta_{JA}$ . The derating curve in Figure 2 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation. Figure 2. Derating Curve of Maximum Power Dissipation #### **Layout Considerations** For the best performance of the RT2101A, the following guidelines must be strictly followed. - > The input capacitor should be placed as close as possible to the device pins (VIN and GND). - ▶ The RT/SYNC pin is sensitive. The RT resistor should be located as close as possible to the IC and minimal lengths of trace. - ▶ The SW node is with high frequency voltage swing. It should be kept at a small area. - ▶ Place the feedback components as close as possible to the IC and keep away from the noisy devices. - The GND and AGND should be connected to a strong ground plane for heat sinking and noise protection. DS2101A-04 May 2017 Figure 3. PCB Layout Guide ## **Outline Dimension** Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated. | Symbol | Dimensions I | n Millimeters | Dimensions In Inches | | | |--------|--------------|---------------|----------------------|-------|--| | | Min | Max | Min | Max | | | Α | 0.700 | 0.800 | 0.028 | 0.031 | | | A1 | 0.000 | 0.050 | 0.000 | 0.002 | | | А3 | 0.175 | 0.250 | 0.007 | 0.010 | | | b | 0.180 | 0.300 | 0.007 | 0.012 | | | D | 2.950 | 3.050 | 0.116 | 0.120 | | | D2 | 1.300 | 1.750 | 0.051 | 0.069 | | | Е | 2.950 | 3.050 | 0.116 | 0.120 | | | E2 | 1.300 | 1.750 | 0.051 | 0.069 | | | е | 0.5 | 500 | 0.0 | )20 | | | L | 0.350 | 0.450 | 0.014 | 0.018 | | W-Type 16L QFN 3x3 Package ### **Richtek Technology Corporation** 14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Richtek products are sold by description only. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.