## HCPL-260L/060L/263L/063L **High-Speed LVTTL-Compatible 3.3V Optocouplers** #### **Description** The Broadcom® HCPL-260L/060L/263L/063L are optically coupled gates that combine a GaAsP light-emitting diode and an integrated high gain photo detector. An enable input allows the detector to be strobed. The output of the detector IC is an open collector Schottky-clamped transistor. The internal shield provides a guaranteed common mode transient immunity specification of 15 kV/µs at 3.3V. This unique design provides maximum AC and DC circuit isolation while achieving LVTTL/LVCMOS compatibility. The optocoupler AC and DC operational parameters are guaranteed from -40°C to +85°C allowing trouble-free system performance. These optocouplers are suitable for high-speed logic interfacing, input/output buffering, as line receivers in environments that conventional line receivers cannot tolerate and are recommended for use in extremely high ground or induced noise environments. #### **Features** - 3.3V/5V dual-supply voltages - Low power consumption - 15 kV/µs minimum Common Mode Rejection (CMR) at $V_{CM} = 1000V$ - High speed: 15 MBd typical - LVTTL/LVCMOS compatible - Low input current capability: 5 mA - Guaranteed AC and DC performance over temperature: -40°C to +85°C - Available in 8-pin DIP, SOIC-8 - Strobable output (single-channel products only) - Safety approvals: UL, CSA, IEC/EN/DIN EN 60747-5-5 #### **Applications** - Isolated line receiver - Computer-peripheral interfaces - Microprocessor system interfaces - Digital isolation for A/D, D/A conversion - Switching power supply - Instrument input/output isolation - Ground loop elimination - Pulse transformer replacement - Field buses CAUTION! Take normal static precautions in handling and assembly of this component to prevent damage, degradation, or both that may be induced by ESD. The components featured in this data sheet are not to be used in military or aerospace applications or environments. #### **Functional Diagram** # Truth Table (Positive Logic) | LED | Enable | Output | |-----|--------|--------| | ON | Н | L | | OFF | Н | Н | | ON | L | Н | | OFF | L | Н | | ON | NC | L | | OFF | NC | Н | # Truth Table (Positive Logic) | LED | Output | |-----|--------| | ON | L | | OFF | Н | #### **Ordering Information** HCPL-xxxx is UL Recognized with 3750 Vrms for 1 minute per UL1577. | | Opt | tion | | | | Tape | UL 5000 | | | |-------------|-------------------|-----------------------|---------|------------------|--------------|-------------|-------------------------|----------------------------|---------------| | Part Number | RoHS<br>Compliant | Non-RoHS<br>Compliant | Package | Surface<br>Mount | Gull<br>Wing | and<br>Reel | Vrms/1 Minute<br>Rating | IEC/EN/DIN EN<br>60747-5-5 | Quantity | | HCPL-260L | -000E | No option | 300-mil | | | | | | 50 per tube | | | -300E | -300 | DIP-8 | Х | Χ | | | | 50 per tube | | | -500E | #500 | | Х | Χ | Х | | | 1000 per reel | | | -020E | -020 | | | | | Х | | 50 per tube | | | -320E | -320 | | Х | Х | | Х | | 50 per tube | | | -520E | -520 | | Х | Χ | Х | Х | | 1000 per reel | | | -060E | #060 | | | | | | Х | 50 per tube | | | -560E | #560 | | X | Χ | Х | | Х | 1000 per reel | | HCPL-263L | -000E | No option | 300-mil | | | | | | 50 per tube | | | -300E | #300 | DIP-8 | Х | Χ | | | | 50 per tube | | | -500E | #500 | | Х | Χ | Х | | | 1000 per reel | | | -020E | #020 | | | | | Х | | 50 per tube | | | -320E | -320 | | Х | Χ | | Х | | 50 per tube | | | -520E | #520 | | Х | Х | Х | Х | | 1000 per reel | | | -060E | -060 | | | | | | Х | 50 per tube | | | -560E | -560 | | Х | Χ | Х | | Х | 1000 per reel | | HCPL-060L | -000E | No option | SO-8 | Х | | | | | 100 per tube | | | -500E | #500 | | Х | | Х | | | 1500 per reel | | | -060E | #060 | | Х | | | | Х | 100 per tube | | | -560E | -560 | | Х | | Х | | Х | 1500 per reel | | HCPL-063L | -000E | No option | SO-8 | Х | | | | | 100 per tube | | | -500E | #500 | | Х | | Х | | | 1500 per reel | | | -060E | -060 | | Х | | | | Х | 100 per tube | | | -560E | -560 | | Х | | Χ | | X | 1500 per reel | To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry. Combination of Option 020 and Option 060 is not available. #### Example 1: HCPL-260L-560E to order product of 300-mil DIP Gull Wing Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval in RoHS compliant. #### Example 2: HCPL-263L to order product of 300-mil DIP package in tube packaging and non-RoHS compliant. Option data sheets are available. Contact your Broadcom o sales representative or authorized distributor for information. Remarks: The notation '#XXX' is used for existing products, while (new) products launched since July 15, 2001 and RoHS compliant option will use '-XXXE'. #### **Schematic** USE OF A 0.1 $\mu$ F BYPASS CAPACITOR CONNECTED BETWEEN PINS 5 AND 8 IS RECOMMENDED (SEE NOTE 5). ### **Package Outline Drawings** ### 8-Pin DIP Package DIMENSIONS IN MILLIMETERS (INCHES). \*MARKING CODE LETTER FOR OPTION NUMBERS "V" = OPTION 060 OPTION NUMBERS 300 AND 500 NOT MARKED. NOTE: FLOATING LEAD PROTRUSION IS 0.25 mm (10 mils) MAX. # 8-Pin DIP Package with Gull Wing Surface Mount in Option 500 (HCPL-260L, HCPL-263L) #### **Small Outline SO-8 Package** #### **Reflow Soldering Profile** Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non-halide flux should be used. #### **Regulatory Information** The HCPL-260L/060L/263L/063L have been approved by the following organizations. | UL | Approval under UL 1577, Component Recognition Program, File E55361. | |-------------------------|---------------------------------------------------------------------| | CSA | Approval under CSA Component Acceptance Notice #5, File CA 88324. | | IEC/EN/DIN EN 60747-5-5 | | ## **Insulation and Safety Related Specifications** | Parameter | Symbol | 8-Pin DIP<br>(300 Mil)<br>Value | SO-8 Value | Units | Conditions | |------------------------------------------------------|---------|---------------------------------|------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | Minimum External Air Gap (External Clearance) | L (101) | 7.1 | 4.9 | mm | Measured from input terminals to output terminals, shortest distance through air. | | Minimum External Tracking (External Creepage) | L (102) | 7.4 | 4.8 | mm | Measured from input terminals to output terminals, shortest distance path along body. | | Minimum Internal Plastic Gap<br>(Internal Clearance) | | 0.08 | 0.08 | mm | Through insulation distance, conductor to conductor, usually the direct distance between the photoemitter and photodetector inside the optocoupler cavity. | | Tracking Resistance (Comparative Tracking Index) | CTI | 200 | 200 | V | DIN IEC 112/VDE 0303 Part 1 | | Isolation Group | | Illa | Illa | | Material Group (DIN VDE 0110, 1/89, Table 1) | #### IEC/EN/DIN EN 60747-5-5 Insulation Characteristics<sup>a</sup> | Description | Symbol | PDIP<br>Option 060 | SO-8<br>Option 060 | Units | |--------------------------------------------------------------------------------------------------|------------------------|--------------------|--------------------|-------| | Installation classification per DIN VDE 0110, Table 1 | | | | | | For rated mains voltage ≤ 150 Vrms | | I-IV | I-IV | | | For rated mains voltage ≤ 300 Vrms | | I-IV | I-IV | | | For rated mains voltage ≤ 600 Vrms | | 1-111 | 1-111 | | | Climatic Classification | | 40/85/21 | 40/85/21 | | | Pollution Degree (DIN VDE 0110/39) | | 2 | 2 | | | Maximum Working Insulation Voltage | V <sub>IORM</sub> | 630 | 567 | Vpeak | | Input to Output Test Voltage, Method b <sup>a</sup> | VPR | 1181 | 1063 | Vpeak | | $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m$ =1s, Partial discharge < 5 pC | | | | | | Input to Output Test Voltage, Method a <sup>a</sup> | VPR | 1008 | 907 | Vpeak | | $V_{IOR}M \times 1.6 = V_{PR}$ , Type and Sample Test, $t_m$ =10s, Partial discharge < 5 pC | | | | | | Highest Allowable Overvoltage (Transient Overvoltage t <sub>ini</sub> = 60s) | VIOTM | 6000 | 6000 | Vpeak | | Safety-Limiting Values – maximum values allowed in the event of a failure. | I | | | | | Case Temperature | T <sub>S</sub> | 175 | 150 | °C | | Input Current | I <sub>S, INPUT</sub> | 230 | 150 | mA | | Output Power | P <sub>S, OUTPUT</sub> | 600 | 600 | mW | | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500V | R <sub>S</sub> | ≥ 10 <sup>9</sup> | ≥ 10 <sup>9</sup> | Ω | a. Refer to the front of the optocoupler section of the current catalog, under Product Safety Regulations section IEC/EN/DIN EN 60747-5-5, for a detailed description. **NOTE:** Isolation characteristics are guaranteed only within the safety maximum ratings which must be ensured by protective circuits in application. ### **Thermal Derating Curve Figures** ## Absolute Maximum Ratings (No Derating Required up to 85°C) | Parameter | Symbol | Package <sup>a</sup> | Min. | Max. | Units | Note | |--------------------------------------------------------------------------|-----------------|---------------------------------|------|-----------------------|-------|------| | Storage Temperature | T <sub>S</sub> | | -55 | 125 | °C | | | Operating Temperature | T <sub>A</sub> | | -40 | 85 | °C | | | Average Forward Input Current | I <sub>F</sub> | Single 8-Pin DIP<br>Single SO-8 | _ | 20 | mA | b | | | | Dual 8-Pin DIP<br>Dual SO-8 | _ | 15 | | c, d | | Reverse Input Voltage | $V_R$ | 8-Pin DIP, SO-8 | _ | 5 | V | С | | Input Power Dissipation | P <sub>I</sub> | | _ | 40 | mW | | | Supply Voltage (1 Minute Maximum) | V <sub>CC</sub> | | _ | 7 | V | | | Enable Input Voltage (Not to Exceed V <sub>CC</sub> by more than 500 mV) | V <sub>E</sub> | Single 8-Pin DIP<br>Single SO-8 | _ | V <sub>CC</sub> + 0.5 | V | | | Enable Input Current | Ι <sub>Ε</sub> | | _ | 5 | mA | | | Output Collector Current | Io | | _ | 50 | mA | С | | Output Collector Voltage | Vo | | _ | 7 | V | С | | Output Collector Power Dissipation | P <sub>O</sub> | Single 8-Pin DIP<br>Single SO-8 | _ | 85 | mW | | | | | Dual 8-Pin DIP<br>Dual SO-8 | _ | 60 | | c, e | - a. Ratings apply to all devices except otherwise noted in the Package column. - b. Peaking circuits may produce transient input currents up to 50 mA, 50-ns maximum pulse width, provided average current does not exceed 20 mA. - c. Each channel. - Peaking circuits may produce transient input currents up to 50 mA, 50-ns maximum pulse width, provided average current does not exceed - e. Derate linearly above +80°C free-air temperature at a rate of 2.7 mW/°C for the SOIC-8 package. ## **Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | |----------------------------------------------|------------------------------|------|-----------------|-----------| | Input Current, Low Level | I <sub>FL</sub> <sup>a</sup> | 0 | 250 | μA | | Input Current, High Level <sup>b</sup> | I <sub>FH</sub> <sup>c</sup> | 5 | 15 | mA | | Power Supply Voltage | V <sub>CC</sub> | 2.7 | 3.6 | V | | | | 4.5 | 5.5 | | | Low Level Enable Voltage | V <sub>EL</sub> | 0 | 0.8 | V | | High Level Enable Voltage | V <sub>EH</sub> | 2.0 | V <sub>CC</sub> | V | | Operating Temperature | T <sub>A</sub> | -40 | 85 | °C | | Fan Out (at $R_L = 1 k\Omega$ ) <sup>b</sup> | N | _ | 5 | TTL Loads | | Output Pull-up Resistor | R <sub>L</sub> | 330 | 4 k | Ω | a. The off condition can also be guaranteed by ensuring that $V_{\text{FL}} \leq 0.8 \text{V}.$ b. Each channel. c. The initial switching threshold is 5 mA or less. It is recommended that 6.3 mA to 10 mA be used for best performance and to permit at least a 20% LED degradation guardband. #### **Electrical Specifications** Over recommended operating conditions ( $T_A = -40^{\circ}\text{C}$ to +85°C, 2.7V $\leq$ V<sub>CC</sub> $\leq$ 3.6V), unless otherwise specified. All Typicals at V<sub>CC</sub> = 3.3V, $T_A = 25^{\circ}\text{C}$ . All enable test conditions apply to single-channel products only. **NOTE:** Bypassing of the power supply line is required, with a 0.1-µF ceramic disc capacitor adjacent to each optocoupler as illustrated in Figure 11. Total lead length between both ends of the capacitor and the isolator pins should not exceed 20 mm. | Parameter | Symbol | Device | Min. | Тур. | Max. | Units | Test Conditions | Figure | Note | |-------------------------------------|------------------------------|--------|------|------|-------------------|-------|-------------------------------------------------------------------------------------------------------------|--------|------| | High Level Output Current | I <sub>OH</sub> <sup>a</sup> | | _ | 4.5 | 50 | μA | $V_{CC} = 3.3V, V_E = 2.0V,$<br>$V_O = 3.3V, I_F = 250 \mu A$ | 1 | b, c | | Input Threshold Current | I <sub>TH</sub> | | _ | 3.0 | 5.0 | mA | V <sub>CC</sub> = 3.3V, V <sub>E</sub> = 2.0V,<br>V <sub>O</sub> = 0.6 V, I <sub>OL</sub> (Sinking) = 13 mA | 2 | С | | Low Level Output Voltage | V <sub>OL</sub> <sup>a</sup> | | _ | 0.35 | 0.6 | V | $V_{CC} = 3.3V$ , $V_{E} = 2.0V$ , $I_{F} = 5$ mA, $I_{OL}$ (Sinking) = 13 mA | 3 | С | | High Level Supply Current | I <sub>CCH</sub> | Single | _ | 4.7 | 7.0 | mA | $V_E = 0.5V, I_F = 0 \text{ mA}$ | | | | | | Dual | _ | 6.9 | 10.0 | | V <sub>CC</sub> = 3.3V | | | | Low Level Supply Current | I <sub>CCL</sub> | Single | _ | 7.0 | 10.0 | mA | $V_E = 0.5V, I_F = 10 \text{ mA}$ | | | | | | Dual | _ | 8.7 | 15.0 | | V <sub>CC</sub> = 3.3V | | | | High Level Enable Current | I <sub>EH</sub> | Single | _ | -0.5 | -1.2 | mA | $V_{CC} = 3.3V, V_{E} = 2.0V$ | | | | Low Level Enable Current | I <sub>EL</sub> a | Single | _ | -0.5 | -1.2 | mA | $V_{CC} = 3.3V, V_{E} = 0.5V$ | | | | High Level Enable Voltage | V <sub>EH</sub> | Single | 2.0 | _ | _ | V | | | С | | Low Level Enable Voltage | V <sub>EL</sub> | Single | _ | _ | 8.0 | V | | | | | Input Forward Voltage | $V_{F}$ | | 1.4 | 1.5 | 1.75 <sup>a</sup> | V | T <sub>A</sub> = 25°C, I <sub>F</sub> = 10 mA | 5 | b | | Input Reverse Breakdown<br>Voltage | BV <sub>R</sub> <sup>a</sup> | | 5 | _ | _ | V | I <sub>R</sub> = 10 μA | | b | | Input Diode Temperature Coefficient | $\Delta V_F / \Delta T_A$ | | _ | -1.6 | _ | mV°C | I <sub>F</sub> = 10 mA | | b | | Input Capacitance | C <sub>IN</sub> | | _ | 60 | _ | pF | f = 1 MHz, V <sub>F</sub> = 0V | | b | a. The JEDEC Registration specifies 0°C to +70°C. Broadcom specifies –40°C to +85°C. b. Each channel. c. No external pull-up is required for a high logic state on the enable input. If the V<sub>E</sub> pin is not used, tying V<sub>E</sub> to V<sub>CC</sub> will result in improved CMR performance. For single channel products only. See Application Information. ### **Electrical Specifications (DC)** Over recommended operating conditions ( $T_A = -40^{\circ}\text{C}$ to +85°C, 4.5V $\leq$ V<sub>CC</sub> $\leq$ 5.5V), unless otherwise specified. All typicals at V<sub>CC</sub> = 5V, $T_A = 25^{\circ}\text{C}$ . | Parameter | Symbol | Channel | Min. | Typ.a | Max. | Units | Test Conditions | Figure | Note | |-------------------------------------|---------------------------|---------|------|-------|------|-------|--------------------------------------------------------------|--------|------| | High Level Output Current | Іон | | _ | 5.5 | 100 | μA | $V_{CC}$ = 5.5V, $V_{O}$ = 5.5V, $I_{FL}$ = 250 $\mu$ A | 1 | b, c | | Input Threshold Current | I <sub>TH</sub> | Single | _ | 2.0 | 5.0 | mA | $V_{CC} = 5.5V, V_{O} = 0.6V,$ | 2 | С | | | | Dual | _ | 2.5 | _ | | I <sub>OL</sub> > 13 mA | | | | Low Level Output Voltage | V <sub>OL</sub> | | _ | 0.35 | 0.6 | V | $V_{CC}$ = 5.5V, $I_F$ = 5 mA,<br>$I_{OL}$ (Sinking) = 13 mA | 3 | С | | High Level Supply Current | Іссн | Single | _ | 7.0 | 10.0 | mA | $V_E = 0.5V, V_{CC} = 5.5V,$<br>$I_F = 0 \text{ mA}$ | | | | | | | | 6.5 | _ | | $V_E = V_{CC}, V_{CC} = 5.5V,$<br>$I_F = 0 \text{ mA}$ | | | | | | Dual | _ | 10.0 | 15.0 | | V <sub>CC</sub> = 5.5V, I <sub>F</sub> = 0 mA | | | | Low Level Supply Current | I <sub>CCL</sub> | Single | _ | 9.0 | 13.0 | mA | $V_E = 0.5V, V_{CC} = 5.5V,$<br>$I_F = 10 \text{ mA}$ | | | | | | | _ | 8.5 | _ | | $V_E = V_{CC}, V_{CC} = 5.5V,$<br>$I_F = 10 \text{ mA}$ | | | | | | Dual | _ | 13.0 | 21.0 | | V <sub>CC</sub> = 5.5V, I <sub>F</sub> = 10 mA | | | | High Level Enable Current | I <sub>EH</sub> | Single | | -0.7 | -1.6 | mA | $V_{CC} = 5.5V, V_{E} = 2.0V$ | | | | Low Level Enable Current | I <sub>EL</sub> | Single | _ | -0.9 | -1.6 | mA | $V_{CC} = 5.5V, V_{E} = 0.5V$ | | | | High Level Enable Voltage | V <sub>EH</sub> | Single | 2.0 | _ | _ | V | | | С | | Low Level Enable Voltage | V <sub>EL</sub> | Single | | _ | 0.8 | V | | | | | Input Forward Voltage | V <sub>F</sub> | | 1.4 | 1.5 | 1.75 | V | T <sub>A</sub> = 25°C, I <sub>F</sub> = 10 mA | | d | | | | | 1.3 | | 1.8 | V | I <sub>F</sub> =10 mA | | | | Input Reverse Breakdown<br>Voltage | BV <sub>R</sub> | | 5 | _ | _ | V | I <sub>R</sub> = 10 μA | | b | | Input Diode Temperature Coefficient | $\Delta V_F / \Delta T_A$ | | _ | -1.6 | _ | mV/°C | I <sub>F</sub> = 10 mA | | b | | Input Capacitance | C <sub>IN</sub> | | _ | 60 | _ | pF | f = 1 MHz, V <sub>F</sub> = 0V | | b | - a. The JEDEC Registration specifies 0°C to +70°C. Broadcom specifies –40°C to +85°C. - b. Each channel. - c. No external pull-up is required for a high logic state on the enable input. If the V<sub>E</sub> pin is not used, tying V<sub>E</sub> to V<sub>CC</sub> will result in improved CM<sub>R</sub> performance. For single-channel products only. See Application Information. - d. Bypassing of the power supply line is required, with a 0.1-µF ceramic disc capacitor adjacent to each optocoupler as illustrated in Figure 11. Total lead length between both ends of the capacitor and the isolator pins should not exceed 20 mm. #### **Switching Specifications** Over recommended operating conditions ( $T_A = -40^{\circ}\text{C}$ to +85°C, 2.7V $\leq$ V<sub>CC</sub> $\leq$ 3.6V), $I_F = 7.5$ mA, unless otherwise specified. All Typicals at $T_A = 25^{\circ}\text{C}$ , V<sub>CC</sub> = 3.3V. | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Figure | Note | |--------------------------------------------------------------------------|----------------------------------------|------|------|------|-------|------------------------------------------------------------------|--------|---------| | Propagation Delay Time to High Output Level | t <sub>PLH</sub> | _ | _ | 90 | ns | $R_L = 350\Omega$ , $C_L = 15 pF$ | 6, 7 | a, b, c | | Propagation Delay Time to Low Output Level | t <sub>PHL</sub> | _ | _ | 75 | ns | $R_L = 350\Omega$ , $C_L = 15 pF$ | | a, c, d | | Pulse Width Distortion | t <sub>PHL</sub> –<br>t <sub>PLH</sub> | _ | _ | 25 | ns | $R_L = 350\Omega$ , $C_L = 15 pF$ | 8 | c, e | | Propagation Delay Skew | t <sub>PSK</sub> | | | 40 | ns | $R_L = 350\Omega$ , $C_L = 15 pF$ | | c, e, f | | Output Rise Time (10% to 90%) | t <sub>r</sub> | _ | 45 | _ | ns | $R_L = 350\Omega$ , $C_L = 15 pF$ | | a, c | | Output Fall Time (90% to 10%) | t <sub>f</sub> | _ | 20 | _ | ns | $R_L = 350\Omega$ , $C_L = 15 pF$ | | a, c | | Propagation Delay Time of Enable from V <sub>EH</sub> to V <sub>EL</sub> | t <sub>ELH</sub> | _ | 45 | _ | ns | $R_L = 350\Omega$ , $C_L = 15$ pF, $V_{EL} = 0V$ , $V_{EH} = 3V$ | 9 | g | | Propagation Delay Time of Enable from V <sub>EL</sub> to V <sub>EH</sub> | t <sub>EHL</sub> | | 30 | 1 | ns | $R_L = 350\Omega$ , $C_L = 15$ pF, $V_{EL} = 0V$ , $V_{EH} = 3V$ | 9 | h | - a. Each channel. - b. The t<sub>PLH</sub> propagation delay is measured from the 3.75 mA point on the falling edge of the input pulse to the 1.5V point on the rising edge of the output pulse. - c. No external pull up is required for a high logic state on the enable input. If the VE pin is not used, tying V<sub>E</sub> to V<sub>CC</sub> will result in improved CM<sub>R</sub> performance. For single channel products only. See Application Information. - d. The t<sub>PHL</sub> propagation delay is measured from the 3.75 mA point on the rising edge of the input pulse to the 1.5V point on the falling edge of the output pulse. - e. See Figure 9 for measurement details. - f. t<sub>PSK</sub> is equal to the worst case difference in t<sub>PHL</sub>, t<sub>PLH</sub>, or both that will be seen between units at any given temperature and specified test conditions. - g. The t<sub>ELH</sub> enable propagation delay is measured from the 1.5V point on the falling edge of the enable input pulse to the 1.5V point on the rising edge of the output pulse. - h. The t<sub>EHL</sub> enable propagation delay is measured from the 1.5V point on the rising edge of the enable input pulse to the 1.5V point on the falling edge of the output pulse. #### **Switching Specifications (AC)** Over recommended operating conditions $T_A = -40^{\circ}\text{C}$ to 85°C, $4.5\text{V} \le \text{V}_{CC} \le 5.5\text{V}$ , $I_F = 7.5$ mA, unless otherwise specified. All Typicals at $V_{CC} = 5\text{V}$ , $T_A = 25^{\circ}\text{C}$ . | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Figure | Note | |------------------------------------------------|--------------------|------|------|------|-------|-----------------------------------------------------|--------|---------| | Propagation Delay Time to High | t <sub>PLH</sub> | 20 | 48 | 75 | ns | $T_A = 25^{\circ}C, R_L = 350\Omega,$ | 6, 7 | a, b c | | Output Level | | _ | _ | 100 | | C <sub>L</sub> = 15 pF | | , | | Propagation Delay Time to Low | t <sub>PHL</sub> | 25 | 50 | 75 | ns | $TA = 25$ °C, $R_L = 350Ω$ , | 6, 7 | a, c, d | | Output Level | | _ | _ | 100 | | C <sub>L</sub> = 15 pF | | | | Pulse Width Distortion | t <sub>PHL</sub> – | _ | 3.5 | 35 | ns | $R_L = 350\Omega$ , $C_L = 15 pF$ | 8 | c, e | | | t <sub>PLH</sub> | | | | | | | | | Propagation Delay Skew | T <sub>PSK</sub> | _ | _ | 40 | ns | $R_L = 350\Omega$ , $C_L = 15 pF$ | | c, e, f | | Output Rise Time (10% to 90%) | t <sub>r</sub> | _ | 24 | _ | ns | $R_L = 350\Omega$ , $C_L = 15 pF$ | | a, c | | Output Fall Time (10% to 90%) | t <sub>f</sub> | _ | 10 | _ | ns | $R_L = 350\Omega$ , $C_L = 15 pF$ | | a, c | | Propagation Delay Time of | t <sub>ELH</sub> | _ | 30 | _ | ns | $R_L = 350\Omega$ , $C_L = 15$ pF, $V_{EL} = 0V$ , | 9 | g | | Enable from V <sub>EH</sub> to V <sub>EL</sub> | | | | | | VEH =3 V | | | | Propagation Delay Time of | $t_{EHL}$ | _ | 20 | _ | ns | $R_L = 350\Omega$ , $C_L = 15 pF$ , $V_{EL} = 0V$ , | 9 | h | | Enable from V <sub>EL</sub> to V <sub>EH</sub> | | | | | | V <sub>EH</sub> =3V | | | - a. Each channel. - b. The t<sub>PLH</sub> propagation delay is measured from the 3.75 mA point on the falling edge of the input pulse to the 1.5V point on the rising edge of the output pulse. - c. No external pull-up is required for a high logic state on the enable input. If the V<sub>E</sub> pin is not used, tying V<sub>E</sub> to V<sub>CC</sub> will result in improved CM<sub>R</sub> performance. For single-channel products only. See Application Information. - d. The t<sub>PHL</sub> propagation delay is measured from the 3.75 mA point on the rising edge of the input pulse to the 1.5V point on the falling edge of the output pulse. - e. See test circuit for measurement details. - f. t<sub>PSK</sub> is equal to the worst case difference in t<sub>PHL</sub>, t<sub>PLH</sub>, or both that will be seen between units at any given temperature and specified test conditions. - g. The t<sub>ELH</sub> enable propagation delay is measured from the 1.5V point on the falling edge of the enable input pulse to the 1.5V point on the rising edge of the output pulse. - h. The t<sub>EHL</sub> enable propagation delay is measured from the 1.5V point on the rising edge of the enable input pulse to the 1.5V point on the falling edge of the output pulse. | Parameter | Symbol | Device | Min. | Тур. | Units | Test Conditions | Figure | Note | |-----------------------------------------------------|--------|--------------------------------------------------|------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------|--------|---------| | Output High Level Common<br>Mode Transient Immunity | CMH | HCPL-263L<br>HCPL-063L<br>HCPL-260L<br>HCPL-060L | 15 | 25 | kV/µs | $V_{CC}$ = 3.3V, $I_F$ = 0 mA, $V_{O(MIN)}$ = 2V, RL = 350 $\Omega$ , $T_A$ = 25°C, $V_{CM}$ = 1000V and $V_{CM}$ = 10V | 10 | a, b, c | | Output Low Level Common<br>Mode Transient Immunity | CML | HCPL-263L<br>HCPL-063L<br>HCPL-260L<br>HCPL-060L | 15 | 25 | kV/µs | $V_{CC}$ = 3.3V, $I_F$ = 7.5 mA, $V_{O(MAX)}$ = 0.8V, $R_L$ = 350 $\Omega$ , $T_A$ = 25°C, $V_{CM}$ = 1000V and $V_{CM}$ = 10V | 10 | b, c, d | | Output High Level Common<br>Mode Transient Immunity | CMH | HCPL-263L<br>HCPL-063L<br>HCPL-260L<br>HCPL-060L | 10 | 15 | kV/μs | $V_{CC}$ = 5V, $I_F$ = 0 mA,<br>$V_{O(MIN)}$ = 2V, $R_L$ = 350 $\Omega$ ,<br>$T_A$ = 25°C, $V_{CM}$ = 1000V | 10 | a, b, c | | Output Low Level Common<br>Mode Transient Immunity | CML | HCPL-263L<br>HCPL-063L<br>HCPL-260L<br>HCPL-060L | 10 | 15 | kV/μs | $V_{CC}$ = 5V, I <sub>F</sub> = 7.5 mA,<br>$V_{O(MAX)}$ = 0.8V, R <sub>L</sub> = 350 $\Omega$ ,<br>$T_{A}$ = 25°C, $V_{CM}$ = 1000V | 10 | b, c, d | a. $CM_H$ is the maximum tolerable rate of rise on the common mode voltage to assure that the output will remain in a high logic state (that is, $V_O > 2.0V$ ). - b. For sinusoidal voltages, (|dV\_{CM}| / dt)\_{max} = $\eta f_{CM}V_{CM}$ (p-p). - c. No external pull-up is required for a high logic state on the enable input. If the V<sub>E</sub> pin is not used, tying V<sub>E</sub> to V<sub>CC</sub> will result in improved CM<sub>R</sub> performance. For single-channel products only. See Application Information. - d. $CM_L$ is the maximum tolerable rate of fall of the common mode voltage to assure that the output will remain in a low logic state (that is, $V_O < 0.8V$ ). #### **Package Characteristics** All Typicals at $T_A = 25$ °C. | Parameter | Sym. | Package | Min. | Тур. | Max. | Units | Test Conditions | Figure | Note | |----------------------------------------------------------|-------------------------------|---------------------------------|------|------------------|------|-------|-------------------------------------------------------------------------|--------|---------| | Input-Output Insulation | I <sub>I-O</sub> <sup>a</sup> | Single 8-Pin DIP<br>Single SO-8 | _ | _ | 1 | μА | 45% RH, t = 5s,<br>V <sub>I-O</sub> = 3 kV DC,<br>T <sub>A</sub> = 25°C | | b, c | | Input-Output Momentary<br>Withstand Voltage <sup>d</sup> | V <sub>ISO</sub> | 8-Pin DIP<br>SO-8 | 3750 | _ | _ | Vrms | RH ≤ 50%, T <sub>A</sub> = 25°C,<br>t = 1 minute | | b, c | | Input-Output Resistance | R <sub>I-O</sub> | 8-Pin<br>SO-8 | _ | 10 <sup>12</sup> | _ | Ω | V <sub>I-O</sub> = 500 Vdc | | b, e, f | | Input-Output Capacitance | C <sub>I-O</sub> | 8-Pin DIP<br>SO-8 | _ | 0.6 | _ | pF | f = 1 MHz, T <sub>A</sub> = 25°C | | b, e, f | | Input-Input Insulation<br>Leakage Current | I <sub>I-I</sub> | Dual Channel | _ | 0.005 | _ | μA | RH $\leq$ 45%, t = 5s,<br>V <sub>I-I</sub> = 500V | | g | | Resistance (Input-Input) | R <sub>I-I</sub> | Dual Channel | _ | 10 <sup>11</sup> | _ | Ω | | | g | | Capacitance (Input-Input) | C <sub>I-I</sub> | Dual 8-Pin Dip | _ | 0.03 | _ | pG | f = 1 MHz | | g | | | | Dual SO-8 | | 0.25 | | | | | | - a. The JEDEC Registration specifies $0^{\circ}$ C to $+70^{\circ}$ C. Broadcom specifies $-40^{\circ}$ C to $+85^{\circ}$ C. - b. The device is considered a two-terminal device: pins 1, 2, 3, and 4 shorted together, and pins 5, 6, 7, and 8 shorted together. - c. In accordance with UL 1577, each optocoupler is proof tested by applying an insulation test voltage ≥ 4500 Vrms for 1 second (leakage detection current limit, I<sub>LO</sub> ≤ 5 µA). This test is performed before the 100% production test for partial discharge (Method b) shown in the IEC/EN/DIN EN 60747-5-5 Insulation Characteristics Table, if applicable. - d. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating, refer to the IEC/EN/DIN EN 60747-5-5 Insulation Characteristics Table (if applicable), your equipment level safety specification, or Broadcom Application Note 1074, Optocoupler Input-Output Endurance Voltage. - e. Each channel. - f. Measured between the LED anode and cathode shorted together and pins 5 through 8 shorted together. For dual-channel products only. - g. Measured between pins 1 and 2 shorted together, and pins 3 and 4 shorted together. For dual-channel products only. Figure 1: Typical High Level Output Current vs. Temperature Figure 2: Typical Output Voltage vs. Forward Input Current Figure 3: Typical Low Level Output Voltage vs. Temperature Figure 4: Typical Low Level Output Current vs. Temperature Figure 5: Typical Input Diode Forward Characteristic Figure 6: Test Circuit for t<sub>PHL</sub> and t<sub>PLH</sub> Figure 7: Typical Propagation Delay vs. Temperature Figure 8: Typical Pulse Width Distortion vs. Temperature Figure 9: Test Circuit for t<sub>EHL</sub> and t<sub>ELH</sub> Figure 10: Test Circuit for Common Mode Transient Immunity and Typical Waveforms Figure 11: Recommended Printed Circuit Board Layout Figure 12: Recommended LVTTL Interface Circuit \*DIODE D1 (1N916 OR EQUIVALENT) IS NOT REQUIRED FOR UNITS WITH OPEN COLLECTOR OUTPUT. ### **Application Information** # Common-Mode Rejection for HCPL-260L Families Figure 13 shows the recommended drive circuit for optimal common-mode rejection performance. Note the following two points: - The enable pin is tied to V<sub>CC</sub> rather than floating (this applies to single-channel parts only). - Two LED-current setting resistors are used instead of one. This is to balance I<sub>LED</sub> variation during commonmode transients. If the enable pin is left floating, it is possible for commonmode transients to couple to the enable pin, resulting in common-mode failure. This failure mechanism only occurs when the LED is on and the output is in the Low state. It is identified as occurring when the transient output voltage rises above 0.8V. Therefore, the enable pin should be connected to either $\rm V_{CC}$ or logic-level high for best commonmode performance with the output low (CMR $_{\rm L}$ ). This failure mechanism is only present in single-channel parts that have the enable function. Also, common-mode transients can capacitively couple from the LED anode (or cathode) to the output-side ground causing current to be shunted away from the LED (which can be bad if the LED is on) or conversely cause current to be injected into the LED (bad if the LED is meant to be off). Figure 14 shows the parasitic capacitances that exist between LED anode/cathode and output ground ( $C_{LA}$ and $C_{LC}$ ). Also shown in Figure 14 on the input side is an AC-equivalent circuit. For transients occurring when the LED is on, common-mode rejection (CMR $_{\rm L}$ , since the output is in the "low" state) depends upon the amount of LED current drive (I $_{\rm F}$ ). For conditions where I $_{\rm F}$ is close to the switching threshold (I $_{\rm TH}$ ), CMR $_{\rm L}$ also depends on the extent which I $_{\rm LP}$ and I $_{\rm LN}$ balance each other. In other words, any condition where common-mode transients cause a momentary decrease in I $_{\rm F}$ will cause common-mode failure for transients that are fast enough. Figure 13: Recommended Drive Circuit for High-CMR <sup>\*</sup> HIGHER CMR MAY BE OBTAINABLE BY CONNECTING PINS 1, 4 TO INPUT GROUND (GND1). Figure 14: AC Equivalent Circuit Likewise for common-mode transients that occur when the LED is off (that is, $CMR_H$ , since the output is "high"), if an imbalance between $I_{LP}$ and $I_{LN}$ results in a transient $I_F$ equal to or greater than the switching threshold of the optocoupler, the transient "signal" may cause the output to spike below 2V (which constitutes a $CMR_H$ failure). By using the circuit in Figure 13, good CMR can be achieved. The balanced $I_{LED}$ -setting resistors help equalize $I_{LP}$ and $I_{LN}$ to reduce the amount by which $I_{LED}$ is modulated from transient coupling through $C_{LA}$ and $C_{LC}$ . #### **CMR** with Other Drive Circuits CMR performance with drive circuits other than that shown in Figure 13 may be enhanced by following these guidelines: - Use of drive circuits where current is shunted from the LED in the LED "off" state (as shown in Figure 15 and Figure 16). This beneneficial for good CMR<sub>H</sub>. - Use of I<sub>FH</sub> > 3.5 mA. This is good for high CMR<sub>L</sub>. Figure 15 shows a circuit that can be used with any totempole-output TTL/LSTTL/HCMOS logic gate. The buffer PNP transistor allows the circuit to be used with logic devices that have low current-sinking capability. It also helps maintain the driving-gate power-supply current at a constant level to minimize ground shifting for other devices connected to the input-supply ground. Figure 15: TTL Interface Circuit When using an open-collector TTL or open-drain CMOS logic gate, the circuit in Figure 16 may be used. When using a CMOS gate to drive the optocoupler, the circuit shown in Figure 17 may be used. The diode in parallel with the $R_{\mbox{\scriptsize LED}}$ speeds the turn-off of the optocoupler LED. Figure 16: TTL Open-Collector/Open-Drain Gate Drive Circuit Figure 17: CMOS Gate Drive Circuit Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, and the A logo are among the trademarks of Broadcom and/or its affiliates in the United States, certain other countries, and/or the EU. Copyright © 2014–2021 Broadcom. All Rights Reserved. The term "Broadcom" refers to Broadcom Inc. and/or its subsidiaries. For more information, please visit www.broadcom.com. Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.