



Click here to ask an associate for production status of specific part numbers.

# 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors



#### **General Description**

The MAX77874 is a quad-phase, high-current, step-down buck regulator for CPU and GPU multicore processors. Proprietary IP provides industry-leading transient response, output voltage accuracy, high efficiency, and miniature PCB footprint.

The output voltage is I<sup>2</sup>C programmable from 0.25V to 1.30V in 5mV steps. Output current capability is 16A. Rotational phase spreading ensures high efficiency and low ripple at light loads with seamless operation across all varying loads. Turbo skip mode combines the same transient response of forced-PWM mode with light load efficiency similar to Skip mode. Soft-start and DVS ramp rates are I<sup>2</sup>C programmable and controlled through dedicated logic inputs.

The MAX77874 is offered in a 48-bump, 0.35mm pitch WLP array and is specified over the -40°C to +85°C temperature range.

<u>Ordering Information</u> appears and <u>Benefits and Features</u> continued at end of data sheet.

#### **Applications**

- Smartphones, Tablets, Ultrabooks
- DSLR, Mirrorless, Action Cameras
- Gaming, Drones, Robots, Virtual Reality
- Al, Machine Vision, Embedded Microprocessors

#### **Benefits and Features**

- Operating Range
  - V<sub>IN</sub>: 2.7V to 4.8V
  - V<sub>OUT</sub>: 0.25V to 1.30V in 5mV Steps
  - I<sub>OUT</sub>: Up to 16A
- Fast Load-Transient Response
  - 25mV Droop in FPWM and Turbo-Skip Modes
  - 40mV Droop in Skip Mode
  - Conditions: 3.7V<sub>IN</sub>, 0.9V<sub>OUT</sub>, 200mA to 9.2A
- Tight V<sub>OUT</sub> Accuracy
  - 0.28% (max) Initial Accuracy at 0.9VOUT
  - 1.5% (max) Over Line/Temperature
  - 3mV<sub>P-P</sub> (typ) Ripple at All Loads



#### Simplified Block Diagram for 16A Multiphase Buck for Multicore Processors

19-8692; Rev 1; 9/21

© 2021 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. One Analog Way, Wilmington, MA 01887 U.S.A. | Tel: 781.329.4700 | © 2021 Analog Devices, Inc. All rights reserved.

## 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### TABLE OF CONTENTS

| General Description                                         |
|-------------------------------------------------------------|
| Applications                                                |
| Benefits and Features                                       |
| Simplified Block Diagram                                    |
| 16A Quad-Phase Core Buck for High-Performance Processors    |
| Absolute Maximum Ratings                                    |
| Package Information                                         |
| WLP                                                         |
| Electrical Characteristics                                  |
| Electrical Characteristics - Quad Phase Core Buck Regulator |
| Electrical Characteristics - I <sup>2</sup> C               |
| Typical Operating Characteristics                           |
| Pin Configuration                                           |
| Pin Description                                             |
| Pin Description                                             |
| Functional Diagram                                          |
| Block Diagram and Simplified Schematic                      |
| Detailed Description - Quad Phase Core Buck Regulator       |
| Control Scheme                                              |
| Skip, Turbo Skip, and Forced PWM                            |
| Rotational Phase Spreading                                  |
| Enhanced Transient Response                                 |
| Enable and Soft-Start                                       |
| Disable and Active Discharge                                |
| Full Shutdown                                               |
| Output Voltage Selection                                    |
| Dynamic Voltage Scaling (DVS)                               |
| DVS Functionality                                           |
| DVS and Current Limit                                       |
| Interrupt Events                                            |
| Power OK                                                    |
| Thermal Warnings                                            |
| Thermal Shutdown                                            |
| Internal Compensation                                       |
| Trim Options                                                |

# 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

| TABLE OF CONTENTS (CONTINUED)                             |
|-----------------------------------------------------------|
| Detailed Description - I <sup>2</sup> C                   |
| General Description                                       |
| Features                                                  |
| I <sup>2</sup> C System Configuration                     |
| I <sup>2</sup> C Interface Power                          |
| I <sup>2</sup> C Data Transfer                            |
| I <sup>2</sup> C Start and Stop Conditions                |
| I <sup>2</sup> C Acknowledge Bit                          |
| I <sup>2</sup> C Slave Address                            |
| I <sup>2</sup> C Clock Stretching                         |
| I <sup>2</sup> C General Call Address                     |
| I <sup>2</sup> C Device ID                                |
| I <sup>2</sup> C Communication Speed                      |
| I <sup>2</sup> C Communication Protocols                  |
| Writing to a Single Register                              |
| Writing Multiple Bytes to Sequential Registers            |
| Reading from a Single Register                            |
| Reading from Sequential Registers                         |
| Engaging HS-mode for operation up to 3.4MHz               |
| Detailed Description - Registers                          |
| Top-Level Registers                                       |
| I <sup>2</sup> C Slave Addresses                          |
| Top-Level Register Map                                    |
| Buck Regulator Registers                                  |
| I <sup>2</sup> C Slave Addresses                          |
| Buck I <sup>2</sup> C Register Map                        |
| Register Reset                                            |
| Applications Information - Quad Phase Core Buck Regulator |
| External Components                                       |
| Input Capacitor Selection                                 |
| Local Output Capacitor Selection                          |
| Remote Output Capacitor Selection                         |
| Bias Capacitor Selection                                  |
| Inductor Selection                                        |
| PCB Layout Considerations                                 |
| Typical Application Circuits                              |
| Ordering Information                                      |

### .

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### LIST OF FIGURES

| Figure 1. DVS Functionality                                                                               | 1 |
|-----------------------------------------------------------------------------------------------------------|---|
| Figure 2. I <sup>2</sup> C Simplified Block Diagram                                                       | 3 |
| Figure 3. I <sup>2</sup> C System Configuration                                                           | 3 |
| Figure 4. I <sup>2</sup> C Start and Stop Conditions                                                      | 4 |
| Figure 5. Acknowledge Bit                                                                                 | 4 |
| Figure 6. Example I <sup>2</sup> C Slave Address                                                          | 5 |
| Figure 7. Writing to a Single Register with the Write Byte Protocol                                       | 6 |
| Figure 8. Writing to Sequential Registers X to N 2                                                        | 7 |
| Figure 9. Reading from a Single Register with the Read Byte Protocol                                      | 8 |
| Figure 10. Reading Continuously from Sequential Registers X to N                                          | 8 |
| Figure 11. Engaging HS Mode                                                                               | 9 |
| Figure 12. Typical Applications Circuit to Power a Multicore CPU/GPU Processor Up to 16A with MAX77874 30 | 6 |

### LIST OF TABLES

| ble 1. I <sup>2</sup> C Slave Address Options |
|-----------------------------------------------|
|-----------------------------------------------|

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### **Absolute Maximum Ratings**

| PG , AGND , SNS- to AGND0.3V to +0.3V                        | V <sub>PP</sub> to AGND0.3V to +8V       |
|--------------------------------------------------------------|------------------------------------------|
| EN, DVS, SDA, SCL, IRQ to AGND0.3V to V <sub>IO</sub> + 0.3V | LX_ Current (Note 1)4.3A <sub>RMS</sub>  |
| IN_, LX_ to PG0.3V to +5.5V                                  | Operating Temperature Range40°C to +85°C |
| V <sub>DD_ANA</sub> to AGND0.3V to +1.85V                    | Junction Temperature+150°C               |
| SNS+ to AGND0.3V to V <sub>CC</sub> + 0.3V                   | Storage Temperature Range65°C to +150°C  |
| V <sub>DD DIG</sub> to AGND0.3V to +1.85V                    | Soldering Temperature (reflow)+260°C     |
| V <sub>CC</sub> , V <sub>IO</sub> to AGND0.3V to +5.5V       |                                          |

Note 1: LX\_ has internal clamping diodes to PG\_ and IN\_. Applications that forward bias these diodes should take care not to exceed the power dissipation limits of the device.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### WLP

| Package Code                          | W482B2+1                       |  |  |  |  |
|---------------------------------------|--------------------------------|--|--|--|--|
| Outline Number                        | 21-0784                        |  |  |  |  |
| Land Pattern Number                   | Refer to Application Note 1891 |  |  |  |  |
| Thermal Resistance, Four-Layer Board: |                                |  |  |  |  |
| Junction to Ambient $(\theta_{JA})$   | 57°C/W                         |  |  |  |  |
| Junction to Case (θ <sub>JC</sub> )   |                                |  |  |  |  |

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

#### **Electrical Characteristics**

 $(V_{IN} = 3.7V, V_{IO} = 1.8V, V_{OUT} = 0.9V, C_{VDD_ANA} = 1\mu F, C_{VDD_DIG} = 1\mu F, C_{VCC} = 1\mu F, T_A = -40^{\circ}C$  to +85°C, typical values at T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                                            | SYMBOL              | CONDITIONS                                                                              | MIN | TYP | MAX | UNITS |  |  |  |
|------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|-------|--|--|--|
| Power Supplies                                       | Power Supplies      |                                                                                         |     |     |     |       |  |  |  |
| V <sub>CC</sub> Falling UVLO<br>Threshold            | V <sub>UVLO_F</sub> |                                                                                         | 2.5 | 2.6 | 2.7 | V     |  |  |  |
| V <sub>CC</sub> Rising UVLO<br>Threshold             | V <sub>UVLO_R</sub> |                                                                                         | 2.7 | 2.8 | 2.9 | V     |  |  |  |
| V <sub>CC</sub> Falling UVLO<br>Threshold Delay Time | <sup>t</sup> UVLO_F | V <sub>CC</sub> falling, 20mV overdrive                                                 |     | 20  |     | μs    |  |  |  |
| V <sub>CC</sub> Operating Voltage<br>Range           | V <sub>CC</sub>     |                                                                                         | 2.7 |     | 4.8 | V     |  |  |  |
| Shutdown Supply<br>Current                           | ISHDN               | BUCK0EN[0] = 0, $V_{IO}$ = 0V,<br>$V_{IN} = V_{CC} = V_{PP}$ = 4.8V, $T_A$ = +25°C      |     | 0.2 | 5   | μA    |  |  |  |
| Shutdown Supply<br>Current (Note 1)                  | I <sub>SHDN</sub>   | BUCK0EN[0] = 0, $V_{VIO}$ = 0V,<br>$V_{IN}$ = $V_{CC}$ = $V_{PP}$ = 4.8V, $T_A$ = +85°C |     | 1   |     | μΑ    |  |  |  |

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### **Electrical Characteristics (continued)**

 $(V_{IN} = 3.7V, V_{IO} = 1.8V, V_{OUT} = 0.9V, C_{VDD}ANA = 1\mu$ F,  $C_{VDD}DIG = 1\mu$ F,  $C_{VCC} = 1\mu$ F,  $T_A = -40^{\circ}$ C to +85°C, typical values at  $T_A = +25^{\circ}$ C, unless otherwise noted.) (Note 1)

| PARAMETER                                                  | SYMBOL                                                  | CONDITIONS                                                                                                                                                     | MIN                      | TYP   | MAX                      | UNITS |
|------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------|--------------------------|-------|
| Disable Supply Current                                     | IDISABLE                                                | BUCK0EN[0] = 0, $V_{IO}$ = 1.8V,<br>$V_{IN} = V_{CC} = V_{PP}$ = 4.8V, $T_A$ = +25°C                                                                           |                          | 14    | 30                       | μA    |
| Disable Supply Current<br>(Note 1)                         | IDISABLE                                                | BUCK0EN[0] = 0, $V_{IO}$ = 1.8V,<br>$V_{IN} = V_{CC} = V_{PP}$ = 4.8V, $T_A$ = +85°C                                                                           |                          | 25    |                          | μA    |
| Skip Mode Quiescent<br>Supply Curernt                      | I <sub>Q,SKIP</sub>                                     | BUCK0EN[0] = 1, TURBO[0] = 0,<br>FPWMEN[0] = 0, V <sub>OUT</sub> = 0.9V, no load, no<br>switching, includes current through SNS+<br>and SNS- internal dividers |                          | 275   | 550                      | μA    |
| Turbo Skip Mode<br>Quiescent Supply<br>Current             | I <sub>Q,TURBOSKIP</sub>                                | BUCK0EN[0] = 1, TURBO[0] = 1,<br>FPWMEN[0] = 0, V <sub>OUT</sub> = 0.9V, no load, no<br>switching, includes current through SNS+<br>and SNS- internal dividers |                          | 475   | 900                      | μA    |
| V <sub>PP</sub> Input Current                              | h (nn                                                   | $V_{PP} = V_{CC}, T_A = +25^{\circ}C$                                                                                                                          |                          | 0.03  | 1                        | μA    |
| vpp input Current                                          | I <sub>VPP</sub>                                        | $V_{PP} = V_{CC}$ , $T_A = -40^{\circ}C$ to +85°C                                                                                                              |                          | 0.1   |                          | μA    |
| V <sub>IO</sub> Input Voltage Range                        | V <sub>IO</sub>                                         |                                                                                                                                                                | 1.65                     | 1.8   | 4.8                      | V     |
| V <sub>IO</sub> Static Supply<br>Current                   | IVIO,STATIC                                             | f <sub>SCL</sub> = f <sub>SDA</sub> = 0Hz, SCL and SDA pulled<br>high, EN = GND, BUCK0EN[0] = 0,<br>ENPD_EN[0] = 0                                             |                          | 0.2   | 1                        | μA    |
| V <sub>IO</sub> Dynamic Supply<br>Current                  | I <sub>VIO,DYN</sub>                                    | f <sub>SCL</sub> = f <sub>SDA</sub> = 1MHz                                                                                                                     |                          | 10    |                          | μA    |
| V <sub>CC</sub> Dynamic Supply<br>Current                  | Icc                                                     | f <sub>SCL</sub> = f <sub>SDA</sub> = 1MHz                                                                                                                     |                          | 30    |                          | μA    |
| $v_{DD\_DIG} \text{ and } v_{DD\_ANA}$                     | Supplies                                                |                                                                                                                                                                |                          |       |                          |       |
| V <sub>DD_DIG</sub> Output Voltage                         | V <sub>DD_DIG</sub>                                     |                                                                                                                                                                |                          | 1.575 |                          | V     |
| V <sub>DD_ANA</sub> Output<br>Voltage                      | V <sub>DD_ANA</sub>                                     |                                                                                                                                                                |                          | 1.575 |                          | V     |
| V <sub>DD_ANA</sub> and V <sub>DD_DIG</sub><br>Enable Time | <sup>t</sup> CE                                         | $V_{DD\_ANA}$ and $V_{DD\_DIG}$ ready time from $V_{CC}$ rising edge                                                                                           |                          | 200   |                          | μs    |
| GPIO/I/O Logic Pins                                        |                                                         |                                                                                                                                                                |                          |       |                          |       |
| EN Pulldown<br>Resistance                                  | R <sub>PD,EN</sub>                                      |                                                                                                                                                                | 200                      | 400   | 800                      | kΩ    |
| EN, DVS Input Logic<br>High Threshold                      | V <sub>IH,EN</sub> V <sub>IH,DVS</sub>                  |                                                                                                                                                                | 0.7 x<br>V <sub>IO</sub> |       |                          | V     |
| EN, DVS Input Logic<br>Low Threshold                       | V <sub>IL,EN</sub> VIL,DVS                              |                                                                                                                                                                |                          |       | 0.3 x<br>V <sub>IO</sub> | V     |
| EN, DVS, IRQ Logic                                         | I <sub>LK,EN</sub> I <sub>LK,DVS</sub> I <sub>LK,</sub> | V <sub>IO</sub> = 1.8V, T <sub>A</sub> = +25°C                                                                                                                 | -1                       |       | +1                       |       |
| Input Leakage Current                                      | ĪRQ                                                     | $V_{IO}$ = 1.8V, $T_A$ = -40°C to +85°C                                                                                                                        |                          | 0.1   |                          | μA    |
| POK Threshold Falling                                      |                                                         | V <sub>OUT</sub> = 0.9V                                                                                                                                        | 607.5                    | 675   | 741.5                    | mV    |
| POK Threshold Rising                                       |                                                         | V <sub>OUT</sub> = 0.9V                                                                                                                                        | 648                      | 720   | 792                      | mV    |
| POK Threshold<br>Hysteresis                                |                                                         | V <sub>OUT</sub> = 0.9V                                                                                                                                        | 39                       | 46    | 52                       | mV    |
| IRQ Output Voltage Low                                     | V <sub>OL,</sub> IRQ                                    | I <sub>SINK</sub> = 10mA                                                                                                                                       |                          | 0.2   | 0.4                      | V     |

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### **Electrical Characteristics (continued)**

 $(V_{IN} = 3.7V, V_{IO} = 1.8V, V_{OUT} = 0.9V, C_{VDD_ANA} = 1\mu F, C_{VDD_DIG} = 1\mu F, C_{VCC} = 1\mu F, T_A = -40^{\circ}C$  to +85°C, typical values at T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                       | SYMBOL             | CONDITIONS                             | MIN | TYP  | MAX | UNITS |
|---------------------------------|--------------------|----------------------------------------|-----|------|-----|-------|
| Thermal Monitors                |                    |                                        |     |      |     |       |
| Thermal Alarm 1                 | T <sub>J120</sub>  | T <sub>J</sub> rising, 5°C hysteresis  |     | +120 |     | °C    |
| Thermal Alarm 2                 | T <sub>J140</sub>  | T <sub>J</sub> rising, 5°C hysteresis  |     | +140 |     | °C    |
| Thermal Shutdown<br>Temperature | T <sub>JSHDN</sub> | T <sub>J</sub> rising, 15°C hysteresis |     | +165 |     | °C    |

#### **Electrical Characteristics—Quad Phase Core Buck Regulator**

 $(V_{IN} = 3.7V, V_{IO} = 1.8V, V_{OUT} = 0.9V, C_{VDD_ANA} = 1\mu F, C_{VDD_DIG} = 1\mu F, C_{VCC} = 1\mu F, T_A = -40^{\circ}C$  to +85°C, typical values at T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                                       | SYMBOL               | CONDITIONS                                                                                          | MIN   | TYP   | MAX   | UNITS |
|-------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Output Voltage                                  |                      |                                                                                                     |       |       |       |       |
| Output Voltage Range                            | V <sub>OUT</sub>     | 8-bit resolution, 5mV/LSB                                                                           | 0.25  |       | 1.3   | V     |
| Output Voltage Range<br>End-Point Error         |                      | V <sub>OUT</sub> = 0.25V and 1.3V, I <sub>OUT</sub> = 0mA,<br>FPWMEN[0] = 1, T <sub>A</sub> = +25°C | -10   | ±1    | +10   | mV    |
| DC Output Voltage Accu                          | racy                 |                                                                                                     |       |       |       |       |
| Initial Output Voltage<br>Accuracy              |                      | I <sub>OUT</sub> = 0mA, FPWMEN[0] = 1, T <sub>A</sub> = +25°C                                       | -2.5  |       | +2.5  | mV    |
| Output Voltage Accu-                            |                      | I <sub>OUT</sub> = 0mA, TURBO[0] = 0,<br>FPWMEN[0] = 1, T <sub>A</sub> = -5°C to +85°C              | -5    |       | +5    | - mV  |
| racy, FPWM Mode                                 |                      | I <sub>OUT</sub> = 0mA, TURBO[0] = 0,<br>FPWMEN[0] = 1, T <sub>A</sub> = -40°C to +85°C             | -13   | ±1.75 | +10   |       |
| Output Voltage Accu-<br>racy, Turbo Skip Mode   |                      | I <sub>OUT</sub> = 0mA, TURBO[0] = 1,FPWMEN[0] = 0,<br>excludes output voltage ripple               |       | ±2.5  |       | mV    |
| Output Voltage Accu-<br>racy, Skip Mode         |                      | I <sub>OUT</sub> = 0mA, TURBO[0] = 0, FPWMEN[0] = 0,<br>excludes output voltage ripple              |       | ±2.5  |       | mV    |
| Load Regulation                                 |                      | FPWMEN[0] = 1, I <sub>OUT</sub> = 0 to 16A                                                          |       | 0.1   |       | mV/A  |
| Line Regulation                                 |                      | V <sub>IN</sub> = 2.5V to 4.8V, I <sub>OUT</sub> = 0mA,<br>FPWMEN[0] = 1                            | -0.3  |       | +0.3  | mV/V  |
| Switch Ratings                                  |                      |                                                                                                     |       |       |       |       |
| Maximum Output Current                          | I <sub>OUT,MAX</sub> | Per phase, RMS rating                                                                               | 4000  |       |       | mA    |
| PMOS Current Limit                              | I <sub>LIMP</sub>    | Per phase                                                                                           | 4.750 | 5.275 | 5.800 | A     |
| NMOS Valley Current<br>Limit                    | IVALLEY              | Per phase                                                                                           | 3.819 | 4.244 | 4.669 | А     |
| NMOS Negative Current<br>Limit                  | ILIMN                | Per phase                                                                                           | -1800 | -1500 | -1200 | mA    |
| Zero-Crossing Current<br>Threshold              | I <sub>ZX</sub>      | DC tested                                                                                           | +50   | +115  | +170  | mA    |
| Zero-Crossing Compar-<br>ator Propagation Delay | <sup>t</sup> PD_ZX   |                                                                                                     |       | 20    |       | ns    |
| Switching Frequency                             | f <sub>SW</sub>      | FPWM mode, no load, T <sub>A</sub> = +25°C                                                          | 1.9   | 2.0   | 2.1   | MHz   |

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### **Electrical Characteristics—Quad Phase Core Buck Regulator (continued)**

(V<sub>IN</sub> = 3.7V, V<sub>IO</sub> = 1.8V, V<sub>OUT</sub> = 0.9V, C<sub>VDD\_ANA</sub> = 1 $\mu$ F, C<sub>VDD\_DIG</sub> = 1 $\mu$ F, C<sub>VCC</sub> = 1 $\mu$ F, T<sub>A</sub> = -40°C to +85°C, typical values at T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                              | SYMBOL               | CONDITIONS                                                                 | MIN   | TYP  | MAX   | UNITS |
|----------------------------------------|----------------------|----------------------------------------------------------------------------|-------|------|-------|-------|
|                                        |                      | V <sub>LX</sub> = 0V or 4.8V, T <sub>A</sub> = +25°C                       |       | 0.1  | 1     |       |
| LX_ Leakage Current                    | I <sub>LKG_LX</sub>  | V <sub>LX</sub> = 0V or 4.8V, T <sub>A</sub> = -40°C to +85°C<br>(Note 1)  |       | 1    |       | μA    |
| Main Switch<br>On-Resistance           | R <sub>DSON_MS</sub> | I <sub>LX</sub> _= 190mA                                                   |       | 65   |       | mΩ    |
| Synchronous Rectifier<br>On-Resistance | R <sub>DSON_SR</sub> | I <sub>LX</sub> _= -190mA                                                  |       | 16   |       | mΩ    |
| Active Discharge                       |                      |                                                                            |       |      |       |       |
| LX_Active Discharge<br>Resistance      | R <sub>LX_AD</sub>   | BUCK0EN[0] = 0, BUCK0ADEN[0] = 1,<br>resistance from LX_ to PG_, per phase |       | 100  | 140   | Ω     |
| Ramp Rates                             |                      |                                                                            |       |      |       |       |
| Startup Ramp Rate                      |                      | BUCK0SSR[1:0] = 0b00, WARMSTART[0] = 1                                     | 4.5   | 5    | 5.5   |       |
|                                        |                      | BUCK0SSR[1:0] = 0b01, WARMSTART[0] = 1                                     | 9     | 10   | 11    | mV/µs |
|                                        |                      | BUCK0SSR[1:0] = 0b10, WARMSTART[0] = 1                                     | 18    | 20   | 22    |       |
|                                        |                      | BUCK0SSR[1:0] = 0b11, WARMSTART[0] = 1                                     | 36    | 40   | 44    |       |
| Cold Startup Ramp Rate                 |                      | WARMSTART[0] = 0                                                           | 1.125 | 1.25 | 1.375 | mV/µs |
|                                        |                      | BUCK0RSR[1:0] = 0b00                                                       | 4.5   | 5    | 5.5   |       |
| DVC Down Data                          |                      | BUCK0RSR[1:0] = 0b01                                                       | 9     | 10   | 11    |       |
| DVS Ramp Rate                          |                      | BUCK0RSR[1:0] = 0b10                                                       | 18    | 20   | 22    | mV/µs |
|                                        |                      | BUCK0RSR[1:0] = 0b11                                                       | 36    | 40   | 44    |       |
| DVS Ramp Delay                         |                      | Measured from DVS rising edge to first LX pulse                            |       | 1.5  |       | μs    |
| Startup Ramp Delay                     |                      | Measured from EN rising edge to first LX pulse                             |       | 50   | 200   | μs    |
| SNS+ and SNS- Feedbac                  | k Inputs             |                                                                            |       |      |       |       |
| SNS+ Input Impedance                   | R <sub>IN,SNS+</sub> |                                                                            | 75    | 120  | 160   | kΩ    |
| SNS- Input Impedance                   | R <sub>IN,SNS-</sub> |                                                                            | 75    | 120  | 160   | kΩ    |

### I<sup>2</sup>C Electrical Characteristics

 $V_{IN}$  = 3.7V,  $V_{IO}$  = 1.8V,  $V_{OUT}$  = 0.9V,  $C_{VDD\_ANA}$  = 1µF,  $C_{VDD\_DIG}$  = 1µF,  $C_{VCC}$  = 1µF,  $T_A$  = -40°C to +85°C, typical values are at  $T_A$  = +25°C, unless otherwise noted.) (Note 1)

| PARAMETER                      | SYMBOL           | CONDITIONS             | MIN                      | ТҮР                       | MAX                      | UNITS |  |
|--------------------------------|------------------|------------------------|--------------------------|---------------------------|--------------------------|-------|--|
| SDA and SCL I/O Stage          |                  |                        |                          |                           |                          |       |  |
| SCL, SDA Input High<br>Voltage | V <sub>IH</sub>  | V <sub>IO</sub> = 1.8V | 0.7 x<br>V <sub>IO</sub> |                           |                          | V     |  |
| SCL, SDA Input Low<br>Voltage  | V <sub>IL</sub>  | V <sub>IO</sub> = 1.8V |                          |                           | 0.3 x<br>V <sub>IO</sub> | V     |  |
| SCL, SDA Input<br>Hysteresis   | V <sub>HYS</sub> |                        |                          | 0.05 x<br>V <sub>IO</sub> |                          | V     |  |

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### I<sup>2</sup>C Electrical Characteristics (continued)

 $V_{IN} = 3.7V, V_{IO} = 1.8V, V_{OUT} = 0.9V, C_{VDD\_ANA} = 1\mu\text{F}, C_{VDD\_DIG} = 1\mu\text{F}, C_{VCC} = 1\mu\text{F}, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ typical values are at } T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.} \text{ (Note 1)}$ 

| PARAMETER                                                                                 | SYMBOL                                            | CONDITIONS                                                                   | MIN     | TYP | MAX  | UNITS |
|-------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------|---------|-----|------|-------|
| SCL, SDA Input<br>Leakage Current                                                         | łį                                                | $V_{IO}$ = 3.6V, $V_{SCL}$ = $V_{SDA}$ = 0V and 3.6V                         | -10     |     | +10  | μA    |
| SDA Output Low Voltage                                                                    | A Output Low Voltage V <sub>OL</sub> Sinking 20mA |                                                                              |         |     | 0.4  | V     |
| SCL, SDA Pin<br>Capacitance                                                               | Cl                                                |                                                                              |         | 10  |      | pF    |
| Output Fall Time from<br>V <sub>IH</sub> to V <sub>IL</sub> (Note 1)                      | t <sub>OF</sub>                                   |                                                                              |         |     | 120  | ns    |
| I <sup>2</sup> C-COMPATIBLE INTER                                                         | FACE TIMING (S                                    | TANDARD, FAST, AND FAST MODE PLUS) (                                         | Note 2) |     |      |       |
| Clock Frequency                                                                           | f <sub>SCL</sub>                                  |                                                                              | 0       |     | 1000 | kHz   |
| Hold Time (REPEATED)<br>START Condition                                                   | <sup>t</sup> HD;STA                               |                                                                              | 0.26    |     |      | μs    |
| SCL Low Period                                                                            | t <sub>LOW</sub>                                  |                                                                              | 0.5     |     |      | μs    |
| SCL High Period                                                                           | thigh                                             |                                                                              | 0.26    |     |      | μs    |
| Setup Time REPEATED<br>START Condition                                                    | <sup>t</sup> su_sta                               |                                                                              | 0.26    |     |      | μs    |
| Data Hold Time                                                                            | t <sub>hd</sub> dat                               |                                                                              | 0       |     |      | μs    |
| Data Setup Time                                                                           | t <sub>SU</sub> DAT                               |                                                                              | 50      |     |      | ns    |
| Setup Time for STOP<br>Condition                                                          | t <sub>SU_STO</sub>                               |                                                                              | 0.26    |     |      | μs    |
| Bus Free Time Between<br>STOP and START<br>Condition                                      | <sup>t</sup> BUF                                  |                                                                              | 0.5     |     |      | μs    |
| Pulse Width of<br>Suppressed Spikes                                                       | t <sub>SP</sub>                                   | Maximum pulse width of spikes that must<br>be suppressed by the input filter |         | 50  |      | ns    |
| I <sup>2</sup> C-COMPATIBLE INTER                                                         | FACE TIMING (H                                    | IGH-SPEED MODE, C <sub>B</sub> = 100pF) (Note 2)                             |         |     |      |       |
| Clock Frequency                                                                           | f <sub>SCL</sub>                                  |                                                                              |         |     | 3.4  | MHz   |
| Setup Time REPEATED<br>START Condition                                                    | <sup>t</sup> su_sta                               |                                                                              | 160     |     |      | ns    |
| Hold Time (REPEATED)<br>START Condition                                                   | <sup>t</sup> HD_STA                               |                                                                              | 160     |     |      | ns    |
| SCL Low Period                                                                            | <sup>t</sup> LOW                                  |                                                                              | 160     |     |      | ns    |
| SCL High Period                                                                           | tHIGH                                             |                                                                              | 60      |     |      | ns    |
| Data Setup Time                                                                           | t <sub>SU_DAT</sub>                               |                                                                              | 10      |     |      | ns    |
| Data Hold Time                                                                            | t <sub>HD</sub> DAT                               |                                                                              | 0       |     | 70   | ns    |
| SCL Rise Time                                                                             | t <sub>rCL</sub>                                  | T <sub>A</sub> = +25°C                                                       | 10      |     | 40   | ns    |
| Rise Time of SCL<br>Signal after REPEATED<br>START Condition and<br>after Acknowledge Bit |                                                   | $T_A = +25^{\circ}C$                                                         | 10      |     | 80   | ns    |
| SCL Fall Time                                                                             | t <sub>fCL</sub>                                  | T <sub>A</sub> = +25°C                                                       | 10      |     | 40   | ns    |
| SDA Rise Time                                                                             | t <sub>rDA</sub>                                  | T <sub>A</sub> = +25°C                                                       | 10      |     | 80   | ns    |

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### I<sup>2</sup>C Electrical Characteristics (continued)

 $V_{IN} = 3.7V, V_{IO} = 1.8V, V_{OUT} = 0.9V, C_{VDD\_ANA} = 1\mu\text{F}, C_{VDD\_DIG} = 1\mu\text{F}, C_{VCC} = 1\mu\text{F}, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ typical values are at } T_A = +25^{\circ}\text{C}, \text{ unless otherwise noted.} \text{ (Note 1)}$ 

| PARAMETER                                                                                 | SYMBOL              | CONDITIONS                                                                | MIN | TYP | MAX | UNITS |
|-------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------|-----|-----|-----|-------|
| SDA Fall Time                                                                             | t <sub>fDA</sub>    | T <sub>A</sub> = +25°C                                                    | 10  |     | 80  | ns    |
| Setup Time for STOP<br>Condition                                                          | <sup>t</sup> su_sto |                                                                           | 160 |     |     | ns    |
| Bus Capacitance                                                                           | CB                  |                                                                           |     |     | 100 | pF    |
| Pulse Width of<br>Suppressed Spikes                                                       | t <sub>SP</sub>     | Maximum pulse width of spikes that must be suppressed by the input filter |     | 10  |     | ns    |
| I <sup>2</sup> C-COMPATIBLE INTER                                                         | FACE TIMING (H      | IIGH-SPEED MODE, C <sub>B</sub> = 400pF) (Note 2)                         |     |     |     | ·     |
| Clock Frequency                                                                           | f <sub>SCL</sub>    |                                                                           |     |     | 1.7 | MHz   |
| Setup Time REPEATED<br>START Condition                                                    | <sup>t</sup> SU_STA |                                                                           | 160 |     |     | ns    |
| Hold Time (REPEATED)<br>START Condition                                                   | <sup>t</sup> HD_STA |                                                                           | 160 |     |     | ns    |
| SCL Low Period                                                                            | t <sub>LOW</sub>    |                                                                           | 320 |     |     | ns    |
| SCL High Period                                                                           | t <sub>HIGH</sub>   |                                                                           | 120 |     |     | ns    |
| Data Setup Time                                                                           | <sup>t</sup> SU_DAT |                                                                           | 10  |     |     | ns    |
| Data Hold Time                                                                            | <sup>t</sup> HD_DAT |                                                                           | 0   |     | 150 | ns    |
| SCL Rise Time                                                                             | t <sub>RCL</sub>    | $T_A = +25^{\circ}C$                                                      | 20  |     | 80  | ns    |
| Rise Time of SCL<br>Signal after REPEATED<br>START Condition and<br>after Acknowledge Bit | t <sub>RCL1</sub>   | T <sub>A</sub> = +25°C                                                    | 20  |     | 80  | ns    |
| SCL Fall Time                                                                             | t <sub>FCL</sub>    | T <sub>A</sub> = +25°C                                                    | 20  |     | 80  | ns    |
| SDA Rise Time                                                                             | t <sub>RDA</sub>    | $T_A = +25^{\circ}C$                                                      | 20  |     | 160 | ns    |
| SDA Fall Time                                                                             | t <sub>FDA</sub>    | T <sub>A</sub> = +25°C                                                    | 20  |     | 160 | ns    |
| Setup Time for STOP<br>Condition                                                          | <sup>t</sup> su_sto |                                                                           | 160 |     |     | ns    |
| Bus Capacitance                                                                           | CB                  |                                                                           |     |     | 400 | pF    |
| Pulse Width of Sup-<br>pressed Spikes                                                     | t <sub>SP</sub>     | Maximum pulse width of spikes that must be suppressed by the input filter |     | 10  |     | ns    |

Note 1: Limits are 100% production tested at  $T_A = +25$ °C. Limits over the operating temperature range are guaranteed through correlation using statistical quality control methods.

Note 2: Guaranteed by design. Not production tested.

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### **Typical Operating Characteristics**

(Figure 12,  $V_{IN}$  = 3.7V,  $V_{OUT}$  = 0.9V,  $V_{IO}$  = 1.8V, L = TOKO DFE201210U-R24M , T<sub>A</sub> = +25°C, unless otherwise noted.)



### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors



### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors













### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors













### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

**Typical Operating Characteristics (continued)** (Figure 12, V<sub>IN</sub> = 3.7V, V<sub>OUT</sub> = 0.9V, V<sub>IO</sub> = 1.8V, L = TOKO DFE201210U-R24M ,T<sub>A</sub> = +25°C, unless otherwise noted.)











#### **REGULATOR SHUTDOWN** ACTIVE DISCHARGE ENABLED



### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors







### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### **Pin Configuration**



### **Pin Description**

| PIN               | NAME | FUNCTION                                                                             | REFSUPPLY | TYPE  |
|-------------------|------|--------------------------------------------------------------------------------------|-----------|-------|
| A1, A2, B2        | PGA  | Power GND                                                                            | GND       | GND   |
| A3, B3            | LXA  | Inductor Connection. Pulled to PG with $100\Omega$ when EN is low and BUCK0ADEN = 1. | IN        | Power |
| A4, A5, B4,<br>B5 | INAC | Power Input to Power FETs and Gate Drivers                                           |           | Power |
| A6, B6            | LXC  | Inductor Connection. Pulled to PG with $100\Omega$ when EN is low and BUCK0ADEN = 1. | IN        | Power |
| A7, A8, B7        | PGC  | Power GND                                                                            | GND       | GND   |

## 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### **Pin Description**

| PIN               | NAME                | FUNCTION                                                                                                                                                                                | REFSUPPLY       | TYPE                       |
|-------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|
| B1                | SCL                 | Serial Clock Input. SCL accepts a clock frequency of up to 3.4MHz.                                                                                                                      | V <sub>DD</sub> | Logic Input                |
| B8                | ĪRQ                 | Open-Drain Interrupt Output. High impedance when EN = 0.                                                                                                                                |                 | Open-Drain<br>Logic Output |
| C1                | SDA                 | Serial Data Input/Output for I <sup>2</sup> C 3.0 Interface                                                                                                                             | V <sub>DD</sub> | Logic Input/<br>Output     |
| C2                | V <sub>DD_DIG</sub> | Digital V <sub>DD</sub>                                                                                                                                                                 |                 | Power                      |
| C3                | V <sub>PP</sub>     | Power Pin for OTP Programming. Connect to V <sub>DD_DIG</sub> .                                                                                                                         |                 | Power                      |
| C4                | SNS-                | Negative Differential Voltage Sense Input. SNS- connects to GND at the point-of-load.                                                                                                   | GND             | Voltage<br>Sense           |
| C5                | SNS+                | Positive Differential Voltage Sense Input. Connect SNS+ to the output at the point-of-load.                                                                                             | V <sub>CC</sub> | Voltage<br>Sense           |
| C6                | EN                  | EN Logic Input. Drive high to enable the buck regulator output.<br>Drive low to disable the buck regulator output.                                                                      | V <sub>DD</sub> | Logic Input                |
| C7                | DVS                 | DVS Logic Input. Drive high to set the target output voltage to the contents of the VOUT_DVS register. Drive low to set the target output voltage to the contents of the VOUT register. | V <sub>DD</sub> | Logic Input                |
| C8                | V <sub>CC</sub>     | Powers the Battery Level Circuitry of the MAX77874                                                                                                                                      | IN              | Power                      |
| D1                | AGND3               | For Internal Use Only. Must be tied to AGND.                                                                                                                                            |                 | GND                        |
| D2, D4,<br>D5, D8 | AGND                | Analog GND. Pin D2 is internally connected to AGND, and can be left unconnected or tied to AGND3/AGND4.                                                                                 | GND             | GND                        |
| D3                | V <sub>IO</sub>     | Power for SCL, SDA Pins. Bringing $V_{IO}$ to GND resets the registers.                                                                                                                 |                 | Power                      |
| D6                | AGND1               | For Internal Use Only. Must be tied to AGND.                                                                                                                                            |                 | GND                        |
| D7                | AGND2               | For Internal Use Only. Must be tied to AGND.                                                                                                                                            |                 | GND                        |
| E1                | AGND4               | For Internal Use Only. Must be tied to AGND.                                                                                                                                            |                 | GND                        |
| E2, F1, F2        | PGB                 | Power GND                                                                                                                                                                               | GND             | GND                        |
| E3, F3            | LXB                 | Inductor Connection. Pulled to PG with $100\Omega$ when EN is low and BUCK0ADEN = 1.                                                                                                    | IN              | Power                      |
| E4, E5,<br>F4, F5 | INBD                | Power Input to Power FETs and Gate Drivers                                                                                                                                              |                 | Power                      |
| E6, F6            | LXD                 | Inductor Connection. Pulled to PG with $100\Omega$ when EN is low and BUCK0ADEN = 1.                                                                                                    | IN              | Power                      |
| E7, F7, F8        | PGD                 | Power GND                                                                                                                                                                               | GND             | GND                        |
| E8                | V <sub>DD_ANA</sub> | Analog V <sub>DD</sub>                                                                                                                                                                  |                 | Power                      |

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

#### Vcc INA -~~~ Vpp VIN 2.7V TO 4.8V ► VDD\_DIG LA ΙΧΑ PHASE A DRIVER ¢ INTERNAL REGULATORS ◄ PGA VDD\_ANA INBD VIN 2.7V TO 4.8V VIO 1.65V TO 4.8V Þ 1. LXB PHASE B DRIVER • ◄ PGB Vout 0.25V TO 1.3V SDA SERIAL INTERFACE, I/O STAGE, ABITRATOR, FLOOR/CEILING REGISTERS SNS-CONTROLLER RIDAD REGISTERS, BIAS SCL SNS-Š INAC V<sub>IN</sub> 2.7V TO 4.8V ĪRQ Lc LXC PHASE C DRIVER • ≤ EN PGC TEMP SENSOR AGND INBD V<sub>IN</sub> 2.7V TO 4.8V RSR[1:0] FSR[1:0] RAMP CONTROL Ð 7 LXD Ln PHASE D DRIVER SSR[1:0] WARMSTART PGD OSC

### **Block Diagram and Simplified Schematic**

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### Detailed Description—Quad Phase Core Buck Regulator

The MAX77874 is a highly efficient, small step-down converter that operates on an input voltage range of 2.7V to 4.8V and can output up to 16A of current. An integrated I<sup>2</sup>C interface allows for configuration of output voltage, dynamic voltage scaling (DVS), interrupts, and control mode.

#### **Control Scheme**

The quad phase core buck regulator uses Maxim's proprietary Quick-PWM<sup>™</sup> quick-response, constant-on-time PWM control scheme. This control scheme handles wide input/output voltage ratios (low duty-cycle applications) with ease and provides immediate response to load transients while maintaining a nearly constant switching frequency. Additionally, the scheme exhibits excellent stability with very high loop-bandwidth for minimal droop/ soar and rapid recovery during load transients.

#### Skip, Turbo Skip, and Forced PWM

When enabled, the quad phase core buck operates in either skip, turbo skip, or forced PWM (FPWM) mode. Program the operating mode using the FPWMEN and TURBO\_SKIP bits in the BUCK0CNFG0 register.

Skip mode provides the lowest supply current and highest efficiency at light loads, but has more V<sub>OUT</sub> droop during load transients than the other modes. Turbo skip mode combines superior transient response (same as FPWM mode) with light load efficiency and supply current nearly as low as skip mode. For this reason, turbo skip mode is the default setting. Forced PWM mode provides near constant switching frequency for noise-sensitive applications, but has higher supply current and lower efficiency at light loads. FPWM has similar transient response to turbo skip mode. See the *Typical Operating Characteristics* section for efficiency, supply current, and load transient response for each operating mode.

The skip and turbo skip modes transition automatically between PWM operation at heavy load and rotational phase spreading at light loads to maintain high efficiency and low output ripple across all loads.

#### **Rotational Phase Spreading**

At light loads, proprietary rotational phase spreading switches all four phases in a rotational sequence with extended time at zero current between switching pulses. Compared to phase shedding techniques that disable some phases entirely, rotational phase spreading transitions across varying loads more smoothly with less output ripple and fewer glitches since phases do not get added or dropped. See the output ripple scope waveforms in

Quick-PWM is a trademark of Maxim Integrated Product, Inc.

the *Typical Operating Characteristics* section. To maintain efficiency, the phases are spread further and further apart as loads decrease, with each phase entering a low quiescent current mode when its current is zero and its synchronous rectifier is off.

#### **Enhanced Transient Response**

In skip and turbo skip modes, the converter is capable of activating all four phases simultaneously to respond to a load transient. However, in skip mode, the response is not as fast as in turbo skip mode in order to achieve a lower quiescent current. This enhanced transient response (ETR) circuit is not needed in FPWM mode due to the high-loop bandwidth of the controller.

#### **Enable and Soft-Start**

 $V_{IN}$  and  $V_{IO}$  must both be valid to enable the quad phase core buck regulator. See the <u>Electrical Characteristics</u> table for the valid voltage ranges. When both voltages are valid, enable the core buck regulator by using the dedicated EN logic input pin or by using the BUCK0EN bit in the BUCK0CNFG0 register. These two control mechanisms are a logic OR function, so setting either the pin or the logic bit to logic 1 enables the regulator.

Once enabled, there is a short delay (see the Startup Ramp Delay in Electrical Characteristics table) before the quad phase core buck regulator soft-starts with a linear voltage ramp at the output to control in-rush current and output voltage overshoot. There are a total of five softstart ramp rates controlled through registers. The default setting is for cold startup, with a slow ramp of 1.25mV/ µs for MAX77874B, or warm startup, with a fast ramp of 40mV/µs for MAX77874C. To enable warm startup ramp rates, set the WARMSTART bit in the BUCK0CNFG1 register to logic 1. Then select the desired warm startup ramp rate using the BUCK0SSR[1:0] bits in the BUCK0CNFG1 register. The default setting for warm startup ramp rate is 5mV/µs for MAX77874B or 40mV/µs for MAX77874C. The other settings are 10mV/µs and 20mV/µs. Set the desired ramp rate prior to enabling the regulator.

#### **Disable and Active Discharge**

When both control mechanisms (BUCK0EN and the EN pin) are logic 0, the buck regulator is off and the output is high impedance.

The quad phase core buck regulator contains on-chip resistors for optional active discharge when disabled. To enable active discharge, set the BUCK0ADEN bit in the BUCK0CNFG0 register to logic 1. When active discharge is enabled and the regulator is disabled, four internal  $100\Omega$  resistors are internally connected from LX\_ to PG\_ (one resistor per phase for an effective discharge resistance of

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

 $25\Omega$ ). When the buck is enabled, the discharge resistors are automatically disconnected regardless the state of the BUCK0ADEN bit. Therefore, if active discharge is always desired, the bit can be left enabled (logic 1) without causing additional loading when the buck is enabled.

#### **Full Shutdown**

By default, when the buck regulator is disabled, its bias circuits are also disabled to save supply current. When enabling the buck regulator, the bias is automatically enabled and disabled. If faster startup is desired, the bias circuits can be pre-enabled by setting the BIASEN bit in the BUCK0CNFG0 register to logic 1. This comes at the expense of higher supply current when the buck is disabled.

Even when the regulator and the bias are disabled, toplevel circuits in the MAX77874 are still alive. The I<sup>2</sup>C is active and registers can still be read from and written to. Setting V<sub>IO</sub> = 0V turns off the top-level circuits and results in the lowest possible shutdown current at V<sub>IN</sub>. Additionally, when V<sub>IO</sub> = 0V, all registers are reset to their default values.

See the <u>Typical Operating Characteristics</u> for a graph of supply current in each operating mode, as well as a scope photo of the faster startup.

#### **Output Voltage Selection**

The output voltage is  $I^{2}C$  programmable from 0.25V to 1.3V in 5mV steps using the I2C\_SD0\_VOUT[7:0] bits in the I2C\_SD0\_VOUT configuration register. The default setting is trimmed to 0x82 = 0.900V for MAX77874B or 0x6E = 0.800V for MAX77874C. Consult the factory if a different default setting is required. This setting is programmable with the quad phase core buck enabled or disabled.

#### **Dynamic Voltage Scaling (DVS)**

The quad phase core buck includes DVS functionality. The DVS output voltage is  $I^{2}C$  programmable from 0.25V to 1.3V in 5mV steps using the VBUCKDVS[7:0] bits in the VBUCKDVS configuration register. The default setting is trimmed to 0x82 = 0.900V for the MAX77874B or 0x6E = 0.800V for the MAX77874C. Consult the factory if a different default setting is required. The setting is programmable with the quad phase core buck enabled or disabled.

#### **DVS Functionality**

The purpose of the DVS function is to allow the buck output voltage to quickly change from one output voltage to another. An I<sup>2</sup>C write of a register can take several microseconds to a few milliseconds to complete depending upon the I<sup>2</sup>C speed. The I2C SD0 VOUT[7:0] register controls the buck output voltage when the DVS pin is low. When the DVS pin is high, the buck output voltage is controlled by the VBUCKDVS[7:0] register. See Figure 1. When the I2C SD0 VOUT register is set at a higher voltage than the VBUCKDVS register and the DVS pin transitions from low to high, then the buck output voltage falls to the voltage set by the VBUCKDVS register at a slew rate specified by the BUCK0FSR[1:0] bits in the BUCK0CNFG1 register (when the FSREN bit in the BUCK0CNFG0 register is 1). When the DVS pin transitions back from high to low, then the buck output voltage rises to the value specified by the I2C SD0 VOUT register at a slew rate specified by the BUCK0RSR[1:0] bits in the BUCK0CNFG1 register.

When changing the buck output voltage without utilizing the DVS pin, i.e., I<sup>2</sup>C writing to I2C\_SD0\_VOUT register when DVS pin is low or I<sup>2</sup>C writing to VBUCKDVS register when DVS pin is high, the output voltage falling and rising slew rates are also controlled by the same bits BUCK0FSR[1:0] and BUCK0RSR[1:0], respectively.



Figure 1. DVS Functionality

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

#### **DVS and Current Limit**

Any time the buck performs a DVS slew to change to a higher output voltage, extra current is required to charge the output capacitors. If the device is operating at maximum output current (16A), there may not be enough headroom to safely perform a DVS operation. Applications that expect a large load current coming and need to change the output voltage to respond to it should perform the DVS before the load step hits to prevent possible overcurrent damage to the inductors. Internal current limits in the buck protect the internal switches and synchronous rectifiers from damage.

#### **Reading Output Voltage Register**

When reading I2C\_SD0\_VOUT[7:0] bits in the I2C\_ SD0\_VOUT configuration register (0x21), the response from the MAX77874 depends on the state of the DVS pin. When the DVS pin is low, the MAX77874 responds with the value stored in the I2C\_SD0\_VOUT[7:0] bits. When the DVS pin is high, however, the MAX77874 responds with the value stored in VBUCKDVS[7:0] bits in the VBUCKDVS configuration register (0x24), and if that value is greater than 0xD2, the response value is clamped to 0xD2. In other words, reading I2C\_SD0\_VOUT[7:0] bits returns the output voltage setting at the moment with respect to the DVS pin state.

On the other hand, the DVS pin state does not affect writing to I2C\_SD0\_VOUT[7:0] bits. The value written to I2C\_SD0\_VOUT[7:0] bits takes effect immediately when the DVS pin is low. When the DVS pin is high, the written value takes effect after the DVS pin pulls low.

#### **Interrupt Events**

The device has interrupt capability to monitor the status of the buck converter through the  $\overline{IRQ}$  pin, which is an active-low, open-drain output that is typically routed to the processor to allow for quick notification of interrupt events. A pullup resistor is required for this pin.

#### **Power OK**

The buck regulator contains an internal, active-low POK signal that triggers an interrupt on the IRQ pin if the output voltage becomes invalid. This signal must be unmasked with POK\_INTM to assert IRQ. Note that POK is not blanked during DVS slewing or startup.

#### **Thermal Warnings**

Two junction temperature thermal warnings, Thermal Alarm 1 and Thermal Alarm 2, trigger an interrupt if the junction temperature rises above their thresholds ( $T_{J120}$  and  $T_{J140}$ , respectively). These alarms must be

unmasked with TJ120C\_INTM and TJ140C\_INTM to assert IRQ. Monitor these interrupt events to protect the device from overheating under heavy load conditions.

#### Thermal Shutdown

If the junction temperature of the device exceeds +165°C, the device shuts down to reduce the temperature. Once the temperature falls approximately 15°C, the device tries to enable with soft-start. This try-retry process continues indefinitely.

#### **Internal Compensation**

Regulation loop compensation is on-chip and not user adjustable. The compensation is uniquely trimmed for inductance value and feedback type (remote or local). Although a given compensation can still function when used with the incorrect inductor or feedback type, the optimum transient response and loop stability are achieved when the trim option matches the inductor and feedback type.

#### **Trim Options**

The quad phase core buck regulator is factory trimmed using one-time programmable (OTP) registers. Optional versions can be trimmed for current limit, default output voltage settings, inductance value, switching frequency, and local versus remote feedback. See the <u>Ordering</u> <u>Information</u> at the end of this data sheet. Consult the factory for optional versions.

#### Detailed Description—I<sup>2</sup>C

#### **General Description**

The MAX77874 features a revision 3.0 I<sup>2</sup>C-compatible, 2-wire serial interface consisting of a bidirectional serial data line (SDA) and a serial clock line (SCL). The MAX77874 acts as a slave-only device, and relies on the master to generate a clock signal. SCL clock rates from 0Hz to 3.4MHz are supported.I<sup>2</sup>C is an open-drain bus, and therefore, SDA and SCL require pullups.Figure <u>3</u> shows the functional diagram for the I<sup>2</sup>C-based communications controller. For additional information on I<sup>2</sup>C, refer the I<sup>2</sup>C bus specification and user manual that is available from NXP (UM10204).

#### Features

- I<sup>2</sup>C Revision 3 Compatible Serial Communications Channel
- 0Hz to 100kHz (standard mode)
- 0Hz to 400kHz (fast mode)
- 0Hz to 1MHz (fast mode plus)
- 0Hz to 3.4MHz (high-speed mode)
- Does Not Utilize I<sup>2</sup>C Clock Stretching

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors



Figure 2. I<sup>2</sup>C Simplified Block Diagram



Figure 3. I<sup>2</sup>C System Configuration

#### I<sup>2</sup>C System Configuration

The I<sup>2</sup>C bus is a multimaster bus. The maximum number of devices that can attach to the bus is only limited by bus capacitance.

A device on the  $I^2C$  bus that sends data to the bus in called a transmitter. A device that receives data from the bus is called a receiver. The device that initiates a data transfer and generates the SCL clock signals to control the data transfer is a master. Any device that is being

addressed by the master is considered a slave. The MAX77874 l<sup>2</sup>C-compatible interface operates as a slave on the l<sup>2</sup>C bus with transmit and receive capabilities.

#### I<sup>2</sup>C Interface Power

The MAX77874's I<sup>2</sup>C interface derives its power from V<sub>IO</sub>. V<sub>IO</sub> accepts voltages from 1.65V to 4.8V (V<sub>IO</sub>). Cycling V<sub>IO</sub> resets the I<sup>2</sup>C registers. See <u>External Components</u> and Figure 12 for bypass capacitor considerations.

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

#### I<sup>2</sup>C Data Transfer

One data bit is transferred during each SCL clock cycle. The data on SDA must remain stable during the high period of the SCL clock pulse. Changes in SDA while SCL is high are control signals. See the <u>I<sup>2</sup>C Start and Stop</u> <u>Conditions</u> section. Each transmit sequence is framed by a START (S) condition and a STOP (P) condition. Each data packet is nine bits long: eight bits of data followed by the acknowledge bit. Data is transferred with the MSB first.

#### I<sup>2</sup>C Start and Stop Conditions

When the serial interface is inactive, SDA and SCL idle high. A master device initiates communication by issuing a START condition. A START condition is a high-to low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA, while SCL is high. See Figure 4.

A START condition from the master signals the beginning of a transmission to the MAX77874. The master terminates transmission by issuing a not-acknowledge followed by a STOP condition (see the <u>I2C Acknowledge Bit</u> section for information on not-acknowledge). The STOP condition frees the bus. To issue a series of commands to the slave, the master can issue repeated start (Sr) commands instead of a STOP command to maintain control of the bus. In general, a repeated start command is functionally equivalent to a regular start command. When a STOP condition or incorrect address is detected, the MAX77874 internally disconnects SCL from the serial interface until the next START condition, minimizing digital noise and feedthrough.

#### I<sup>2</sup>C Acknowledge Bit

Both the I<sup>2</sup>C bus master and the MAX77874 (slave) generate acknowledge bits when receiving data. The acknowledge bit is the last bit of each nine bit data packet. To generate an acknowledge (A), the receiving device must pull SDA low before the rising edge of the acknowledge-related clock pulse (ninth pulse) and keep it low during the high period of the clock pulse. See Figure 5. To generate a not-acknowledge (nA), the receiving device allows SDA to be pulled high before the rising edge of the acknowledge-related clock pulse and leaves it high during the high period of the clock pulse.

Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master should reattempt communication at a later time.

The MAX77874 issues an ACK for all register addresses in the possible address space even if the particular register does not exist.



Figure 4. I<sup>2</sup>C Start and Stop Conditions



Figure 5. Acknowledge Bit

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors



#### Figure 6. Example I<sup>2</sup>C Slave Address

#### Table 1. I<sup>2</sup>C Slave Address Options

| ADDRESS          | 7-BIT SLAVE ADDRESS | 8-BIT WRITE ADDRESS | 8-BIT READ ADDRESS |
|------------------|---------------------|---------------------|--------------------|
| Main Address     | 0x61, 0b 110 0001   | 0xC2, 0b 1100 0010  | 0xC3, 0b 1100 0011 |
| Other Addresses* | 0x62, 0b 110 0010   | 0xC4, 0b 1100 0100  | 0xC5, 0b 1100 0101 |
|                  | 0x63, 0b 110 0011   | 0xC6, 0b 1100 0110  | 0xC7, 0b 1100 0111 |
|                  | 0x64, 0b 110 0100   | 0xC8, 0b 1100 1000  | 0xC9, 0b 1100 1001 |
| Test Mode**      | 0x69, 0b 110 1001   | 0xD2, 0b 1101 0010  | 0xD3, 0b 1101 0011 |
|                  | 0x6A, 0b 110 1010   | 0xD4, 0b 1101 0100  | 0xD5, 0b 1101 0101 |
|                  | 0x6B, 0b 110 1011   | 0xD6, 0b 1101 0110  | 0xD7, 0b 1101 0111 |
|                  | 0x6C, 0b 110 1100   | 0xD8, 0b 1101 1000  | 0xD9, 0b 1101 1001 |

\*These addresses are acknowledged, but are for internal use only. Do not use any other I<sup>2</sup>C devices with these addresses on the same bus.

\*\*When test mode is unlocked, additional addresses are acknowledged. Test mode details are confidential. If possible, leave the test mode address unallocated to allow for the rare event that debugging needs to be performed in cooperation with Maxim.

#### I<sup>2</sup>C Slave Address

The I<sup>2</sup>C controller implements 7-bit slave addressing. An I<sup>2</sup>C bus master initiates communication with the slave by issuing a START condition followed by the slave address. See Figure 6. The OTP address is factory programmable for one of two options. See Table 1. All slave addresses not mentioned in the Table 1 are not acknowledged.

#### I<sup>2</sup>C Clock Stretching

In general, the clock signal generation for the I<sup>2</sup>C bus is the responsibility of the master device. The I<sup>2</sup>C specification allows slow slave devices to alter the clock signal by holding down the clock line. The process in which a slave device holds down the clock line is typically called clock stretching. The MAX77874 does not use any form of clock stretching to hold down the clock line.

#### I<sup>2</sup>C General Call Address

The MAX77874 does not implement the I<sup>2</sup>C specifications general call address. If the MAX77874 sees the general call address (0b0000\_0000), it does not issue an acknowledge.

#### I<sup>2</sup>C Device ID

The MAX77874 does not support the I<sup>2</sup>C device ID feature.

#### I<sup>2</sup>C Communication Speed

The MAX77874 is compatible with all 4 communication speed ranges as defined by the Revision 3  $I^2C$  specification:

- 0Hz to 100kHz (standard mode)
- 0Hz to 400kHz (fast mode)
- 0Hz to 1MHz (fast mode)
- 0Hz to 3.4MHz (high-speed mode)

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

Operating in standard mode, fast mode, and fast mode plus does not require any special protocols. The main consideration when changing the bus speed through this range is the combination of the bus capacitance and pullup resistors. Higher time constants created by the bus capacitance and pullup resistance (C x R) slow the bus operation. Therefore, when increasing bus speeds, the pullup resistance must be decreased to maintain a reasonable time constant. Refer to the Pullup Resistor Sizing section of the I<sup>2</sup>C revision 3.0 specification (UM10204) for detailed guidance on the pullup resistor selection. In general for bus capacitances of 200pF, a 100kHz bus needs 5.6kΩ pullup resistors, a 400kHz bus needs about a  $1.5k\Omega$  pullup resistors, and a 1MHz bus needs  $680\Omega$ pullup resistors. Note that when the open-drain bus is low, the pullup resistor is dissipating power, lower value pullup resistors dissipate more power (V<sup>2</sup>/R).

Operating in high-speed mode requires some special considerations. For a full list of considerations, see the *I*<sup>2</sup>*C Specification* section. The major considerations with respect to the MAX77874:

- The I<sup>2</sup>C bus master use current source pullups to shorten the signal rise.
- The I<sup>2</sup>C slave must use a different set of input filters on its SDA and SCL lines to accommodate for the higher bus.
- The communication protocols need to utilize the highspeed master code.

At power-up and after each stop condition, the MAX77874 inputs filters are set for standard mode, fast mode, or fast mode plus (i.e., 0Hz to 1MHz). To switch the input filters for high-speed mode, use the high-speed master code protocols that are described in the <u>I2C Communication</u> *Protocols* section.

#### I<sup>2</sup>C Communication Protocols

The MAX77874 supports both writing and reading from its registers.

#### Writing to a Single Register

Figure 7 shows the protocol for the I<sup>2</sup>C master device to write one byte of data to the MAX77874. This protocol is the same as the SMBus specification's write byte protocol.

The write byte protocol is as follows:

- 1) The master sends a start command (S).
- 2) The master sends the 7-bit slave address followed by a write bit (R/W = 0).
- 3) The addressed slave asserts an acknowledge (A) by pulling SDA low.
- 4) The master sends an 8-bit register pointer.
- 5) The slave acknowledges the register pointer.
- 6) The master sends a data byte.
- 7) The slave updates with the new data
- 8) The slave acknowledges or not acknowledges the data byte. The next rising edge on SDA loads the data byte into its target register and the data becomes active.
- 9) The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a P ensures that the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state.



Figure 7. Writing to a Single Register with the Write Byte Protocol

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

#### Writing Multiple Bytes to Sequential Registers

Figure 8 shows the protocol for writing to a sequential registers. This protocol is similar to the write byte protocol above, except the master continues to write after it receives the first byte of data. When the master is done writing it issues a stop or repeated start.

The writing to sequential registers protocol is as follows:

- The master sends a start command (S).
- The master sends the 7-bit slave address followed by a write bit (R/W = 0).
- The addressed slave asserts an acknowledge (A) by pulling SDA low.
- The master sends an 8-bit register pointer.

- The slave acknowledges the register pointer.
- The master sends a data byte.
- The slave acknowledges the data byte. The next rising edge on SDA load the data byte into its target register and the data becomes active.
- Steps 6 to 7 are repeated as many times as the master requires.
- During the last acknowledge related clock pulse, the master can issue an acknowledge or a not acknowledge.
- The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a P ensures that the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state.



Figure 8. Writing to Sequential Registers X to N

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

#### Reading from a Single Register

Figure 9 shows the protocol for the I<sup>2</sup>C master device to read one byte of data to the MAX77874. This protocol is the same as the SMBus specification's read byte protocol.

The read byte protocol is as follows:

- The master sends a start command (S).
- The master sends the 7-bit slave address followed by a write bit (R/W = 0).
- The addressed slave asserts an acknowledge (A) by pulling SDA low.
- The master sends an 8-bit register pointer.
- The slave acknowledges the register pointer.
- The master sends a repeated start command (Sr).
- The master sends the 7-bit slave address followed by a read bit (R/W = 1).
- The addressed slave asserts an acknowledge by pulling SDA low.

- The addressed slave places 8-bits of data on the bus from the location specified by the register pointer.
- The master issues a not acknowledge (nA).
- The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a P ensures that the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state.

Note that when the the MAX77874 receives a stop it does not modify its register pointer.

#### **Reading from Sequential Registers**

Figure 10 shows the protocol for reading from sequential registers. This protocol is similar to the read byte protocol except the master issues an acknowledge to signal the slave that it wants more data: when the master has all the data it requires, it issues a not acknowledge (nA) and a stop (P) to end the transmission.



Figure 9. Reading from a Single Register with the Read Byte Protocol



Figure 10. Reading Continuously from Sequential Registers X to N

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

The continuous read from sequential registers protocol is as follows:

- The master sends a start command (S).
- The master sends the 7-bit slave address followed by a write bit (R/W = 0).
- The addressed slave asserts an acknowledge (A) by pulling SDA low.
- The master sends an 8-bit register pointer.
- The slave acknowledges the register pointer.
- The master sends a repeated start command (Sr).
- The master sends the 7-bit slave address followed by a read bit (R/W = 1). When reading the RTC timekeeping registers, secondary buffers are loaded with the timekeeping register data during this operation.
- The addressed slave asserts an acknowledge by pulling SDA low.
- The addressed slave places 8-bits of data on the bus from the location specified by the register pointer.
- The master issues an acknowledge (A) signaling the slave that it wishes to receive more data.
- Steps 9 to 10 are repeated as many times as the master requires. Following the last byte of data, the master must issue a not acknowledge (nA) to signal that it wishes to stop receiving data.
- The master sends a stop condition (P) or a repeated start condition (Sr). Issuing a stop (P) ensures that

the bus input filters are set for 1MHz or slower operation. Issuing an Sr leaves the bus input filters in their current state.

Note that when the the MAX77874 receives a stop it does not modify its register pointer.

#### Engaging HS Mode for Operation Up to 3.4MHz

Figure 11 shows the protocol for engaging HS mode operation. HS mode operation allows for a bus operating speed up to 3.4MHz.

The engaging HS mode protocol is as follows:

- Begin the protocol while operating at a bus speed of 1MHz or lower
- The master sends a start command (S).
- The master sends the 8-bit master code of 0b0000 1XXX where 0bXXX are don't care bits.
- The addressed slave issues a not acknowledge (nA).
- The master can now increase its bus speed up to 3.4MHz and issue any read/write operation.

The master can continue to issue high-speed read/write operations until a stop (P) is issued. To continue operations in high speed mode, use repeated start (Sr).

#### **Register Reset**

The MAX77874 does not have a manual reset input logic pin. However, when  $V_{IO}$  = 0V (through system reset or  $V_{IO}$  being switched off), the buck is disabled and all registers are reset to their default settings.



Figure 11. Engaging HS Mode

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### **Registers**

### **Top-Level Registers**

#### I<sup>2</sup>C Slave Addresses

| 7-BIT ADDRESS | WRITE ADDRESS | READ ADDRESS |
|---------------|---------------|--------------|
| 0x61          | 0xC2          | 0xC3         |

Other addresses available by request through trim.

#### **Top-Level Register Map**

| -       | _        | 1      |        |       |                    |    |    |       |         |    |    |    |
|---------|----------|--------|--------|-------|--------------------|----|----|-------|---------|----|----|----|
| ADDRESS | NAME     | TYPE   | ACCESS | RESET | B7                 | B6 | B5 | B4    | B3      | B2 | B1 | B0 |
| 0x00    | CHIP_ID  | Data   | R      | 0x03  |                    |    |    | CHIP_ | ID[7:0] |    |    |    |
| 0x01    | CHIP_REV | Status | R      | 0x00  | 0x00 CHIP_REV[7:0] |    |    |       |         |    |    |    |

#### CHIP\_ID Data Register

| REGISTER NAME    | CHIP_ID         |
|------------------|-----------------|
| Slave Address    | 0xC3 R          |
| Register Address | 0x00            |
| Access Type      | Read only       |
| Reset Condition  | Global shutdown |

| BIT | BIT NAME     | DESCRIPTION         | DEFAULT |
|-----|--------------|---------------------|---------|
| 7:0 | CHIP_ID[7:0] | Chip Identification | 0x03    |

#### CHIP\_REV Status Register

| REGISTER NAME    | CHIP_REV        |
|------------------|-----------------|
| Slave Address    | 0xC3 R          |
| Register Address | 0x01            |
| Access Type      | Read only       |
| Reset Condition  | Global shutdown |

| BIT | BIT NAME      | DESCRIPTION   | DEFAULT |
|-----|---------------|---------------|---------|
| 7:0 | CHIP_REV[7:0] | Chip Revision | 0x00    |

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### **Buck Regulator Registers**

#### I<sup>2</sup>C Slave Addresses

| 7-BIT ADDRESS | WRITE ADDRESS | READ ADDRESS |
|---------------|---------------|--------------|
| 0x61          | 0xC2          | 0xC3         |

Other addresses available by request through trim.

#### Buck I<sup>2</sup>C Register Map

| ADDRESS | NAME             | TYPE    | ACCESS | RESET | B7                | B6            | B5   | B4           | B3          | B2            | B1              | B0              |
|---------|------------------|---------|--------|-------|-------------------|---------------|------|--------------|-------------|---------------|-----------------|-----------------|
|         | BUCK0CNFG0       |         | R/W    | -     |                   | FSREN         | -    | RSVD         | BUCK0<br>EN | BIAS<br>EN    | TURBO_<br>SKIP  | RSVD            |
| 0x11    | BUCK0CNFG1       | Config  | R/W    | OTP   | -                 | CK0<br>R[1:0] | -    | CK0<br>[1:0] | BUC<br>FSR[ | -             | WARM<br>START   | RSVD            |
| 0x14    | BUCK0INT         | Intrrpt | R/C    | 0x00  | RSVD              | RSVD          | RSVD | RSVD         | RSVD        | nPOK_<br>INT  | TJ140C_<br>INT  | TJ120C_<br>INT  |
| 0x15    | BUCK0INTM        | Mask    | R/W    | 0xFF  | RSVD              | RSVD          | RSVD | RSVD         | RSVD        | nPOK_<br>INTM | TJ140C_<br>INTM | TJ120C_<br>INTM |
| 0x16    | BUCK0INTS        | Status  | R      | 0x00  | RSVD              | RSVD          | RSVD | RSVD         | RSVD        | nPOK_S        | TJ140C_S        | TJ120C_S        |
| 0x21    | I2C_SD0_<br>VOUT | Config  | R/W    | OTP   | I2C_SD0_VOUT[7:0] |               |      |              |             |               |                 |                 |
| 0x24    | VBUCKDVS         | Config  | R/W    | OTP   |                   |               |      | VB           | UCKDVS[     | 7:0]          |                 |                 |

#### **BUCK0CNFG0** Configuration Register

| REGISTER NAME    | BUCK0CNFG0      |
|------------------|-----------------|
| Slave Address    | 0xC2 W/0xC3 R   |
| Register Address | 0x10            |
| Access Type      | Read/Write      |
| Reset Condition  | Global Shutdown |

| BIT | BIT NAME  | DESCRIPTION                                                                                                        | DEFAULT |
|-----|-----------|--------------------------------------------------------------------------------------------------------------------|---------|
| 7   | FPWMEN    | Forced-PWM Enable<br>0 = Normal (automatic skip at light loads, PWM at heavy loads)<br>1 = Forced-PWM at all loads | 0       |
| 6   | FSREN     | Falling Slew Rate Enable<br>0 = Skip during slew down<br>1 = Forced PWM during slew down                           | 0       |
| 5   | BUCK0ADEN | Buck Active Discharge Enable<br>0 = Active discharge disabled<br>1 = Active discharge enabled                      | 0       |
| 4   | RSVD      | Reserved                                                                                                           | 0       |
| 3   | BUCK0EN   | Buck Enable<br>0 = Disabled<br>1 = Enabled<br>Buck0 can be enabled by this bit or by the EN pin.                   | 0       |

## 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

| BIT | BIT NAME   | DESCRIPTION                                                                                                                                             | DEFAULT |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 2   | BIASEN     | Bias Enable<br>0 = Disabled<br>1 = Enabled, preenable the bias even when Buck0 is disabled.<br>Bias is automatically enabled whenever Buck0 is enabled. | 0       |
| 1   | TURBO_SKIP | Turbo-Skip Enable<br>0 = Disabled<br>1 = Enabled                                                                                                        | 1       |
| 0   | RSVD       | Reserved                                                                                                                                                | 0       |

#### **BUCK0CNFG1** Configuration Register

| REGISTER NAME    | BUCK0CNFG1      |
|------------------|-----------------|
| Slave Address    | 0xC2 W/0xC3 R   |
| Register Address | 0x11            |
| Access Type      | Read/write      |
| Reset Condition  | Global shutdown |

| BIT | BIT NAME      | DESCRIPTION                                                                                               | DEFAULT                        |
|-----|---------------|-----------------------------------------------------------------------------------------------------------|--------------------------------|
| 7:6 | BUCK0SSR[1:0] | Buck startup slew rate when WARMSTART = 1.<br>00 = 5mV/µs<br>01 = 10mV/µs<br>10 = 20mV/µs<br>11 = 40mV/µs | MAX77874B: 00<br>MAX77874C: 11 |
| 5:4 | BUCK0RSR[1:0] | Buck rising slew rate for DVS.<br>00 = 5mV/µs<br>01 = 10mV/µs<br>10 = 20mV/µs<br>11 = 40mV/µs             | 00                             |
| 3:2 | BUCK0FSR[1:0] | Buck falling slew rate for DVS.<br>00 = -5mV/µs<br>01 = -10mV/µs<br>10 = -20mV/µs<br>11 = -40mV/µs        | 00                             |
| 1   | WARMSTART     | Warm vs. cold startup slew rate.<br>0 = 1.25mV/µs (cold startup)<br>1 = use BUCK0SSR[1:0] (warm startup)  | MAX77874B: 0<br>MAX77874C: 1   |
| 0   | RSVD          | Reserved                                                                                                  | 0                              |

#### **BUCK0INT Interrupt Register**

| REGISTER NAME    | BUCK0INT        |
|------------------|-----------------|
| Slave Address    | 0xC3 R          |
| Register Address | 0x14            |
| Access Type      | Read/clear      |
| Reset Condition  | Global shutdown |

## 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

| BIT | BIT NAME   | DESCRIPTION                                                                                                                                           | DEFAULT |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 7:3 | RSVD       | Reserved                                                                                                                                              | 00000   |
| 2   | nPOK_INT   | POK0 = Output voltage remained OK since cleared.1 = Output voltage was not OK since cleared.                                                          | 0       |
| 1   | TJ140C_INT | TJ140C Interrupt<br>0 = Junction temperature remained less than +140°C since cleared.<br>1 = Junction temperature was more than +140°C since cleared. | 0       |
| 0   | TJ120C_INT | TJ120C Interrupt<br>0 = junction temperature remained less than +120°C since cleared.<br>1 = junction temperature was more than +120°C since cleared. | 0       |

#### **BUCK0INTM Mask Register**

| REGISTER NAME    | BUCK0INTM       |
|------------------|-----------------|
| Slave Address    | 0xC2 W/0xC3 R   |
| Register Address | 0x15            |
| Access Type      | Read/write      |
| Reset Condition  | Global shutdown |

| BIT | BIT NAME    | DESCRIPTION                                                                    | DEFAULT |
|-----|-------------|--------------------------------------------------------------------------------|---------|
| 7:3 | RSVD        | Reserved                                                                       | 11111   |
| 2   | nPOK_INTM   | POK0 = Interrupt not masked.1 = Interrupt is masked.                           | 1       |
| 1   | TJ140C_INTM | TJ140C Interrupt Mask<br>0 = Interrupt not masked.<br>1 = Interrupt is masked. | 1       |
| 0   | TJ120C_INTM | TJ120C Interrupt Mask<br>0 = Interrupt not masked.<br>1 = Interrupt is masked. | 1       |

#### **BUCK0INTS Status Register**

| REGISTER NAME    | BUCK0INTS       |
|------------------|-----------------|
| Slave Address    | 0xC3 R          |
| Register Address | 0x16            |
| Access Type      | Read only       |
| Reset Condition  | Global shutdown |

| BIT | BIT NAME | DESCRIPTION                                               | DEFAULT |
|-----|----------|-----------------------------------------------------------|---------|
| 7:3 | RSVD     | Reserved                                                  | 00000   |
| 2   | nPOK_S   | POK0 = Output voltage is OK.1 = Output voltage is not OK. | 0       |

## 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

| BIT | BIT NAME | DESCRIPTION                                                                                                     | DEFAULT |
|-----|----------|-----------------------------------------------------------------------------------------------------------------|---------|
| 1   | TJ140C_S | TJ140C Status<br>0 = Junction temperature is less than +140°C.<br>1 = Junction temperature is more than +140°C. | 0       |
| 0   | TJ120C_S | TJ120C Status<br>0 = Junction temperature is less than +120°C.<br>1 = Junction temperature is more than +120°C. | 0       |

#### I2C\_SD0\_VOUT Configuration Register

| REGISTER NAME    | I2C_SD0_VOUT    |
|------------------|-----------------|
| Slave Address    | 0xC2 W/0xC3 R   |
| Register Address | 0x21            |
| Access Type      | Read/write      |
| Reset Condition  | Global shutdown |

| BIT | BIT NAME              | DESCRIPTION                                                                                                                           | DEFAULT                            |
|-----|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| 7:0 | I2C_SD0_<br>VOUT[7:0] | Buck output voltage control setting when DVS logic input is 0<br>(driven low).<br>0x00 = 0.250V<br>0x01 = 0.255V<br>0x02 = 0.260V<br> | MAX77874B: 0x82<br>MAX77874C: 0x6E |

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

#### **VBUCKDVS** Configuration Register

| REGISTER NAME    | VBUCKDVS        |
|------------------|-----------------|
| Slave Address    | 0xC2 W/0xC3 R   |
| Register Address | 0x24            |
| Access Type      | Read/write      |
| Reset Condition  | Global shutdown |

| BIT | BIT NAME      | DESCRIPTION                                                                                                                            | DEFAULT                            |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| 7:0 | VBUCKDVS[7:0] | Buck output voltage control setting when DVS logic input is 1<br>(driven high).<br>0x00 = 0.250V<br>0x01 = 0.255V<br>0x02 = 0.260V<br> | MAX77874B: 0x82<br>MAX77874C: 0x6E |

### Applications Information—Quad Phase Core Buck Regulator

#### **External Components**

#### **Input Capacitor Selection**

Bypass each IN\_ to GND with a  $10\mu$ F ( $40\mu$ F total) capacitor with 0402 case size, X5R dielectric, and 6.3V rating. Ceramic capacitors with X5R are recommended due to their small size, low ESR, and small temperature coefficients.

#### Local Output Capacitor Selection

The output capacitor is required to keep the output voltage ripple small and ensure regulation loop stability. The recommended minimum output capacitance per phase is  $2x 22\mu$ F (44 $\mu$ F per phase) capacitors with 0402 case size, X5R dielectric, and 4V rating. Ceramic capacitors with X5R are recommended due to their small size, low ESR, and small temperature coefficients.

#### **Remote Output Capacitor Selection**

Decouple the remote sense lines with a minimum of 3x 22µF (66µF total) capacitors with 0402 case size, X5R dielectric, and 4V rating. Ceramic capacitors with X5R

are recommended due to their small size, low ESR, and small temperature coefficients. Additional capacitance may be necessary to satisfy the microprocessor's own requirements.

#### **Bias Capacitor Selection**

Bypass each bias supply to ground with a 1 $\mu$ F, 0201 case size ceramic capacitor (V<sub>CC</sub>, V<sub>IO</sub>, V<sub>DD\_DIG</sub>, V<sub>DD\_ANA</sub>). Ceramic capacitors with X5R are recommended due to their small size, low ESR, and small temperature coefficients.

#### **Inductor Selection**

The MAX77874B is trimmed for inductors with nominal inductance of 220nH or 240nH. Choose an inductor with saturation current rating of at least the peak current limit of the regulator. Choose the RMS current rating of the inductor (typically the current at which the temperature rises appreciably) based on the expected load currents for the system. Consider the DC resistance (DCR), AC resistance (ACR), and case size of the inductor. Smaller inductors can have larger DCR and ACR. Inductors with lower DCR and lower ACR at 2MHz tend to provide better efficiency. Typically, metric 2012, 2016, and 2520 case size inductors are suitable.

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

#### **PCB Layout Considerations**

Due to fast switching and high currents, careful routing of traces is required. Minimize trace length between the ICs and the inductor, input capacitors, and output capacitors. Keep these critical traces short and wide. Ensure that the input and output capacitor ground connections are as close together as possible and connected to PG\_, and route the AGND and PG\_ traces directly to the ground plane. When routing the SNS+ and SNS- traces, keep

the traces sufficiently short to minimize parasitic inductance, and connect SNS- to the ground terminal of the output capacitors, and SNS+ to the positive terminal of the output capacitors. Use intermediate grounding planes to shield the SNS+ and SNS- traces from noisy switching paths. The MAX77874 EV kit and Figure 12 serve as guidelines for layout. Keep all input and output capacitors as close as possible to the device, with the exception of the remote capacitors that should be closer to the load.



Figure 12. Typical Applications Circuit to Power a Multicore CPU/GPU Processor Up to 16A with MAX77874

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### **Benefits and Features (continued)**

- High Efficiency
  - 89% Peak Efficiency at 3.7V<sub>IN</sub>, 0.9V<sub>OUT</sub>, 3.5A<sub>OUT</sub>
  - Auto Rotational Phase Spreading at Light Loads
- Flexible Features
  - I<sup>2</sup>C Interface and EN, DVS, IRQ Logic Pins
  - Programmable Soft-Start and DVS Ramp Rates
  - Two Thermal Alarms and POK Interrupts

- Small Solution Size
  - 37mm<sup>2</sup> Total Area with 2012-Size Inductors
  - 41mm<sup>2</sup> Total Area with 2016-Size Inductors
  - 2.22mm x 2.92mm WLP Package (0.35mm pitch)

| 0   |      | 1  |      |     | 4 T  |
|-----|------|----|------|-----|------|
| Ura | erii | na | INTO | rma | tion |
|     |      |    |      |     |      |

| PART NUMBER*   | DEFAULT<br>V <sub>OUT</sub> (DVS) | DEFAULT WARMSTART | STARTUP<br>SLEW RATE | PIN-PACKAGE |
|----------------|-----------------------------------|-------------------|----------------------|-------------|
| MAX77874BEWM+T | 0.9V (0.9V)                       | No                | 1.25mV/µs            | 48 WLP      |
| MAX77874CEWM+T | 0.8V (0.8V)                       | Yes               | 40mV/µs              | 48 WLP      |

\*Contact factory for other versions.

+Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

### 16A High-Performance Quad-Phase Buck Regulator for Multicore CPU and GPU Processors

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                   | PAGES<br>CHANGED              |
|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| 0                  | 11/16            | Initial release                                                                                                                                                                                                                                                                                                                               | —                             |
| 1                  | 9/21             | Updated Output Voltage Selection, Dynamic Voltage Scaling (DVS), and DVS<br>Functionality sections, Figure 1, added Reading Output Voltage Register section,<br>updated Buck I2C Register Map, BUCK0CNFG1 Configuration Register, I2C_SD0_<br>VOUT Configuration Register, VBUCKDVS Configuration Register, and Ordering<br>Information table | 21, 22, 31, 32,<br>34, 35, 37 |



www.analog.com

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implicationor otherwise under any patent or patent rights of Analog Devices. Trademarks andregistered trademarks are the property of their respective owners.