# 74LVCH322245A 32-bit bus transceiver with direction pin; 30 $\Omega$ series temination resistors; 5 V tolerant; 3-state Rev. 03 — 20 August 2007 **Product data sheet** ### 1. General description The 74LVCH322245A is a 32-bit transceiver featuring non-inverting 3-state bus compatible outputs in both send and receive directions. The device features four output enable ( $\overline{\text{NOE}}$ ) inputs for easy cascading and four send/receive ( $\overline{\text{nDIR}}$ ) inputs for direction control. Pin $\overline{\text{NOE}}$ controls the outputs so that the buses are effectively isolated. The device is designed with 30 $\Omega$ series termination resistors in both HIGH and LOW output stages to reduce line noise. Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow the use of these devices in mixed 3.3 V and 5 V applications. To ensure the high-impedance state during power-up or power-down, pin $n\overline{OE}$ should be tied to $V_{CC}$ through a pull-up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Bus hold on data inputs eliminates the need for external pull-up resistors to hold unused inputs. #### 2. Features - 5 V tolerant inputs/outputs for interfacing with 5 V logic - Wide supply voltage range from 1.2 V to 3.6 V - CMOS low power consumption - MULTIBYTE flow-through standard pin-out architecture - Low inductance multiple power and ground pins for minimum noise and ground bounce - Direct interface with TTL levels - Inputs accept voltages up to 5.5 V - All data inputs have bus hold - Integrated 30 Ω termination resistors - Complies with JEDEC standard JESD8-B / JESD36 - ESD protection: - ◆ HBM EIA/JESD22-A114-B exceeds 2000 V - MM EIA/JESD22-A115-A exceeds 200 V - Specified from -40 °C to +85 °C - Packaged in plastic fine-pitch ball grid array package # 3. Ordering information ### Table 1. Ordering information | Type number | Package | | | | | |-----------------|-------------------|---------|-----------------------------------------------------------------------------------------------------------------|----------|--| | | Temperature range | Name | Description | Version | | | 74LVCH322245AEC | –40 °C to +85 °C | LFBGA96 | plastic low profile fine-pitch ball grid array package; 96 balls; body $13.5 \times 5.5 \times 1.05 \text{ mm}$ | SOT536-1 | | # 4. Functional diagram # 5. Pinning information ### 5.1 Pinning ### 5.2 Pin description Table 2. Pin description | Pin name | Ball | Description | |-------------------------------|----------------------------------------------------------------|----------------------------------| | nDIR (n = 1 to 4) | A3, H3, J3, T3 | direction control | | $n\overline{OE}$ (n = 1 to 4) | A4, H4, J4, T4 | output enable input (active LOW) | | 1A[0:7] | A5, A6, B5, B6, C5, C6, D5, D6 | input or output | | 1B[0:7] | A2, A1, B2, B1, C2, C1, D2, D1 | input or output | | 2A[0:7] | E5, E6, F5, F6, G5, G6, H6, H5 | input or output | | 2B[0:7] | E2, E1, F2, F1, G2, G1, H1, H2 | input or output | | 3A[0:7] | J5, J6, K5, K6, L5, L6, M5, M6 | input or output | | 3B[0:7] | J2, J1, K2, K1, L2, L1, M2, M1 | input or output | | 4A[0:7] | N5, N6, P5, P6, R5, R6, T6, T5 | input or output | | 4B[0:7] | N2, N1, P2, P1, R2, R1, T1, T2 | input or output | | GND | B3, B4, D3, D4, E3, E4, G3, G4, K3, K4, M3, M4, N3, N4, R3, R4 | ground (0 V) | | V <sub>CC</sub> | C3, C4, F3, F4, L3, L4, P3, P4 | supply voltage | # 6. Functional description Table 3. Function selection<sup>[1]</sup> | | | Output | | | |-----|------|--------|--------|--| | nOE | nDIR | nAn | nBn | | | L | L | A = B | inputs | | | L | Н | inputs | B = A | | | Н | X | Z | Z | | <sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state # 7. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|-------------------------|---------------------------------------------------------------------|-----------------------|----------------|------| | $V_{CC}$ | supply voltage | | -0.5 | +6.5 | V | | $I_{IK}$ | input clamping current | $V_I < 0 V$ | -50 | - | mA | | $V_{I}$ | input voltage | | <u>[1]</u> –0.5 | +6.5 | V | | $I_{OK}$ | output clamping current | $V_O > V_{CC}$ or $V_O < 0 V$ | - | ±50 | mA | | $V_{O}$ | output voltage | output HIGH or LOW state | [2] -0.5 | $V_{CC} + 0.5$ | V | | | | output 3-state | [2] -0.5 | +6.5 | V | | I <sub>O</sub> | output current | $V_O = 0 V \text{ to } V_{CC}$ | - | ±50 | mA | | I <sub>CC</sub> | supply current | | [3] _ | 200 | mA | | $I_{GND}$ | ground current | | [ <del>3</del> ] –200 | - | mA | | T <sub>stg</sub> | storage temperature | | <b>–65</b> | +150 | °C | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | [4] _ | 1000 | mW | <sup>[1]</sup> The minimum input voltage ratings may be exceeded if the input current ratings are observed. # 8. Recommended operating conditions Table 5. Recommended operating conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------|-------------------------------------|--------------------------------------------|-----|-----|----------|------| | $V_{CC}$ | supply voltage | for maximum speed performance | 2.7 | - | 3.6 | V | | | for low-voltage applications | 1.2 | - | - | V | | | $V_{I}$ | input voltage | | 0 | - | 5.5 | V | | V <sub>O</sub> output voltage | output voltage | output HIGH or LOW state | 0 | - | $V_{CC}$ | V | | | | output 3-state | 0 | - | 5.5 | V | | T <sub>amb</sub> | ambient temperature | in free air | -40 | - | +85 | °C | | Δt/ΔV | input transition rise and fall rate | $V_{CC} = 1.2 \text{ V to } 2.7 \text{ V}$ | - | - | 20 | ns/V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | - | - | 10 | ns/V | 74LVCH322245A\_3 © NXP B.V. 2007. All rights reserved. <sup>[2]</sup> The output voltage ratings may be exceeded if the output current ratings are observed. <sup>[3]</sup> All supply and ground pins connected externally to one voltage source. <sup>[4]</sup> Above 70 $^{\circ}$ C the value of P<sub>tot</sub> derates linearly with 1.8 mW/K. ### 9. Static characteristics Table 6. Static characteristics At recommended operating conditions. Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | V <sub>CC</sub> (V) | | Min | Typ[1] | Max | Unit | |------------------------------------------|---------------------------------|---------------------------------------------------------------------|---------------------|--------|--------------|----------|------|------| | $T_{amb} = -4$ | 40 °C to +85 °C | | | | | | | | | $V_{IH}$ | HIGH-level input voltage | | 1.2 | | $V_{CC}$ | - | - | V | | | | | 2.7 to 3.6 | | 2.0 | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | 1.2 | | - | - | GND | V | | | | | 2.7 to 3.6 | | - | - | 8.0 | V | | V <sub>OH</sub> | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | | | | | | | | | | $I_{O} = -100 \ \mu A$ | 2.7 to 3.6 | | $V_{CC}-0.2$ | $V_{CC}$ | - | V | | | | $I_O = -6 \text{ mA}$ | 2.7 | | $V_{CC}-0.5$ | - | - | V | | | | $I_O = -12 \text{ mA}$ | 3.0 | | $V_{CC}-0.8$ | - | - | V | | V <sub>OL</sub> LOW-level output voltage | | $V_I = V_{IH}$ or $V_{IL}$ | | | | | | | | | | $I_{O} = 100 \mu A$ | 2.7 to 3.6 | | - | 0 | 0.20 | V | | | | $I_O = 6 \text{ mA}$ | 2.7 | | - | - | 0.40 | V | | | | I <sub>O</sub> = 12 mA | 3.0 | | - | - | 0.55 | V | | I <sub>I</sub> | input leakage current | $V_I = 5.5 \text{ V or GND}$ | 3.6 | [2] | - | ±0.1 | ±5 | μΑ | | l <sub>OZ</sub> | OFF-state output current | $V_I = V_{IH}$ or $V_{IL}$ ;<br>$V_O = 5.5$ V or GND | 3.6 | [2][3] | - | ±0.1 | ±5 | μΑ | | I <sub>OFF</sub> | power-off leakage current | $V_I$ or $V_O = 5.5 V$ | 0.0 | | - | ±0.1 | ±10 | μΑ | | I <sub>CC</sub> | supply current | $V_I = V_{CC}$ or GND; $I_O = 0$ A | 3.6 | | - | 0.1 | 40 | μΑ | | $\Delta I_{CC}$ | additional supply current | per input pin;<br>$V_I = V_{CC} - 0.6 \text{ V}; I_O = 0 \text{ A}$ | 2.7 to 3.6 | | - | 5 | 500 | μΑ | | Cı | input capacitance | $V_I = GND$ to $V_{CC}$ | 0 to 3.6 | | - | 5.0 | - | pF | | C <sub>I/O</sub> | input/output capacitance | $V_I = GND$ to $V_{CC}$ | 0 to 3.6 | | - | 10 | - | pF | | I <sub>BHL</sub> | bus hold LOW current | $V_{I} = 0.8 \text{ V}$ | 3.0 | [4][5] | 75 | - | - | μΑ | | I <sub>BHH</sub> | bus hold HIGH current | V <sub>I</sub> = 2.0 V | 3.0 | [4][5] | -75 | - | - | μΑ | | I <sub>BHLO</sub> | bus hold LOW overdrive current | | 3.6 | [4][6] | 500 | - | - | μΑ | | I <sub>BHHO</sub> | bus hold HIGH overdrive current | | 3.6 | [4][6] | -500 | - | - | μΑ | <sup>[1]</sup> All typical values are measured at $V_{CC}$ = 3.3 V (unless stated otherwise) and $T_{amb}$ = 25 °C. <sup>[2]</sup> The bus hold circuit is switched off when $V_I > V_{CC}$ allowing 5.5 V on the input terminal. <sup>[3]</sup> For I/O ports the parameter I<sub>OZ</sub> includes the input leakage current. <sup>[4]</sup> Valid for data inputs only. Note that control inputs do not have a bus hold circuit. <sup>[5]</sup> The specified sustaining current at the data input holds the input below the specified $V_I$ level. <sup>[6]</sup> The specified overdrive current at the data input forces the data input to the opposite input state. # 10. Dynamic characteristics Table 7. Dynamic characteristics Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 6. | Symbol | Parameter | Conditions | V <sub>CC</sub> (V) | | Min | Typ[1] | Max | Unit | |----------------------|--------------------------------------------------|----------------------------------------|---------------------|------------|-----|--------|-----|------| | T <sub>amb</sub> = - | 40 °C to +85 °C | | | | | | | | | t <sub>pd</sub> | propagation delay | nAn to nBn; nBn to nAn; see | 1.2 | [2] | - | 12 | - | ns | | | | Figure 4 | 2.7 | | 1.0 | 4.2 | 6.7 | ns | | | | | 3.0 to 3.6 | | 1.0 | 3.3 | 5.7 | ns | | t <sub>en</sub> | <sub>en</sub> enable time n <del>OE</del> to nAr | nOE to nAn, nBn: see Figure 5 | 1.2 | [2] | - | 18 | - | ns | | | | | 2.7 | | 1.5 | 5.1 | 8.5 | ns | | | | | 3.0 to 3.6 | | 1.0 | 3.4 | 7.5 | ns | | t <sub>dis</sub> | disable time | ole time nOE to nAn, nBn; see Figure 5 | 1.2 | [2] | - | 10 | - | ns | | | | | 2.7 | | 1.5 | 3.5 | 7.5 | ns | | | | | 3.0 to 3.6 | | 1.5 | 3.3 | 6.5 | ns | | t <sub>sk(o)</sub> | output skew time | | 3.0 to 3.6 | <u>[3]</u> | - | - | 1.0 | ns | | $C_{PD}$ | power dissipation capacitance | per buffer; $V_I = GND$ to $V_{CC}$ | 3.3 | <u>[4]</u> | - | 28 | - | pF | | | | | | | | | | | - [1] Typical values are measured at $T_{amb}$ = 25 °C and $V_{CC}$ = 1.2 V, 2.7 V, and 3.3 V respectively. - [2] $t_{pd}$ is the same as $t_{PLH}$ and $t_{PHL}$ . $t_{en}$ is the same as $t_{PZL}$ and $t_{PZH}$ . $t_{dis}$ is the same as $t_{PLZ}$ and $t_{PHZ}$ . - [3] Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design. - [4] $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu W$ ). $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$ where: f<sub>i</sub> = input frequency in MHz; f<sub>o</sub> = output frequency in MHz C<sub>L</sub> = output load capacitance in pF V<sub>CC</sub> = supply voltage in Volts N = number of inputs switching $\Sigma(C_L \times V_{CC}^2 \times f_o)$ = sum of the outputs. ### 11. Waveforms $V_M = 1.5 \text{ V}$ at $V_{CC} \ge 2.7 \text{ V}$ $V_M = 0.5 \times V_{CC}$ at $V_{CC} < 2.7 \text{ V}$ $V_{\text{OL}}$ and $V_{\text{OH}}$ are typical output voltage levels that occur with the output load Fig 4. The input (nAn, nBn) to output (nBn, nAn) propagation delays 74LVCH322245A\_3 © NXP B.V. 2007. All rights reserved. Test data is given in Table 8. Definitions for test circuit: R<sub>L</sub> = Load resistance $C_L$ = Load capacitance including jig and probe capacitance $R_T$ = Termination resistance should be equal to output impedance $Z_o$ of the pulse generator $V_{EXT}$ = External voltage for measuring switching times Fig 6. Load circuitry for switching times Table 8. Test data | Supply voltage | Input | | Load | Load | | V <sub>EXT</sub> | | | |----------------|----------------|---------------------------------|-------|----------------|-------------------------------------|--------------------|-------------------------------------|--| | | V <sub>I</sub> | t <sub>r</sub> , t <sub>f</sub> | CL | R <sub>L</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | $t_{PLZ}, t_{PZL}$ | t <sub>PHZ</sub> , t <sub>PZH</sub> | | | 1.2 V | $V_{CC}$ | ≤ 2 ns | 50 pF | $500 \Omega$ | open | $2 \times V_{CC}$ | GND | | | 2.7 V | 2.7 V | ≤ 2.5 ns | 50 pF | 500 Ω | open | $2 \times V_{CC}$ | GND | | | 3.0 V to 3.6 V | 2.7 V | ≤ 2.5 ns | 50 pF | 500 Ω | open | $2 \times V_{CC}$ | GND | | # 12. Package outline LFBGA96: plastic low profile fine-pitch ball grid array package; 96 balls; body 13.5 x 5.5 x 1.05 mm SOT536-1 Fig 7. Package outline SOT536-1 (LFBGA96) 74LVCH322245A\_3 © NXP B.V. 2007. All rights reserved. # 13. Abbreviations #### Table 9. Abbreviations | Acronym | Description | |---------|-----------------------------| | DUT | Device Under Test | | ESD | ElectroStatic Discharge | | HBM | Human Body Model | | MM | Machine Model | | TTL | Transistor-Transistor Logic | # 14. Revision history ### Table 10. Revision history | | - | | | | | | |---------------------|-------------------------------------------------------------|---------------------------------------------|-------------------------------------------------|----------------------------------------------------|--|--| | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | | 74LVCH322245A_3 | 20070820 | Product data sheet | - | 74LVCH322245A_2 | | | | Modifications: | | his data sheet has been IXP Semiconductors. | redesigned to comply | y with the new identity | | | | | <ul> <li>Legal texts have</li> </ul> | ve been adapted to the ne | ew company name w | here appropriate. | | | | | • Error in Table 2 "Pin description" corrected. | | | | | | | | <ul> <li>Quick Reference<br/>and <u>Table 7</u>.</li> </ul> | ce Data section deleted. I | Information (C <sub>PD</sub> , C <sub>I</sub> , | C <sub>I/O</sub> ) moved from it to <u>Table 6</u> | | | | | <ul> <li>Some paramet guidelines.</li> </ul> | ter symbols and descripti | ons have been updat | ed to comply with NXP | | | | 74LVCH322245A_2 | 20040506 | Product specification | - | 74LVC_LVCH322245A_1 | | | | 74LVC_LVCH322245A_1 | 19990901 | - | - | - | | | | | | | | | | | # 15. Legal information #### 15.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 15.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 15.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. #### 15.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 16. Contact information For additional information, please visit: http://www.nxp.com For sales office addresses, send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> ### 17. Contents | 1 | General description | |------|------------------------------------| | 2 | Features | | 3 | Ordering information 2 | | 4 | Functional diagram 3 | | 5 | Pinning information 4 | | 5.1 | Pinning 4 | | 5.2 | Pin description 4 | | 6 | Functional description 5 | | 7 | Limiting values 5 | | 8 | Recommended operating conditions 5 | | 9 | Static characteristics 6 | | 10 | Dynamic characteristics 7 | | 11 | Waveforms | | 12 | Package outline 10 | | 13 | Abbreviations11 | | 14 | Revision history11 | | 15 | Legal information 12 | | 15.1 | Data sheet status | | 15.2 | Definitions | | 15.3 | Disclaimers | | 15.4 | Trademarks12 | | 16 | Contact information | | 17 | Contonte 12 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.