# **TigerSHARC Embedded Processor** ## ADSP-TS101S #### **FEATURES** 300 MHz, 3.3 ns instruction cycle rate 6M bits of internal—on-chip—SRAM memory 19 mm × 19 mm (484-ball) or 27 mm × 27 mm (625-ball) PBGA package Dual computation blocks—each containing an ALU, a multiplier, a shifter, and a register file Dual integer ALUs, providing data addressing and pointer manipulation Integrated I/O includes 14-channel DMA controller, external port, 4 link ports, SDRAM controller, programmable flag pins, 2 timers, and timer expired pin for system integration 1149.1 IEEE compliant JTAG test access port for on-chip emulation On-chip arbitration for glueless multiprocessing with up to 8 TigerSHARC processors on a bus #### **BENEFITS** Provides high performance Static Superscalar DSP operations, optimized for telecommunications infrastructure and other large, demanding multiprocessor DSP applications Performs exceptionally well on DSP algorithm and I/O benchmarks (see benchmarks in Table 1 and Table 2) Supports low overhead DMA transfers between internal memory, external memory, memory-mapped peripherals, link ports, other DSPs (multiprocessor), and host processors Eases DSP programming through extremely flexible instruction set and high-level language-friendly DSP architecture Enables scalable multiprocessing systems with low communications overhead Figure 1. Functional Block Diagram TigerSHARC and the TigerSHARC logo are registered trademarks of Analog Devices, Inc. ### Rev. C Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. ## **TABLE OF CONTENTS** | Features | |------------------------------------------------------------------------| | Benefits 1 | | Table of Contents | | Revision History | | General Description | | Dual Compute Blocks | | Data Alignment Buffer (DAB) | | Dual Integer ALUs (IALUs) | | Program Sequencer 5 | | On-Chip SRAM Memory 5 | | External Port (Off-Chip Memory/Peripherals Interface) | | DMA Controller | | Link Ports | | Timer and General-Purpose I/O | | Reset and Booting | | Low Power Operation | | Clock Domains | | Output Pin Drive Strength Control | | Power Supplies | | Filtering Reference Voltage and Clocks | | Development Tools | | | | REVISION HISTORY | | 5/09—Rev. B to Rev. C | | Added parameter value (I <sub>DD_A</sub> max) in Operating Conditions | | Updated footnotes in 484-Ball PBGA (B-484) 43 | | Updated footnotes in 625-Ball PBGA (B-625) 44 | | Added surface-mount design info in Surface-Mount Design | | Updated models in Ordering Guide | | Designing an Emalator Companior | |---------------------------------| | DSP Board (Target) | | Additional Information | | Pin Function Descriptions | | Pin States at Reset | | Pin Definitions | | Strap Pin Function Descriptions | | Specifications | | Operating Conditions | | Electrical Characteristics | | Absolute Maximum Ratings | | ESD Caution | | Package Information | | Timing Specifications | | Output Drive Currents | | Test Conditions | | Environmental Conditions | | PBGA Pin Configurations | | Outline Dimensions 4 | | Surface-Mount Design | | Ordering Guide | ## **GENERAL DESCRIPTION** The ADSP-TS101S TigerSHARC® processor is an ultrahigh performance, Static Superscalar™ †processor optimized for large signal processing tasks and communications infrastructure. The DSP combines very wide memory widths with dual computation blocks—supporting 32- and 40-bit floating-point and 8-, 16-, 32-, and 64-bit fixed-point processing—to set a new standard of performance for digital signal processors. The TigerSHARC processor's Static Superscalar architecture lets the processor execute up to four instructions each cycle, performing 24 fixed-point (16-bit) operations or six floating-point operations. Three independent 128-bit-wide internal data buses, each connecting to one of the three 2M bit memory banks, enable quad word data, instruction, and I/O accesses and provide 14.4G bytes per second of internal memory bandwidth. Operating at 300 MHz, the ADSP-TS101S processor's core has a 3.3 ns instruction cycle time. Using its single-instruction, multipledata (SIMD) features, the ADSP-TS101S can perform 2.4 billion 40-bit MACs or 600 million 80-bit MACs per second. Table 1 and Table 2 show the DSP's performance benchmarks. Table 1. General-Purpose Algorithm Benchmarks at 300 MHz | Benchmark | Speed | Clock<br>Cycles | |----------------------------------------|-----------------|-----------------| | 32-bit algorithm, 600 million MACs/s | peak performan | :e | | 1024 point complex FFT (Radix 2) | 32.78 µs | 9,835 | | 50-tap FIR on 1024 input | 91.67 μs | 27,500 | | Single FIR MAC | 1.83 ns | 0.55 | | 16-bit algorithm, 2.4 billion MACs/s p | eak performance | • | | 256 point complex FFT (Radix 2) | 3.67 µs | 1,100 | | 50-tap FIR on 1024 input | 24.0 μs | 7,200 | | Single FIR MAC | 0.47 ns | 0.14 | | Single complex FIR MAC | 1.9 ns | 0.57 | | I/O DMA transfer rate | | | | External port | 800M bytes/s | n/a | | Link ports (each) | 250M bytes/s | n/a | Table 2. 3G Wireless Algorithm Benchmarks | Benchmark | Execution (MIPS) <sup>1</sup> | |---------------------------------------------------------------------------|-------------------------------| | Turbo decode | 51 MIPS <sup>2</sup> | | 384 kbps data channel | | | Viterbi decode<br>12.2 kbps AMR <sup>3</sup> voice channel | 0.86 MIPS | | Complex correlation 3.84 Mcps <sup>4</sup> with a spreading factor of 256 | 0.27 MIPS | <sup>&</sup>lt;sup>1</sup> The execution speed is in instruction cycles per second. The ADSP-TS101S is code compatible with the other TigerSHARC processors. The Functional Block Diagram on Page 1 shows the processor's architectural blocks. These blocks include: - Dual compute blocks, each consisting of an ALU, multiplier, 64-bit shifter, and 32-word register file and associated data alignment buffers (DABs) - Dual integer ALUs (IALUs), each with its own 31-word register file for data addressing - A program sequencer with instruction alignment buffer (IAB), branch target buffer (BTB), and interrupt controller - Three 128-bit internal data buses, each connecting to one of three 2M bit memory banks - On-chip SRAM (6M bit) - An external port that provides the interface to host processors, multiprocessing space (DSPs), off-chip memory-mapped peripherals, and external SRAM and SDRAM - A 14-channel DMA controller - Four link ports - Two 64-bit interval timers and timer expired pin - A 1149.1 IEEE compliant JTAG test access port for on-chip emulation Figure 2 shows a typical single-processor system with external SDRAM. Figure 4 on Page 8 shows a typical multiprocessor system. The TigerSHARC processor uses a Static Superscalar architecture. This architecture is superscalar in that the ADSP-TS101S processor's core can execute simultaneously from one to four 32-bit instructions encoded in a very large instruction word (VLIW) instruction line using the DSP's dual compute blocks. Because the DSP does not perform instruction reordering at runtime—the programmer selects which operations will execute in parallel prior to runtime—the order of instructions is static. With few exceptions, an instruction line, whether it contains one, two, three, or four 32-bit instructions, executes with a throughput of one cycle in an eight-deep processor pipeline. For optimal DSP program execution, programmers must follow the DSP's set of instruction parallelism rules when encoding an instruction line. In general, the selection of instructions that the DSP can execute in parallel each cycle depends on the instruction line resources each instruction requires and on the source and destination registers used in the instructions. The programmer has direct control of three core components—the IALUs, the compute blocks, and the program sequencer. <sup>†</sup> Static Superscalar is a trademark of Analog Devices, Inc. <sup>&</sup>lt;sup>2</sup> This value is for six iterations of the algorithm. For eight iterations of the turbo decoder, this benchmark is 67 MIPS. <sup>&</sup>lt;sup>3</sup> Adaptive multi rate (AMR) <sup>&</sup>lt;sup>4</sup>Megachips per second (Mcps) The ADSP-TS101S, in most cases, has a two-cycle arithmetic execution pipeline that is fully interlocked, so whenever a computation result is unavailable for another operation dependent on it, the DSP automatically inserts one or more stall cycles as needed. Efficient programming with dependency-free instructions can eliminate most computational and memory transfer data dependencies. Figure 2. Single-Processor System with External SDRAM In addition, the ADSP-TS101S supports SIMD operations two ways—SIMD compute blocks and SIMD computations. The programmer can direct both compute blocks to operate on the same data (broadcast distribution) or on different data (merged distribution). In addition, each compute block can execute four 16-bit or eight 8-bit SIMD computations in parallel. ## **DUAL COMPUTE BLOCKS** The ADSP-TS101S has compute blocks that can execute computations either independently or together as a SIMD engine. The DSP can issue up to two compute instructions per compute block each cycle, instructing the ALU, multiplier, or shifter to perform independent, simultaneous operations. The compute blocks are referred to as X and Y in assembly syntax, and each block contains three computational units—an ALU, a multiplier, a 64-bit shifter, and a 32-word register file. - Register file—each compute block has a multiported 32-word, fully orthogonal register file used for transferring data between the computation units and data buses and for storing intermediate results. Instructions can access the registers in the register file individually (word aligned), or in sets of two (dual aligned) or four (quad aligned). - ALU—the ALU performs a standard set of arithmetic operations in both fixed- and floating-point formats. It also performs logic operations. - Multiplier—the multiplier performs both fixed- and floating-point multiplication and fixed-point multiply and accumulate. - Shifter—the 64-bit shifter performs logical and arithmetic shifts, bit and bit stream manipulation, and field deposit and extraction operations. - Accelerator—128-bit unit for trellis decoding (for example, Viterbi and turbo decoders) and complex correlations for communication applications. Using these features, the compute blocks can: - Provide 8 MACs per cycle peak and 7.1 MACs per cycle sustained 16-bit performance and provide 2 MACs per cycle peak and 1.8 MACs per cycle sustained 32-bit performance (based on FIR) - Execute six single-precision, floating-point or execute 24 fixed-point (16-bit) operations per cycle, providing 1,800 MFLOPS or 7.3 GOPS performance - Perform two complex 16-bit MACs per cycle - Execute eight trellis butterflies in one cycle ## **DATA ALIGNMENT BUFFER (DAB)** The DAB is a quad word FIFO that enables loading of quad word data from nonaligned addresses. Normally, load instructions must be aligned to their data size so that quad words are loaded from a quad-aligned address. Using the DAB significantly improves the efficiency of some applications, such as FIR filters. ### **DUAL INTEGER ALUS (IALUS)** The ADSP-TS101S has two IALUs that provide powerful address generation capabilities and perform many general-purpose integer operations. Each of the IALUs: - Provides memory addresses for data and update pointers - Supports circular buffering and bit-reverse addressing - Performs general-purpose integer operations, increasing programming flexibility - Includes a 31-word register file for each IALU As address generators, the IALUs perform immediate or indirect (pre- and post-modify) addressing. They perform modulus and bit-reverse operations with no constraints placed on memory addresses for the modulus data buffer placement. Each IALU can specify either a single, dual, or quad word access from memory. The IALUs have hardware support for circular buffers, bit reverse, and zero-overhead looping. Circular buffers facilitate efficient programming of delay lines and other data structures required in digital signal processing, and they are commonly used in digital filters and Fourier transforms. Each IALU provides registers for four circular buffers, so applications can set up a total of eight circular buffers. The IALUs handle address pointer wraparound automatically, reducing overhead, increasing performance, and simplifying implementation. Circular buffers can start and end at any memory location. Because the IALU's computational pipeline is one cycle deep, in most cases, integer results are available in the next cycle. Hardware (register dependency check) causes a stall if a result is unavailable in a given cycle. ## **PROGRAM SEQUENCER** The ADSP-TS101S processor's program sequencer supports: - A fully interruptible programming model with flexible programming in assembly and C/C++ languages; handles hardware interrupts with high throughput and no aborted instruction cycles. - An eight-cycle instruction pipeline—three-cycle fetch pipe and five-cycle execution pipe—with computation results available two cycles after operands are available. - The supply of instruction fetch memory addresses; the sequencer's instruction alignment buffer (IAB) caches up to five fetched instruction lines waiting to execute; the program sequencer extracts an instruction line from the IAB and distributes it to the appropriate core component for execution. - The management of program structures and determination of program flow according to JUMP, CALL, RTI, RTS instructions, loop structures, conditions, interrupts, and software exceptions. - Branch prediction and a 128-entry branch target buffer (BTB) to reduce branch delays for efficient execution of conditional and unconditional branch instructions and zero-overhead looping; correctly predicted branches that are taken occur with zero-to-two overhead cycles, overcoming the three-to-six stage branch penalty. - Compact code without the requirement to align code in memory; the IAB handles alignment. ## **Interrupt Controller** The DSP supports nested and non-nested interrupts. Each interrupt type has a register in the interrupt vector table. Also, each has a bit in both the interrupt latch register and the interrupt mask register. All interrupts are fixed as either level sensitive or edge sensitive, except the $\overline{IRQ3-0}$ hardware interrupts, which are programmable. The DSP distinguishes between hardware interrupts and software exceptions, handling them differently. When a software exception occurs, the DSP aborts all other instructions in the instruction pipe. When a hardware interrupt occurs, the DSP continues to execute instructions already in the instruction pipe. ### Flexible Instruction Set The 128-bit instruction line, which can contain up to four 32-bit instructions, accommodates a variety of parallel operations for concise programming. For example, one instruction line can direct the DSP to conditionally execute a multiply, an add, and a subtract in both computation blocks while it also branches to another location in the program. Some key features of the instruction set include: - Enhanced instructions for communications infrastructure to govern trellis decoding (for example, Viterbi and turbo decoders) and despreading via complex correlations - · Algebraic assembly language syntax - Direct support for all DSP, imaging, and video arithmetic types, eliminating hardware modes - Branch prediction encoded in instruction, enables zerooverhead loops - Parallelism encoded in instruction line - Conditional execution optional for all instructions - User-defined, programmable partitioning between program and data memory ### **ON-CHIP SRAM MEMORY** The ADSP-TS101S has 6M bits of on-chip SRAM memory, divided into three blocks of 2M bits (64K words × 32 bits). Each block—M0, M1, and M2—can store program, data, or both, so applications can configure memory to suit specific needs. Placing program instructions and data in different memory blocks, however, enables the DSP to access data while performing an instruction fetch. The DSP's internal and external memory (Figure 3) is organized into a unified memory map, which defines the location (address) of all elements in the system. The memory map is divided into four memory areas—host space, external memory, multiprocessor space, and internal memory—and each memory space, except host memory, is subdivided into smaller memory spaces. Each internal memory block connects to one of the 128-bit-wide internal buses—block M0 to bus MD0, block M1 to bus MD1, and block M2 to bus MD2—enabling the DSP to perform three memory transfers in the same cycle. The DSP's internal bus architecture provides a total memory bandwidth of 14.4G bytes per second, enabling the core and I/O to access eight 32-bit data words (256 bits) and four 32-bit instructions each cycle. The DSP's flexible memory structure enables: - DSP core and I/O access of different memory blocks in the same cycle - DSP core access of all three memory blocks in parallel one instruction and two data accesses - Programmable partitioning of program and data memory - Program access of all memory as 32-, 64-, or 128-bit words—16-bit words with the DAB - Complete context switch in less than 20 cycles (66 ns) Figure 3. Memory Map # EXTERNAL PORT (OFF-CHIP MEMORY/PERIPHERALS INTERFACE) The ADSP-TS101S processor's external port provides the processor's interface to off-chip memory and peripherals. The 4G word address space is included in the DSP's unified address space. The separate on-chip buses—three 128-bit data buses and three 32-bit address buses—are multiplexed at the external port to create an external system bus with a single 64-bit data bus and a single 32-bit address bus. The external port supports data transfer rates of 800M bytes per second over external bus. The external bus can be configured for 32- or 64-bit operation. When the system bus is configured for 64-bit operation, the lower 32 bits of the external data bus connect to even addresses, and the upper 32 bits connect to odd addresses. The external port supports pipelined, slow, and SDRAM protocols. Addressing of external memory devices and memory-mapped peripherals is facilitated by on-chip decoding of high-order address lines to generate memory bank select signals. The ADSP-TS101S provides programmable memory, pipeline depth, and idle cycle for synchronous accesses, and external acknowledge controls to support interfacing to pipelined or slow devices, host processors, and other memory-mapped peripherals with variable access, hold, and disable time requirements. ### **Host Interface** The ADSP-TS101S provides an easy and configurable interface between its external bus and host processors through the external port. To accommodate a variety of host processors, the host interface supports pipelined or slow protocols for accesses of the host as slave. Each protocol has programmable transmission parameters, such as idle cycles, pipe depth, and internal wait cycles. The host interface supports burst transactions initiated by a host processor. After the host issues the starting address of the burst and asserts the BRST signal, the DSP increments the address internally while the host continues to assert BRST. The host interface provides a deadlock recovery mechanism that enables a host to recover from deadlock situations involving the DSP. The $\overline{BOFF}$ signal provides the deadlock recovery mechanism. When the host asserts $\overline{BOFF}$ , the DSP backs off the current transaction and asserts $\overline{HBG}$ and relinquishes the external bus. The host can directly read or write the internal memory of the ADSP-TS101S, and it can access most of the DSP registers, including DMA control (TCB) registers. Vector interrupts support efficient execution of host commands. ## **Multiprocessor Interface** The ADSP-TS101S offers powerful features tailored to multiprocessing DSP systems through the external port and link ports. This multiprocessing capability provides highest bandwidth for interprocessor communication, including: - · Up to eight DSPs on a common bus - On-chip arbitration for glueless multiprocessing - Link ports for point-to-point communication The external port and link ports provide integrated, glueless multiprocessing support. The external port supports a unified address space (see Figure 3) that enables direct interprocessor accesses of each ADSP-TS101S processor's internal memory and registers. The DSP's on-chip distributed bus arbitration logic provides simple, glueless connection for systems containing up to eight ADSP-TS101S processors and a host processor. Bus arbitration has a rotating priority. Bus lock supports indivisible read-modify-write sequences for semaphores. A bus fairness feature prevents one DSP from holding the external bus too long. The DSP's four link ports provide a second path for interprocessor communications with throughput of 1G bytes per second. The cluster bus provides 800M bytes per second throughput—with a total of 1.8G bytes per second interprocessor bandwidth. ## **SDRAM Controller** The SDRAM controller controls the ADSP-TS101S processor's transfers of data to and from synchronous DRAM (SDRAM). The throughput is 32 or 64 bits per SCLK cycle using the external port and SDRAM control pins. The SDRAM interface provides a glueless interface with standard SDRAMs—16M bit, 64M bit, 128M bit, and 256M bit. The DSP directly supports a maximum of 64M words $\times$ 32 bits of SDRAM. The SDRAM interface is mapped in external memory in the DSP's unified memory map. #### **EPROM Interface** The ADSP-TS101S can be configured to boot from external 8-bit EPROM at reset through the external port. An automatic process (which follows reset) loads a program from the EPROM into internal memory. This process uses 16 wait cycles for each read access. During booting, the BMS pin functions as the EPROM chip select signal. The EPROM boot procedure uses DMA Channel 0, which packs the bytes into 32-bit instructions. Applications can also access the EPROM (write flash memories) during normal operation through DMA. The EPROM or flash memory interface is not mapped in the DSP's unified memory map. It is a byte address space limited to a maximum of 16M bytes (24 address bits). The EPROM or flash memory interface can be used after boot via a DMA. ### **DMA CONTROLLER** The ADSP-TS101S processor's on-chip DMA controller, with 14 DMA channels, provides zero-overhead data transfers without processor intervention. The DMA controller operates independently and invisibly to the DSP's core, enabling DMA operations to occur while the DSP's core continues to execute program instructions. The DMA controller performs DMA transfers between: - Internal memory and external memory and memorymapped peripherals - Internal memory of other DSPs on a common bus, a host processor, or link port I/O - External memory and external peripherals or link port I/O - External bus master and internal memory or link port I/O The DMA controller provides a number of additional features. The DMA controller supports flyby transfers. Flyby operations only occur through the external port (DMA Channel 0) and do not involve the DSP's core. The DMA controller acts as a conduit to transfer data from one external device to another through external memory. During a transaction, the DSP: - Relinquishes the external data bus - Outputs addresses, memory selects (MS1-0, MSSD, RAS, CAS, and SDWE) and the FLYBY, IOEN, and RD/WR strobes - Responds to ACK DMA chaining is also supported by the DMA controller. DMA chaining operations enable applications to automatically link one DMA transfer sequence to another for continuous transmission. The sequences can occur over different DMA channels and have different transmission attributes. The DMA controller also supports two-dimensional transfers. The DMA controller can access and transfer two-dimensional memory arrays on any DMA transmit or receive channel. These transfers are implemented with index, count, and modify registers for both the X and Y dimensions. Figure 4. Shared Memory Multiprocessing System The DMA controller performs the following DMA operations: - External port block transfers. Four dedicated bidirectional DMA channels transfer blocks of data between the DSP's internal memory and any external memory or memory-mapped peripheral on the external bus. These transfers support master mode and handshake mode protocols. - Link port transfers. Eight dedicated DMA channels (four transmit and four receive) transfer quad word data only between link ports and between a link port and internal or - external memory. These transfers only use handshake mode protocol. DMA priority rotates between the four receive channels. - AutoDMA transfers. Two dedicated unidirectional DMA channels transfer data received from an external bus master to internal memory or to link port I/O. These transfers only use slave mode protocol, and an external bus master must initiate the transfer. ### **LINK PORTS** The DSP's four link ports provide additional 8-bit bidirectional I/O capability. With the ability to operate at a double data rate—latching data on both the rising and falling edges of the clock—running at 125 MHz, each link port can support up to 250M bytes per second, for a combined maximum throughput of 1G bytes per second. The link ports provide an optional communications channel that is useful in multiprocessor systems for implementing point-to-point interprocessor communications. Applications can also use the link ports for booting. Each link port has its own double-buffered input and output registers. The DSP's core can write directly to a link port's transmit register and read from a receive register, or the DMA controller can perform DMA transfers through eight (four transmit and four receive) dedicated link port DMA channels. Each link port has three signals that control its operation. LxCLKOUT and LxCLKIN implement clock/acknowledge handshaking. LxDIR indicates the direction of transfer and is used only when buffering the LxDAT signals. An example application would be using differential low-swing buffers for long twisted-pair wires. LxDAT provides the 8-bit data bus input/output. Applications can program separate error detection mechanisms for transmit and receive operations (applications can use the checksum mechanism to implement consecutive link port transfers), the size of data packets, and the speed at which bytes are transmitted. Under certain conditions, the link port receiver can initiate a token switch to reverse the direction of transfer; the transmitter becomes the receiver and vice versa. ## **TIMER AND GENERAL-PURPOSE I/O** The ADSP-TS101S has a timer pin (TMR0E) that generates output when a programmed timer counter has expired. Also, the DSP has four programmable general-purpose I/O pins (FLAG3–0) that can function as either single-bit input or output. As outputs, these pins can signal peripheral devices; as inputs, they can provide the test for conditional branching. ### **RESET AND BOOTING** The ADSP-TS101S has two levels of reset (see reset specifications Page 24): - Power-up reset—after power-up of the system, and strap options are stable, the RESET pin must be asserted (low). - Normal reset—for any resets following the power-up reset sequence, the RESET pin must be asserted. The DSP can be reset internally (core reset) by setting the SWRST bit in SQCTL. The core is reset, but not the external port or I/O. After reset, the ADSP-TS101S has four boot options for beginning operation: - Boot from EPROM. The DSP defaults to EPROM booting when the BMS pin strap option is set low. See Strap Pin Function Descriptions on Page 19. - Boot by an external master (host or another ADSP-TS101S). Any master on the cluster bus can boot the ADSP-TS101S through writes to its internal memory or through autoDMA. - Boot by link port. All four receive link DMA channels are initialized after reset to transfer a 256-word block to internal memory address 0 to 255, and to issue an interrupt at the end of the block (similar to EP DMA). The corresponding DMA interrupts are set to address zero (0). - No boot—Start running from an external memory. Using the "no boot" option, the ADSP-TS101S must start running from an external memory, caused by asserting one of the $\overline{1RQ3-0}$ interrupt signals. The ADSP-TS101S core always exits from reset in the idle state and waits for an interrupt. Some of the interrupts in the interrupt vector table are initialized and enabled after reset. #### LOW POWER OPERATION The ADSP-TS101S can enter a low power sleep mode in which its core does not execute instructions, reducing power consumption to a minimum. The ADSP-TS101S exits sleep mode when it senses a falling edge on any of its $\overline{IRQ3-0}$ interrupt inputs. The interrupt, if enabled, causes the ADSP-TS101S to execute the corresponding interrupt service routine. This feature is useful for systems that require a low power standby mode. ## **CLOCK DOMAINS** As shown in Figure 5, the ADSP-TS101S has two clock inputs, SCLK (system clock) and LCLK (local clock). Figure 5. Clock Domains These inputs drive its two major clock domains: - SCLK (system clock). Provides clock input for the external bus interface and defines the ac specification reference for the external bus signals. The external bus interface runs at 1× the SCLK frequency. A DLL locks internal SCLK to SCLK input. - LCLK (local clock). Provides clock input to the internal clock driver, CCLK, which is the internal clock for the core, internal buses, memory, and link ports. The instruction execution rate is equal to CCLK. A PLL from LCLK gener- ates CCLK, which is phase-locked. The LCLKRAT pins define the clock multiplication of LCLK to CCLK (see Table 4). The link port clock is generated from CCLK via a software programmable divisor. RESET must be asserted until LCLK is stable and within specification for at least 2 ms. This applies to power-up as well as any dynamic modification of LCLK after power-up. Dynamic modification may include LCLK going out of specification as long as RESET is asserted. Connecting SCLK and LCLK to the same clock source is a requirement for the device. Using an integer clock multiplication value provides predictable cycle-by-cycle operation, a requirement of fault-tolerant systems and some multiprocessing systems. Noninteger values are completely functional and acceptable for applications that do not require predictable cycle-by-cycle operation. ## **OUTPUT PIN DRIVE STRENGTH CONTROL** Pins CONTROLIMP2-0 and DS2-0 work together to control the output drive strength of two groups of pins, the Address/Data/Control pin group and the Link pin group. CONTROLIMP2-0 independently configures the two pin groups to the maximum drive strength or to a digitally controlled drive strength that is selectable by the DS2-0 pins (see Table 13 on Page 18). If the digitally controlled drive strength is selected for a pin group, the DS2-0 pins determine one of eight strength levels for that group (see Table 14 on Page 18). The drive strength selected varies the slew rate of the driver. Drive strength 0 (DS2-0 = 000) is the weakest and slowest slew rate. Drive strength 7 (DS2-0 = 111) is the strongest and fastest slew The stronger drive strengths are useful for high frequency switching while the lower strengths may allow use of a relaxed design methodology. The strongest drive strengths have a larger di/dt and thus require more attention to signal integrity issues such a ringing, reflections and coupling. Also, a larger di/dt can increase external supply rail noise, which impacts power supply and power distribution design. The drive strengths for the EMU, CPA, and DPA pins are not controllable and are fixed to the maximum level. For drive strength calculation, see Output Drive Currents on Page 32. ### **POWER SUPPLIES** The ADSP-TS101S has separate power supply connections for internal logic (V<sub>DD</sub>), analog circuits (V<sub>DD</sub> A), and I/O buffer $(V_{DD\_IO})$ power supply. The internal $(V_{DD})$ and analog $(V_{DD\_A})$ supplies must meet the 1.2 V requirement. The I/O buffer $(V_{DD\ IO})$ supply must meet the 3.3 V requirement. The analog supply ( $V_{DD\ A}$ ) powers the clock generator PLLs. To produce a stable clock, systems must provide a clean power supply to power input V<sub>DD</sub> A. Designs must pay critical attention to bypassing the $V_{DD\ A}$ supply. The required power-on sequence for the DSP is to provide $V_{\rm DD}$ (and V<sub>DD</sub> A) before V<sub>DD</sub> IO. ## FILTERING REFERENCE VOLTAGE AND CLOCKS Figure 6 shows a possible circuit for filtering V<sub>REF</sub>, SCLK\_N, and LCLK\_N. This circuit provides the reference voltage for the switching voltage, system clock, and local clock references. R1: $2k\Omega$ SERIES RESISTOR R2: 1.67k $\Omega$ SERIES RESISTOR C1: $1\mu F$ CAPACITOR (SMD) C2: 1nF CAPACITOR (HF SMD) PLACED CLOSE TO DSP'S PINS Figure 6. $V_{REF}$ , SCLK\_N, and LCLK\_N Filter ### **DEVELOPMENT TOOLS** The ADSP-TS101S is supported with a complete set of CROSSCORE®† software and hardware development tools, including Analog Devices emulators and VisualDSP++®‡ development environment. The same emulator hardware that supports other TigerSHARC processors also fully emulates the ADSP-TS101S. The VisualDSP++ project management environment lets programmers develop and debug an application. This environment includes an easy to use assembler (which is based on an algebraic syntax), an archiver (librarian/library builder), a linker, a loader, a cycle-accurate instruction-level simulator, a C/C++ compiler, and a C/C++ run-time library that includes DSP and mathematical functions. A key point for these tools is C/C++ code efficiency. The compiler has been developed for efficient translation of C/C++ code to DSP assembly. The DSP has architectural features that improve the efficiency of compiled C/C++ The VisualDSP++ debugger has a number of important features. Data visualization is enhanced by a plotting package that offers a significant level of flexibility. This graphical representation of user data enables the programmer to quickly determine the performance of an algorithm. As algorithms grow in complexity, this capability can have increasing significance on the designer's development schedule, increasing productivity. Statistical profiling enables the programmer to nonintrusively poll the processor as it is running the program. This feature, unique to VisualDSP++, enables the software developer to passively gather important code execution metrics without interrupting the real-time characteristics of the program. Essentially, the developer can identify bottlenecks in software quickly and efficiently. By using the profiler, the programmer can focus on those areas in the program that impact performance and take corrective action. <sup>&</sup>lt;sup>†</sup> CROSSCORE is a registered trademark of Analog Devices, Inc. $<sup>\</sup>ensuremath{^{\ddagger}}\xspace \text{V}\xspace\text{is a registered trademark of Analog Devices, Inc.}$ Debugging both C/C++ and assembly programs with the VisualDSP++ debugger, programmers can: - View mixed C/C++ and assembly code (interleaved source and object information) - · Insert breakpoints - Set conditional breakpoints on registers, memory, and stacks - · Trace instruction execution - Perform linear or statistical profiling of program execution - Fill, dump, and graphically plot the contents of memory - · Perform source level debugging - Create custom debugger windows The VisualDSP++ integrated development and debugging environment (IDDE) lets programmers define and manage DSP software development. Its dialog boxes and property pages let programmers configure and manage all of the TigerSHARC development tools, including the color syntax highlighting in the VisualDSP++ editor. This capability permits programmers to: - Control how the development tools process inputs and generate outputs - Maintain a one-to-one correspondence with the tool's command-line switches The VisualDSP++ Kernel (VDK) incorporates scheduling and resource management tailored specifically to address the memory and timing constraints of DSP programming. These capabilities enable engineers to develop code more effectively, eliminating the need to start from the very beginning, when developing new application code. The VDK features include threads, critical and unscheduled regions, semaphores, events, and device flags. The VDK also supports priority-based, preemptive, cooperative, and time-sliced scheduling approaches. In addition, the VDK was designed to be scalable. If the application does not use a specific feature, the support code for that feature is excluded from the target system. Because the VDK is a library, a developer can decide whether to use it or not. The VDK is integrated into the VisualDSP++ development environment, but can also be used via standard command-line tools. When the VDK is used, the development environment assists the developer with many error-prone tasks and assists in managing system resources, automating the generation of various VDK-based objects, and visualizing the system state, when debugging an application that uses the VDK. Use the Expert Linker to visually manipulate the placement of code and data on the embedded system. View memory utilization in a color-coded graphical form, easily move code and data to different areas of the DSP or external memory with a drag of the mouse, examine run-time stack and heap usage. The Expert Linker is fully compatible with existing linker definition file (LDF), allowing the developer to move between the graphical and textual environments. Analog Devices DSP emulators use the IEEE 1149.1 JTAG Test Access Port of the ADSP-TS101S processor to monitor and control the target board processor during emulation. The emulator provides full speed emulation, allowing inspection and modification of memory, registers, and processor stacks. Nonintrusive in-circuit emulation is assured by the use of the processor's JTAG interface—the emulator does not affect target system loading or timing. In addition to the software and hardware development tools available from Analog Devices, third parties provide a wide range of tools supporting the TigerSHARC processor family. Hardware tools include TigerSHARC processor PC plug-in cards. Third-party software tools include DSP libraries, real-time operating systems, and block diagram design tools. # DESIGNING AN EMULATOR-COMPATIBLE DSP BOARD (TARGET) The Analog Devices family of emulators are tools that every DSP developer needs to test and debug hardware and software systems. Analog Devices has supplied an IEEE 1149.1 JTAG test access port (TAP) on each JTAG DSP. The emulator uses the TAP to access the internal features of the DSP, allowing the developer to load code, set breakpoints, observe variables, observe memory, and examine registers. The DSP must be halted to send data and commands, but once an operation has been completed by the emulator, the DSP system is set running at full speed with no impact on system timing. To use these emulators, the target board must include a header that connects the DSP's JTAG port to the emulator. For details on target board design issues including mechanical layout, single processor connections, multiprocessor scan chains, signal buffering, signal termination, and emulator pod logic, see *EE-68: Analog Devices JTAG Emulation Technical Reference* on the Analog Devices website (www.analog.com)—use site search on "EE-68." This document is updated regularly to keep pace with improvements to emulator support. ## **ADDITIONAL INFORMATION** This data sheet provides a general overview of the ADSP-TS101S processor's architecture and functionality. For detailed information on the ADSP-TS101S processor's core architecture and instruction set, see the *ADSP-TS101 TigerSHARC Processor Programming Reference* and the *ADSP-TS101 TigerSHARC Processor Hardware Reference*. For detailed information on the development tools for this processor, see the *VisualDSP++ User's Guide*. ## PIN FUNCTION DESCRIPTIONS While most of the ADSP-TS101S processor's input pins are normally synchronous—tied to a specific clock—a few are asynchronous. For these asynchronous signals, an on-chip synchronization circuit prevents metastability problems. The synchronous ac specification for asynchronous signals is used only when predictable cycle-by-cycle behavior is required. All inputs are sampled by a clock reference, therefore input specifications (asynchronous minimum pulse widths or synchronous input setup and hold) must be met to guarantee recognition. ## **PIN STATES AT RESET** The output pins can be three-stated during normal operation. The DSP three-states all outputs during reset, allowing these pins to get to their internal pull-up or pull-down state. Some output pins (control signals) have a pull-up or pull-down that maintains a known value during transitions between different drivers. ## **PIN DEFINITIONS** The Type column in the following pin definitions tables describes the pin type, when the pin is used in the system. The Term (for termination) column describes the pin termination type if the pin is not used by the system. Note that some pins are always used (indicated with au symbol). Table 3. Pin Definitions—Clocks and Reset | Signal | Туре | Term | Description | |-------------------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LCLK_N | 1 | au | Local Clock Reference. Connect this pin to V <sub>REF</sub> as shown in Figure 6. | | LCLK_P | I | au | Local Clock Input. DSP clock input. The instruction cycle rate = $n \times LCLK$ , where n is user-programmable to 2, 2.5, 3, 3.5, 4, 5, or 6. For more information, see Clock Domains on Page 9. | | LCLKRAT2-0 <sup>1</sup> | I (pd²) | au | LCLK Ratio. The DSP's core clock (instruction cycle rate) = $n \times LCLK$ , where n is user-programmable to 2, 2.5, 3, 3.5, 4, 5, or 6 as shown in Table 4. These pins must have a constant value while the DSP is powered. | | SCLK_N | 1 | au | System Clock Reference. Connect this pin to V <sub>REF</sub> as shown in Figure 6. | | SCLK_P | I | au | System Clock Input. The DSP's system input clock for cluster bus. This pin must be connected to the same clock source as LCLK_P. For more information, see Clock Domains on Page 9. | | SCLKFREQ <sup>3</sup> | I (pu²) | au | SCLK Frequency. SCLKFREQ = 1 is required. The SCLKFREQ pin must have a constant value while the DSP is powered. | | RESET | I/A | au | Reset. Sets the DSP to a known state and causes program to be in idle state. RESET must be asserted at specified time according to the type of reset operation. For details, see Reset and Booting on Page 9. | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state Table 4. LCLK Ratio | LCLKRAT2-0 | Ratio | |---------------|----------| | 000 (default) | 2 | | 001 | 2.5 | | 010 | 3 | | 011 | 3.5 | | 100 | 4 | | 101 | 5 | | 110 | 6 | | 111 | Reserved | <sup>&</sup>lt;sup>1</sup>The internal pull-down may not be sufficient. A stronger pull-down may be necessary. <sup>&</sup>lt;sup>2</sup> See Electrical Characteristics on Page 20 for maximum and minimum current consumption for pull-up and pull-down resistances. <sup>&</sup>lt;sup>3</sup> The internal pull-up may not be sufficient. A stronger pull-up may be necessary. Table 5. Pin Definitions—External Port Bus Controls | Signal | Туре | Term | Description | |-----------------------|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADDR31-0 <sup>1</sup> | I/O/T | nc | Address Bus. The DSP issues addresses for accessing memory and peripherals on these pins. In a multiprocessor system, the bus master drives addresses for accessing internal memory or I/O processor registers of other ADSP-TS101S processors. The DSP inputs addresses when a host or another DSP accesses its internal memory or I/O processor registers. | | DATA63-0 <sup>1</sup> | I/O/T | nc | External Data Bus. Data and instructions are received, and driven by the DSP, on these pins. | | RD <sup>2</sup> | I/O/T (pu³) | nc | Memory Read. $\overline{RD}$ is asserted whenever the DSP reads from any slave in the system, excluding SDRAM. When the DSP is a slave, $\overline{RD}$ is an input and indicates read transactions that access its internal memory or universal registers. In a multiprocessor system, the bus master drives $\overline{RD}$ . The $\overline{RD}$ pin changes concurrently with ADDR pins. | | WRL <sup>2</sup> | I/O/T (pu³) | nc | Write Low. WRL is asserted in two cases: When the ADSP-TS101S writes to an even address word of external memory or to another external bus agent; and when the ADSP-TS101S writes to a 32-bit zone (host, memory, or DSP programmed to 32-bit bus). An external master (host or DSP) asserts WRL for writing to a DSP's low word of internal memory. In a multiprocessor system, the bus master drives WRL. The WRL pin changes concurrently with ADDR pins. When the DSP is a slave, WRL is an input and indicates write transactions that access its internal memory or universal registers. | | WRH <sup>2</sup> | I/O/T (pu³) | nc | Write High. WRH is asserted when the ADSP-TS101S writes a long word (64 bits) or writes to an odd address word of external memory or to another external bus agent on a 64-bit data bus. An external master (host or another DSP) must assert WRH for writing to a DSP's high word of 64-bit data bus. In a multiprocessing system, the bus master drives WRH. The WRH pin changes concurrently with ADDR pins. When the DSP is a slave, WRH is an input and indicates write transactions that access its internal memory or universal registers. | | ACK | I/O/T | epu | Acknowledge. External slave devices can deassert ACK to add wait states to external memory accesses. ACK is used by I/O devices, memory controllers, and other peripherals on the data phase. The DSP can deassert ACK to add wait states to read accesses of its internal memory. The ADSP-TS101S does not drive ACK during slave writes. Therefore, an external (approximately $10~\mathrm{k}\Omega$ ) pull-up is required. | | BMS <sup>2, 4</sup> | O/T<br>(pu/pd³) | au | Boot Memory Select. BMS is the chip select for boot EPROM or flash memory. During reset, the DSP uses BMS as a strap pin (EBOOT) for EPROM boot mode. When the DSP is configured to boot from EPROM, BMS is active during the boot sequence. Pull-down enabled during RESET (asserted); pull-up enabled after RESET (deasserted). In a multiprocessor system, the DSP bus master drives BMS. For details see Reset and Booting on Page 9 and the EBOOT signal description in Table 16 on Page 19. | | MS1-0 <sup>2</sup> | O/T (pu³) | nc | Memory Select. $\overline{\text{MS0}}$ or $\overline{\text{MS1}}$ is asserted whenever the DSP accesses memory banks 0 or 1, respectively. $\overline{\text{MS1}-0}$ are decoded memory address pins that change concurrently with ADDR pins. When ADDR31:26 = 0b000010, $\overline{\text{MS0}}$ is asserted. When ADDR31:26 = 0b000011, $\overline{\text{MS1}}$ is asserted. In multiprocessor systems, the master DSP drives $\overline{\text{MS1}-0}$ . | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state Table 5. Pin Definitions—External Port Bus Controls (Continued) | Signal | Туре | Term | Description | |-------------------|--------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MSH <sup>2</sup> | O/T (pu³) | nc | Memory Select Host. MSH is asserted whenever the DSP accesses the host address space (ADDR31:28 ≠ 0b0000). MSH is a decoded memory address pin that changes concurrently with ADDR pins. In a multiprocessor system, the bus master DSP drives MSH. | | BRST <sup>2</sup> | I/O/T (pu <sup>3</sup> ) | nc | Burst. The current bus master (DSP or host) asserts this pin to indicate that it is reading or writing data associated with consecutive addresses. A slave device can ignore addresses after the first one and increment an internal address counter after each transfer. For host-to-DSP burst accesses, the DSP increments the address automatically while BRST is asserted. | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state **Term (for termination) column symbols:** epd = external pull-down approximately 10 k $\Omega$ to V<sub>SS</sub>; epu = external pull-up approximately 10 k $\Omega$ to V<sub>DD-IO</sub>, nc = not connected; au = always used. Table 6. Pin Definitions—External Port Arbitration | Signal | Туре | Term | Description | |----------------------|------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BR7-0 | I/O | epu | Multiprocessing Bus Request Pins. Used by the DSPs in a multiprocessor system to arbitrate for bus mastership. Each DSP drives its own BRx line (corresponding to the value of its ID2–0 inputs) and monitors all others. In systems with fewer than eight DSPs, set the unused BRx pins high. | | ID2-0 <sup>1</sup> | I (pd²) | au | Multiprocessor ID. Indicates the DSP's ID. From the ID, the DSP determines its order in a multiprocessor system. These pins also indicate to the DSP which bus request $(\overline{BR0}-\overline{BR7})$ to assert when requesting the bus: $000 = \overline{BR0}$ , $001 = \overline{BR1}$ , $010 = \overline{BR2}$ , $011 = \overline{BR3}$ , $100 = \overline{BR4}$ , $101 = \overline{BR5}$ , $110 = \overline{BR6}$ , or $111 = \overline{BR7}$ . ID2–0 must have a constant value during system operation and can change during reset only. | | BM¹ | O (pd <sup>2</sup> ) | au | Bus Master. The current bus master DSP asserts $\overline{BM}$ . For debugging only. At reset this is a strap pin. For more information, see Table 16 on Page 19. | | BOFF | I | epu | Back Off. A deadlock situation can occur when the host and a DSP try to read from each other's bus at the same time. When deadlock occurs, the host can assert BOFF to force the DSP to relinquish the bus before completing its outstanding transaction, but only if the outstanding transaction is to host memory space (MSH). | | BUSLOCK <sup>3</sup> | O/T (pu <sup>2</sup> ) | nc | Bus Lock Indication. Provides an indication that the current bus master has locked the bus. | | HBR | I | epu | Host Bus Request. A host must assert HBR to request control of the DSP's external bus. When HBR is asserted in a multiprocessing system, the bus master relinquishes the bus and asserts HBG once the outstanding transaction is finished. | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state <sup>&</sup>lt;sup>1</sup> The address and data buses may float for several cycles during bus mastership transitions between a TigerSHARC processor and a host. Floating in this case means that these inputs are not driven by any source and that dc-biased terminations are not present. It is not necessary to add pull-ups as there are no reliability issues and the worst-case power consumption for these floating inputs is negligible. Unconnected address pins may require pull-ups or pull-downs to avoid erroneous slave accesses, depending on the system. Unconnected data pins may be left floating. <sup>&</sup>lt;sup>2</sup> The internal pull-up may not be sufficient. A stronger pull-up may be necessary. <sup>&</sup>lt;sup>3</sup> See Electrical Characteristics on Page 20 for maximum and minimum current consumption for pull-up and pull-down resistances. <sup>&</sup>lt;sup>4</sup> The internal pull-down may not be sufficient. A stronger pull-down may be necessary. Table 6. Pin Definitions—External Port Arbitration (Continued) | Signal | Туре | Term | Description | |------------------|-------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HBG <sup>3</sup> | I/O/T (pu²) | nc | Host Bus Grant. Acknowledges $\overline{\text{HBR}}$ and indicates that the host can take control of the external bus. When relinquishing the bus, the master DSP three-states the ADDR31–0, DATA63–0, $\overline{\text{MSH}}$ , $\overline{\text{MSSD}}$ , $\overline{\text{MS1-0}}$ , $\overline{\text{RD}}$ , $\overline{\text{WRL}}$ , $\overline{\text{WRH}}$ , $\overline{\text{BMS}}$ , $\overline{\text{BRST}}$ , $\overline{\text{FLYBY}}$ , $\overline{\text{IOEN}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{SDWE}}$ , SDA10, SDCKE, LDQM and HDQM pins, and the DSP puts the SDRAM in self-refresh mode. The DSP asserts $\overline{\text{HBG}}$ until the host deasserts $\overline{\text{HBR}}$ . In multiprocessor systems, the current bus master DSP drives $\overline{\text{HBG}}$ , and all slave DSPs monitor $\overline{\text{HBG}}$ . | | <u>CPA</u> | I/O (o/d) | See<br>next<br>column | Core Priority Access. Asserted while the DSP's core accesses external memory. This pin enables a slave DSP to interrupt a master DSP's background DMA transfers and gain control of the external bus for core-initiated transactions. $\overline{\text{CPA}}$ is an open drain output, connected to all DSPs in the system. The $\overline{\text{CPA}}$ pin has an internal 500 $\Omega$ pull-up resistor, which is only enabled on the DSP with ID2–0 = 0. If ID0 is not used, terminate this pin as either epu or nc. If ID7–1 is not used, terminate this pin as epu. | | DPA | I/O (o/d) | See<br>next<br>column | DMA Priority Access. Asserted while a high-priority DSP DMA channel accesses external memory. This pin enables a high-priority DMA channel on a slave DSP to interrupt transfers of a normal-priority DMA channel on a master DSP and gain control of the external bus for DMA-initiated transactions. $\overline{\text{DPA}}$ is an open drain output, connected to all DSPs in the system. The $\overline{\text{DPA}}$ pin has an internal 500 $\Omega$ pull-up resistor, which is only enabled on the DSP with ID2–0 = 0. If ID0 is not used, terminate this pin as either epu or nc. If ID7–1 is not used, terminate this pin as epu. | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state **Term (for termination) column symbols:** epd = external pull-down approximately 10 k $\Omega$ to V<sub>SS</sub>; epu = external pull-up approximately 10 k $\Omega$ to V<sub>DD-IO</sub>, nc = not connected; au = always used. Table 7. Pin Definitions—External Port DMA/Flyby | Signal | Type | Term | Description | |--------------------|------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DMAR3-0 | I/A | epu | DMA Request Pins. Enable external I/O devices to request DMA services from the DSP. In response to DMARx, the DSP performs DMA transfers according to the DMA channel's initialization. The DSP ignores DMA requests from uninitialized channels. | | FLYBY <sup>1</sup> | O/T (pu²) | nc | Flyby Mode. When a DSP DMA channel is initiated in FLYBY mode, it generates flyby transactions on the external bus. During flyby transactions, the DSP asserts FLYBY, which signals the source or destination I/O device to latch the next data or strobe the current data, respectively, and to prepare for the next data on the next cycle. | | ĪOEN <sup>1</sup> | O/T (pu <sup>2</sup> ) | nc | I/O Device Output Enable. Enables the output buffers of an external I/O device for flyby transactions between the device and external memory. Active on flyby transactions. | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state <sup>&</sup>lt;sup>1</sup> The internal pull-down may not be sufficient. A stronger pull-down may be necessary. <sup>&</sup>lt;sup>2</sup> See Electrical Characteristics on Page 20 for maximum and minimum current consumption for pull-up and pull-down resistances. <sup>&</sup>lt;sup>3</sup> The internal pull-up may not be sufficient. A stronger pull-up may be necessary. <sup>&</sup>lt;sup>1</sup> The internal pull-up may not be sufficient. A stronger pull-up may be necessary. <sup>&</sup>lt;sup>2</sup> See Electrical Characteristics on Page 20 for maximum and minimum current consumption for pull-up and pull-down resistances. Table 8. Pin Definitions—External Port SDRAM Controller | Signal | Туре | Term | Description | |----------------------|------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MSSD <sup>1</sup> | I/O/T (pu²) | nc | Memory Select SDRAM. MSSD is asserted whenever the DSP accesses SDRAM memory space. MSSD is a decoded memory address pin that is asserted whenever the DSP issues an SDRAM command cycle (access to ADDR31:26 = 0b000001). MSSD in a multiprocessor system is driven by the master DSP. | | RAS <sup>1</sup> | I/O/T (pu²) | nc | Row Address Select. When sampled low, RAS indicates that a row address is valid in a read or write of SDRAM. In other SDRAM accesses, RAS defines the type of operation to execute according to SDRAM specification. | | CAS <sup>1</sup> | I/O/T (pu²) | nc | Column Address Select. When sampled low, $\overline{CAS}$ indicates that a column address is valid in a read or write of SDRAM. In other SDRAM accesses, $\overline{CAS}$ defines the type of operation to execute according to the SDRAM specification. | | LDQM <sup>1</sup> | O/T (pu²) | nc | Low Word SDRAM Data Mask. When LDQM is sampled high, the DSP three-states the SDRAM DQ buffers. LDQM is valid on SDRAM transactions when $\overline{CAS}$ is asserted and is inactive on read transactions. On write transactions, LDQM is active when accessing an odd address word on a 64-bit memory bus to disable the write of the low word. | | HDQM <sup>1</sup> | O/T (pu <sup>2</sup> ) | nc | High Word SDRAM Data Mask. When HDQM is sampled high, the DSP three-states the SDRAM DQ buffers. HDQM is valid on SDRAM transactions when $\overline{CAS}$ is asserted and is inactive on read transactions. On write transactions, HDQM is active when accessing an even address in word accesses or is active when memory is configured for a 32-bit bus to disable the write of the high word. | | SDA10 <sup>1</sup> | O/T (pu²) | nc | SDRAM Address bit 10 pin. Separate A10 signals enable SDRAM refresh operation while the DSP executes non-SDRAM transactions. | | SDCKE <sup>1,3</sup> | I/O/T<br>(pu/pd²) | nc | SDRAM Clock Enable. Activates the SDRAM clock for SDRAM self-refresh or suspend modes. A slave DSP in a multiprocessor system does not have the pull-up or pull-down. A master DSP (or ID = 0 in a single processor system) has a 100 k $\Omega$ pull-up before granting the bus to the host, except when the SDRAM is put in self-refresh mode. In self-refresh mode, the master has a 100 k $\Omega$ pull-down before granting the bus to the host. | | SDWE <sup>1</sup> | I/O/T (pu²) | nc | SDRAM Write Enable. When sampled low while $\overline{\text{CAS}}$ is active, $\overline{\text{SDWE}}$ indicates an SDRAM write access. When sampled high while $\overline{\text{CAS}}$ is active, $\overline{\text{SDWE}}$ indicates an SDRAM read access. In other SDRAM accesses, $\overline{\text{SDWE}}$ defines the type of operation to execute according to SDRAM specification. | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state **Term (for termination) column symbols:** epd = external pull-down approximately 10 k $\Omega$ to V<sub>SS</sub>; epu = external pull-up approximately 10 k $\Omega$ to V<sub>DD-IO</sub>, nc = not connected; au = always used. Table 9. Pin Definitions—JTAG Port | Signal | Туре | Term | Description | |------------------|---------|----------------------------|------------------------------------------------------------------------------| | EMU | O (o/d) | nc <sup>1</sup> | Emulation. Connected only to the DSP's JTAG emulator target board connector. | | TCK | I | epd or<br>epu <sup>1</sup> | Test Clock (JTAG). Provides an asynchronous clock for JTAG scan. | | TDI <sup>2</sup> | I (pu³) | nc <sup>1</sup> | Test Data Input (JTAG). A serial data input of the scan path. | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state <sup>&</sup>lt;sup>1</sup> The internal pull-up may not be sufficient. A stronger pull-up may be necessary. <sup>&</sup>lt;sup>2</sup> See Electrical Characteristics on Page 20 for maximum and minimum current consumption for pull-up and pull-down resistances. <sup>&</sup>lt;sup>3</sup> The internal pull-down may not be sufficient. A stronger pull-down may be necessary. Table 9. Pin Definitions—JTAG Port (Continued) | Signal | Туре | Term | Description | | | | |-------------------|-----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--| | TDO | O/T | nc <sup>1</sup> | Test Data Output (JTAG). A serial data output of the scan path. | | | | | $TMS^2$ | I (pu³) | nc <sup>1</sup> | st Mode Select (JTAG). Used to control the test state machine. | | | | | TRST <sup>2</sup> | I/A (pu³) | au | Test Reset (JTAG). Resets the test state machine. TRST must be asserted or pulsed low after power-up for proper device operation. | | | | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state **Term (for termination) column symbols:** epd = external pull-down approximately 10 k $\Omega$ to $V_{SS}$ ; epu = external pull-up approximately 10 k $\Omega$ to $V_{DD-IO}$ , nc = not connected; au = always used. Table 10. Pin Definitions—Flags, Interrupts, and Timer | Signal | Туре | Term | Description | |----------------------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FLAG3-0 <sup>1</sup> | I/O/A (pd²) | nc | FLAG pins. Bidirectional input/output pins can be used as program conditions. Each pin can be configured individually for input or for output. FLAG3–0 are inputs after power-up and reset. | | ĪRQ3−0 <sup>3</sup> | I/A (pu²) | nc | Interrupt Request. When asserted, the DSP generates an interrupt. Each of the IRQ3–0 pins can be independently set for edge triggered or level sensitive operation. After reset, these pins are disabled unless the IRQ3–0 strap option is initialized for booting. | | TMR0E <sup>1</sup> | O (pd²) | au | Timer 0 expires. This output pulses for four SCLK cycles whenever timer 0 expires. At reset this is a strap pin. For additional information, see Table 16 on Page 19. | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state **Term (for termination) column symbols:** epd = external pull-down approximately 10 k $\Omega$ to $V_{SS}$ ; epu = external pull-up approximately 10 k $\Omega$ to $V_{DD-IO}$ , nc = not connected; au = always used. Table 11. Pin Definitions—Link Ports | Signal | Туре | Term | Description | |-----------------------|------|------|------------------------------------------| | L0DAT7-0 <sup>1</sup> | I/O | nc | Link0 Data 7–0 | | L1DAT7-0 <sup>1</sup> | I/O | nc | Link1 Data 7–0 | | L2DAT7-0 <sup>1</sup> | I/O | nc | Link2 Data 7–0 | | L3DAT7-0 <sup>1</sup> | I/O | nc | Link3 Data 7–0 | | L0CLKOUT | 0 | nc | Link0 Clock/Acknowledge Output | | L1CLKOUT | 0 | nc | Link1 Clock/Acknowledge Output | | L2CLKOUT | 0 | nc | Link2 Clock/Acknowledge Output | | L3CLKOUT | 0 | nc | Link3 Clock/Acknowledge Output | | L0CLKIN | I/A | epu | Link0 Clock/Acknowledge Input | | L1CLKIN | I/A | epu | Link1 Clock/Acknowledge Input | | L2CLKIN | I/A | epu | Link2 Clock/Acknowledge Input | | L3CLKIN | I/A | epu | Link3 Clock/Acknowledge Input | | LODIR | 0 | nc | Link0 Direction. (0 = input, 1 = output) | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state <sup>&</sup>lt;sup>1</sup> See the reference Page 11 to the JTAG emulation technical reference EE-68. <sup>&</sup>lt;sup>2</sup> The internal pull-up may not be sufficient. A stronger pull-up may be necessary. <sup>&</sup>lt;sup>3</sup> See Electrical Characteristics on Page 20 for maximum and minimum current consumption for pull-up and pull-down resistances. <sup>&</sup>lt;sup>1</sup> The internal pull-down may not be sufficient. A stronger pull-down may be necessary. <sup>&</sup>lt;sup>2</sup> See Electrical Characteristics on Page 20 for maximum and minimum current consumption for pull-up and pull-down resistances. $<sup>^{3}\,\</sup>mathrm{The}$ internal pull-up may not be sufficient. A stronger pull-up may be necessary. Table 11. Pin Definitions—Link Ports (Continued) | Signal | Туре | Term | Description | |--------------------|----------------------|------|------------------------------------------------------------------------------| | L1DIR | 0 | nc | Link1 Direction. (0 = input, 1 = output) | | L2DIR <sup>2</sup> | O (pd <sup>3</sup> ) | au | Link2 Direction. (0 = input, 1 = output) | | | | | At reset this is a strap pin. For more information, see Table 16 on Page 19. | | L3DIR | O (pd <sup>3</sup> ) | nc | Link3 Direction. (0 = input, 1 = output) | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state **Term (for termination) column symbols:** epd = external pull-down approximately 10 k $\Omega$ to V<sub>SS</sub>; epu = external pull-up approximately 10 k $\Omega$ to V<sub>DD-IO</sub>, nc = not connected; au = always used. Table 12. Pin Definitions—Impedance and Drive Strength Control | Signal | Туре | Term | Description | |----------------------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CONTROLIMP2-1 <sup>1</sup> | I (pu³) | au | Impedance Control. For ADC (Address/Data/Controls) and LINK (all link port outputs) signals, the | | CONTROLIMP0 <sup>2</sup> | I (pd³) | au | CONTROLIMP2-0 pins control impedance as shown in Table 13. These pins enable or disable dig_ctrl mode. When dig_ctrl: 0 = Disabled (maximum drive strength) 1 = Enabled (use DS2-0 drive strength selection) | | DS2-0 <sup>1</sup> | I (pu³) | au | Digital Drive Strength Selection. Selected as shown in Table 14. For drive strength calculation, see Output Drive Currents on Page 32. The drive strength for some pins is preset, not controlled by the DS2–0 pins. The pins that are always at drive strength 7 (100%) are: $\overline{CPA}$ , $\overline{DPA}$ , and $\overline{EMU}$ . | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state **Table 13. Control Impedance Selection** | CONTROLIMP2-0 | ADC dig_ctrl | LINK dig_ctrl | |---------------|--------------|---------------| | 000 | 0 | 0 | | 001 | 0 | 0 | | 010 | 0 | 1 | | 011 | reserved | reserved | | 100 | 1 | 0 | | 101 | reserved | reserved | | 110 (default) | 1 | 1 | | _111 | reserved | reserved | **Table 14. Drive Strength Selection** | DS2-0 | Drive Strength | |---------------|----------------| | 000 | Strength 0 | | 001 | Strength 1 | | 010 | Strength 2 | | 011 | Strength 3 | | 100 | Strength 4 | | 101 | Strength 5 | | 110 | Strength 6 | | 111 (default) | Strength 7 | <sup>&</sup>lt;sup>1</sup> The link port data pins, if connected or floated for extended periods (for example, token slave with no token master), do not require pull-ups or pull-downs as there are no reliability issues and the worst-case power consumption for these floating inputs is negligible. Floating in this case means that these inputs are not driven by any source and that dc-biased terminations are not present. $<sup>^2\,\</sup>mathrm{The}$ internal pull-down may not be sufficient. A stronger pull-down may be necessary. <sup>&</sup>lt;sup>3</sup> See Electrical Characteristics on Page 20 for maximum and minimum current consumption for pull-up and pull-down resistances. <sup>&</sup>lt;sup>1</sup> The internal pull-up may not be sufficient. A stronger pull-up may be necessary. <sup>&</sup>lt;sup>2</sup> The internal pull-down may not be sufficient. A stronger pull-down may be necessary. <sup>&</sup>lt;sup>3</sup> See Electrical Characteristics on Page 20 for maximum and minimum current consumption for pull-up and pull-down resistances. Table 15. Pin Definitions-Power, Ground, and Reference | Signal | Туре | Term | Description | |-----------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>DD</sub> | Р | au | V <sub>DD</sub> pins for internal logic. | | $V_{DD\_A}$ | P | au | $V_{DD}$ pins for analog circuits. Pay critical attention to bypassing this supply. | | $V_{DD\_IO}$ | P | au | V <sub>DD</sub> pins for I/O buffers. | | $V_REF$ | 1 | au | Reference voltage defines the trip point for all input buffers, except $\overline{\text{RESET}}$ , $\overline{\text{IRQ3-0}}$ , $\overline{\text{DMAR3-0}}$ , $\overline{\text{ID2-0}}$ , $\overline{\text{CONTROLIMP2-0}}$ , $\overline{\text{TCK}}$ , $\overline{\text{TDI}}$ , $\overline{\text{TMS}}$ , and $\overline{\text{TRST}}$ . The value is 1.5 V $\pm$ 100 mV (which is the TTL trip point). $V_{\text{REF}}$ can be connected to a power supply or set by a voltage divider circuit. The voltage divider should have an HF decoupling capacitor (1 nF HF SMD) connected to $V_{\text{SS}}$ . Tie the decoupling capacitor between $V_{\text{REF}}$ input and $V_{\text{SS}}$ , as close to the DSP's pins as possible. For more information, see Filtering Reference Voltage and Clocks on Page 10. | | $V_{SS}$ | G | au | Ground pins. | | $V_{SS\_A}$ | G | au | Ground pins for analog circuits. | | NC | | | No connect. Do not connect these pins to anything (not to any supply, signal, or each other), because they are reserved and must be left unconnected. | **Type column symbols:** A = asynchronous; G = ground; I = input; O = output; o/d = open drain output; P = power supply; pd = internal pull-down approximately 100 k $\Omega$ ; pu = internal pull-up approximately 100 k $\Omega$ ; T = three-state **Term (for termination) column symbols:** epd = external pull-down approximately 10 k $\Omega$ to V<sub>SS</sub>; epu = external pull-up approximately 10 k $\Omega$ to V<sub>DD-IO</sub>, nc = not connected; au = always used. ## STRAP PIN FUNCTION DESCRIPTIONS Some pins have alternate functions at reset. Strap options set DSP operating modes. During reset, the DSP samples the strap option pins. Strap pins have an approximately $100~\text{k}\Omega$ pulldown for the default value. If a strap pin is not connected to an external pull-up or logic load, the DSP samples the default value during reset. If strap pins are connected to logic inputs, a stronger external pull-down may be required to ensure default value depending on leakage and/or low level input current of the logic load. To set a mode other than the default mode, connect the strap pin to a sufficiently stronger external pull-up. In a multiprocessor system, up to eight DSPs may be connected on the cluster bus, resulting in parallel combination of strap pin pull-down resistors. Table 16 lists and describes each of the DSP's strap pins. Table 16. Pin Definitions—I/O Strap Pins | Signal | On Pin | Description | |--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EBOOT | BMS | EPROM boot. 0 = boot from EPROM immediately after reset (default) 1 = idle after reset and wait for an external device to boot DSP through the external port or a link port | | IRQEN | ВМ | Interrupt Enable. $0 = \text{disable and set } \frac{\overline{IRQ3-0}}{\overline{IRQ3-0}}$ interrupts to level sensitive after reset (default) $1 = \text{enable and set } \frac{\overline{IRQ3-0}}{\overline{IRQ3-0}}$ interrupts to edge sensitive immediately after reset | | TM1 | L2DIR | Test Mode 1. 0 = required setting during reset. 1 = reserved. | | TM2 | TMR0E | Test Mode 2. 0 = required setting during reset. 1 = reserved. | ## **SPECIFICATIONS** Note that component specifications are subject to change without notice. ## **OPERATING CONDITIONS** | Paramet | er | Test Conditions | Min | Тур | Max | Unit | |-----------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------|------|-----|--------------------|------| | $V_{DD}$ | Internal Supply Voltage | | 1.14 | | 1.26 | V | | $V_{DD\_A}$ | Analog Supply Voltage | | 1.14 | | 1.26 | V | | $V_{DD\_IO}$ | I/O Supply Voltage | | 3.15 | | 3.45 | V | | $T_{CASE}$ | Case Operating Temperature | | -40 | | +85 | ۰C | | $V_{IH}$ | High Level Input Voltage <sup>1</sup> | $@V_{DD}, V_{DD\_IO} = max$ | 2 | | $V_{DD\_IO} + 0.5$ | V | | $V_{IL}$ | Low Level Input Voltage <sup>1</sup> | $@V_{DD}, V_{DD\_IO} = min$ | -0.5 | | +0.8 | V | | I <sub>DD</sub> | V <sub>DD</sub> Supply Current for Typical Activity <sup>2</sup> | @ CCLK = 250 MHz, $V_{DD}$ = 1.25 V, $T_{CASE}$ = 25°C | | 1.2 | | А | | I <sub>DD</sub> | V <sub>DD</sub> Supply Current for Typical Activity <sup>2</sup> | @ CCLK = 300 MHz, $V_{DD}$ = 1.25 V, $T_{CASE}$ = 25°C | | 1.5 | | А | | I <sub>DDIDLELP</sub> | V <sub>DD</sub> Supply Current for IDLELP<br>Instruction Execution | @ CCLK = 300 MHz, $V_{DD}$ = 1.20 V, $T_{CASE}$ = 25°C | | 173 | | mA | | I <sub>DD_IO</sub> | V <sub>DD_IO</sub> Supply Current for Typical<br>Activity <sup>2</sup> | @ SCLK = 100 MHz, $V_{DD_iO} = 3.3 \text{ V}$ , $T_{CASE} = 25^{\circ}\text{C}$ | | 137 | | mA | | $I_{DD\_A}$ | V <sub>DD_A</sub> Supply Current | @ V <sub>DD</sub> = 1.25 V, T <sub>CASE</sub> = 25°C | | 25 | 31.25 | mA | | $V_{REF}$ | Voltage Reference | | 1.4 | | 1.6 | V | <sup>&</sup>lt;sup>1</sup> Applies to input and bidirectional pins. ## **ELECTRICAL CHARACTERISTICS** | Param | eter | Test Conditions | Min | Max | Unit | |-------------------|----------------------------------------------------|---------------------------------------------------------------------------|------|------|------| | V <sub>OH</sub> | High Level Output Voltage <sup>1</sup> | $@V_{DD\_IO} = min, I_{OH} = -2 mA$ | 2.4 | | V | | $V_{OL}$ | Low Level Output Voltage <sup>1</sup> | $@V_{DD\_IO} = min, I_{OL} = 4 mA$ | | 0.4 | V | | I <sub>IH</sub> | High Level Input Current <sup>2</sup> | $@V_{DD\_IO} = max, V_{IN} = V_{DD\_IO} max$ | | 10 | μΑ | | I <sub>IHP</sub> | High Level Input Current (pd) <sup>2</sup> | $@V_{DD\_IO} = max, V_{IN} = V_{DD\_IO} max$ | 17.2 | 44.5 | μΑ | | I <sub>IL</sub> | Low Level Input Current <sup>3</sup> | $@V_{DD\_IO} = max, V_{IN} = 0 V$ | | 10 | μΑ | | $I_{\rm ILP}$ | Low Level Input Current (pu) <sup>4</sup> | $@V_{DD\_IO} = max, V_{IN} = 0 V$ | -69 | -23 | μΑ | | $I_{OZH}$ | Three-State Leakage Current High <sup>5,6</sup> | $@V_{DD\_IO} = max, V_{IN} = V_{DD\_IO} max$ | | 10 | μΑ | | I <sub>OZHP</sub> | Three-State Leakage Current High (pd) <sup>7</sup> | $@V_{DD\_IO} = max, V_{IN} = V_{DD\_IO} max$ | 17.2 | 44.5 | μΑ | | $I_{OZL}$ | Three-State Leakage Current Low8 | $@V_{DD_{IO}} = max, V_{IN} = 0 V$ | | 10 | μΑ | | I <sub>OZLP</sub> | Three-State Leakage Current Low (pu)9 | $@V_{DD\_IO} = max, V_{IN} = 0 V$ | -69 | -23 | μΑ | | I <sub>OZLO</sub> | Three-State Leakage Current Low (od) <sup>7</sup> | $@V_{DD\_IO} = max, V_{IN} = 0 V$ | -9.8 | -4.6 | mA | | $C_{IN}$ | Input Capacitance <sup>10, 11</sup> | $@f_{IN} = 1 \text{ MHz}, T_{CASE} = 25^{\circ}C, V_{IN} = 2.5 \text{ V}$ | | 5 | pF | <sup>&</sup>lt;sup>1</sup> Applies to output and bidirectional pins. <sup>&</sup>lt;sup>2</sup> For details on internal and external power estimation, including: power vector definitions, current usage descriptions, and formulas, see *EE-169, Estimating Power for the ADSP-TS101S* on the Analog Devices website—use site search on "EE-169" (www.analog.com). This document is updated regularly to keep pace with silicon revisions. <sup>&</sup>lt;sup>2</sup> Applies to input pins with internal pull-downs (pd). <sup>&</sup>lt;sup>3</sup> Applies to input pins without internal pull-ups (pu). <sup>&</sup>lt;sup>4</sup> Applies to input pins with internal pull-ups (pu). <sup>&</sup>lt;sup>5</sup> Applies to three-stateable pins without internal pull-downs (pd). $<sup>^6</sup>$ Applies to open drain (od) pins with 500 $\Omega$ pull-ups (pu). <sup>&</sup>lt;sup>7</sup> Applies to three-stateable pins with internal pull-downs (pd). <sup>&</sup>lt;sup>8</sup> Applies to three-stateable pins without internal pull-ups (pu). <sup>&</sup>lt;sup>9</sup> Applies to three-stateable pins with internal pull-ups (pu). <sup>&</sup>lt;sup>10</sup>Applies to all signals. <sup>&</sup>lt;sup>11</sup>Guaranteed but not tested. ## **ABSOLUTE MAXIMUM RATINGS** Stresses greater than those listed in Table 19 may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Table 17. Absolute Maximum Ratings** | Parameter | Rating | |------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Internal (Core) Supply Voltage (V <sub>DDINT</sub> ) | -0.3 V to +1.40 V | | Analog (PLL) Supply Voltage $(V_{DD\_A})$ | -0.3 V to +1.40 V | | External (I/O) Supply Voltage (V <sub>DDEXT</sub> ) | -0.3 V to +4.6 V | | Input Voltage | $-0.5 \text{ V to V}_{DD\_IO} + 0.5 \text{ V}$ | | Output Voltage Swing | $-0.5 \text{ V to V}_{DD\_IO} + 0.5 \text{ V}$<br>$-0.5 \text{ V to V}_{DD\_IO} + 0.5 \text{ V}$<br>$-65^{\circ}\text{C to } +150^{\circ}\text{C}$ | | Storage Temperature Range | −65°C to +150°C | ### **ESD CAUTION** ### ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ### PACKAGE INFORMATION The information presented in Figure 7 provide details about the package branding for the ADSP-TS101S processors. For a complete listing of product availability, see Ordering Guide on Page 45. Figure 7. Typical Package Brand Table 18. Package Brand Information | Brand Key | Field Description | |------------|-----------------------------| | t | Temperature Range | | рр | Package Type | | Z | Lead Free Option (optional) | | ccc | See Ordering Guide | | LLLLLLLL-L | Silicon Lot Number | | R.R | Silicon Revision | | yyww | Date Code | | vvvvv | Assembly Lot Code | ### TIMING SPECIFICATIONS With the exception of link port, IRQ3-0, DMAR3-0, TMR0E, FLAG3-0 (input), and TRST pins, all ac timing for the ADSP-TS101S is relative to a reference clock edge. Because input setup/hold, output valid/hold, and output enable/disable times are relative to a clock edge, the timing data for the ADSP-TS101S has few calculated (formula-based) values. For information on ac timing, see General AC Timing. For information on link port transfer timing, see Link Ports Data Transfer and Token Switch Timing on Page 29. ### **General AC Timing** Timing is measured on signals when they cross the 1.5 V level as described in Figure 16 on Page 28. All delays (in nanoseconds) are measured between the point that the first signal reaches 1.5 V and the point that the second signal reaches 1.5 V. The ac asynchronous timing data for the $\overline{IRQ3-0}$ , $\overline{DMAR3-0}$ , TMR0E, FLAG3-0 (input), and $\overline{TRST}$ pins appears in Table 21. The general ac timing data appears in Table 21, Table 29, and Table 30. All ac specifications are measured with the load specified in Figure 8, and with the output drive strength set to strength 4. Output valid and hold are based on standard capacitive loads: 30 pF on all pins. The delay and hold specifications given should be derated by a drive strength related factor for loads other than the nominal value of 30 pF. In order to calculate the output valid and hold times for different load conditions and/or output drive strengths, refer to Figure 32 on Page 34 through Figure 39 on Page 36 (Rise and Fall Time vs. Load Capacitance) and Figure 40 on Page 36 (Output Valid vs. Load Capacitance and Drive Strength). Figure 8. Equivalent Device Loading for AC Measurements (Includes All Fixtures) For power-up sequencing, power-up reset, and normal reset (hot reset) timing requirements, refer to Table 26 and Figure 13, Table 27 and Figure 14, and Table 28, and Figure 15 respectively. Table 19. AC Asynchronous Signal Specifications (All values in this table are in nanoseconds) | Name | Description | Pulse Width Low (min) | Pulse Width High (min) | |-------------------------|-------------------------|--------------------------|--------------------------| | IRQ3-0 <sup>1</sup> | Interrupt request input | t <sub>CCLK</sub> + 3 ns | | | DMAR3-0 <sup>1</sup> | DMA request input | t <sub>CCLK</sub> + 4 ns | t <sub>CCLK</sub> + 4 ns | | TMR0E <sup>2</sup> | Timer 0 expired output | | $4 \times t_{SCLK}$ ns | | FLAG3-0 <sup>1, 3</sup> | Flag pins input | $3 \times t_{CCLK} ns$ | $3 \times t_{CCLK}$ ns | | TRST | JTAG test reset input | 1 ns | | $<sup>^{\</sup>rm 1}$ These input pins do not need to be synchronized to a clock reference. Table 20. Reference Clocks—Core Clock (CCLK) Cycle Time | | | Grade = 100 (300 MHz) | | Grade = 000 (250 MHz) | | | |--------------------------------|-----------------------|-----------------------|------|-----------------------|------|------| | Parameter | Description | Min | Max | Min | Max | Unit | | t <sub>CCLK</sub> <sup>1</sup> | Core Clock Cycle Time | 3.3 | 12.5 | 4.0 | 12.5 | ns | <sup>&</sup>lt;sup>1</sup> CCLK is the internal processor clock or instruction cycle time. The period of this clock is equal to the system clock period (t<sub>SCLK</sub>) divided by the system clock ratio (SCLKRAT2–0). For information on available part numbers for different internal processor clock rates, see the Ordering Guide on Page 45. Figure 9. Reference Clocks—Core Clock (CCLK) Cycle Time Table 21. Reference Clocks—Local Clock (LCLK) Cycle Time | Parameter | Description | Min | Max | Unit | |------------------------------|------------------------------|-----------------------|-----------------------|------| | t <sub>LCLK</sub> 1, 2, 3, 4 | Local Clock Cycle Time | 10 | 25 | ns | | t <sub>LCLKH</sub> | Local Clock Cycle High Time | $0.4 \times t_{LCLK}$ | $0.6 \times t_{LCLK}$ | ns | | t <sub>LCLKL</sub> | Local Clock Cycle Low Time | $0.4 \times t_{LCLK}$ | $0.6 \times t_{LCLK}$ | ns | | t <sub>LCLKJ</sub> 5, 6 | Local Clock Jitter Tolerance | | 500 | ps | <sup>&</sup>lt;sup>1</sup> For more information, see Table 3 on Page 12. $<sup>^{\</sup>rm 6}$ Jitter specification is maximum peak-to-peak time interval error (TIE) jitter. Figure 10. Reference Clocks—Local Clock (LCLK) Cycle Time <sup>&</sup>lt;sup>2</sup> This pin is a strap option. During reset, an internal resistor pulls the pin low. <sup>&</sup>lt;sup>3</sup> For output specifications, see Table 29 and Table 30. <sup>&</sup>lt;sup>2</sup> For more information, see Clock Domains on Page 9. <sup>&</sup>lt;sup>3</sup> LCLK\_P and SCLK\_P must be connected to the same source. $<sup>^4</sup>$ The value of (t<sub>LCLK</sub> / LCLKRAT2-0) must not violate the specification for t<sub>CCLK</sub>. <sup>&</sup>lt;sup>5</sup> Actual input jitter should be combined with ac specifications for accurate timing analysis. Table 22. Reference Clocks—System Clock (SCLK) Cycle Time | Parameter | Description | Min | Max | Unit | |-----------------------------------------|-------------------------------|-----------------------|-----------------------|------| | t <sub>SCLK</sub> <sup>1, 2, 3, 4</sup> | System Clock Cycle Time | 10 | 25 | ns | | t <sub>SCLKH</sub> | System Clock Cycle High Time | $0.4 \times t_{SCLK}$ | $0.6 \times t_{SCLK}$ | ns | | t <sub>SCLKL</sub> | System Clock Cycle Low Time | $0.4 \times t_{SCLK}$ | $0.6 \times t_{SCLK}$ | ns | | t <sub>SCLKJ</sub> 5, 6 | System Clock Jitter Tolerance | | 500 | ps | <sup>&</sup>lt;sup>1</sup> For more information, see Table 3 on Page 12. <sup>&</sup>lt;sup>6</sup> Jitter specification is maximum peak-to-peak time interval error (TIE) jitter. Figure 11. Reference Clocks—System Clock (SCLK) Cycle Time Table 23. Reference Clocks—Test Clock (TCK) Cycle Time | Parameter | Description | Min Max | Unit | |-------------------|-----------------------------------|----------------------------------------|------| | t <sub>TCK</sub> | Test Clock (JTAG) Cycle Time | Greater of 30 or t <sub>CCLK</sub> × 4 | ns | | t <sub>TCKH</sub> | Test Clock (JTAG) Cycle High Time | 12.5 | ns | | t <sub>TCKL</sub> | Test Clock (JTAG) Cycle Low Time | 12.5 | ns | Figure 12. Reference Clocks—Test Clock (TCK) Cycle Time Table 24. Power-Up Timing<sup>1</sup> | Parameter | | Min | Max | Unit | |----------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|------| | Timing Require | rment | | | | | $t_{VDD\_IO}$ | $V_{DD\_IO}$ Stable and Within Specification After $V_{DD}$ and $V_{DD\_A}$ Are Stable and Within Specification | >0 | | ms | <sup>&</sup>lt;sup>1</sup> For information about power supply sequencing and monitoring solutions, please visit http://www.analog.com/sequencing. Figure 13. Power-Up Sequencing Timing <sup>&</sup>lt;sup>2</sup> For more information, see Clock Domains on Page 9. <sup>&</sup>lt;sup>3</sup>LCLK\_P and SCLK\_P must be connected to the same source. $<sup>^4</sup>$ The value of (t<sub>SCLK</sub> / LCLKRAT2-0) must not violate the specification for t<sub>CCLK</sub>. $<sup>^{\</sup>rm 5}$ Actual input jitter should be combined with ac specifications for accurate timing analysis. Table 25. Power-Up Reset Timing | Parameter | | Min | Max | Unit | |------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------|------| | Timing Requirer | ments | | | | | t <sub>START_LO</sub> | RESET Deasserted After V <sub>DD</sub> , V <sub>DD_A</sub> , V <sub>DD_IO</sub> , SCLK/LCLK, and Static/Strap Pins Are Stable and Within Specification | 2 | | ms | | t <sub>PULSE1_HI</sub> | RESET Deasserted for First Pulse | $50 \times t_{\text{SCLK}}$ | $100 \times t_{\text{SCLK}}$ | ns | | t <sub>PULSE2_LO</sub> | RESET Asserted for Second Pulse | $100 \times t_{SCLK}$ | | ns | | t <sub>TRST_PWR</sub> <sup>1</sup> | TRST Asserted During Power-Up Reset | $2\times t_{SCLK}$ | | ns | $<sup>^{1}</sup> Applies \ after \ V_{DD}, \ V_{DD\_A}, \ V_{DD\_IO}, \ and \ SCLK/LCLK \ and \ static/strap \ pins \ are \ stable \ and \ within \ specification, \ and \ before \ \overline{RESET} \ is \ deasserted.$ Figure 14. Power-Up Reset Timing Table 26. Normal Reset Timing | Parameter | | Min | Max | Unit | |---------------------|------------------------------------------|-----------------------|-----|------| | Timing Requirem | ents | | | | | t <sub>RST_IN</sub> | RESET Asserted | $100 \times t_{SCLK}$ | | ns | | t <sub>STRAP</sub> | RESET Deasserted After Strap Pins Stable | 2 | | ms | Figure 15. Normal Reset (Hot Reset) Timing Table 27. AC Signal Specifications (for SCLK <16.7 ns) (All values in this table are in nanoseconds) | Name | Description | Input Setup<br>(min) | Input Hold<br>(min) | Output Valid<br>(max) <sup>1</sup> | Output Hold<br>(min) | Output Enable (min) <sup>2</sup> | Output Disable (max) <sup>2</sup> | Reference<br>Clock | |----------------------------|---------------------------------|----------------------|---------------------|------------------------------------|----------------------|----------------------------------|-----------------------------------|---------------------| | ADDR31-0 | External Address Bus | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | DATA63-0 | External Data Bus | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | MSH | Memory Select Host Line | | | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | MSSD | Memory Select SDRAM Line | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | MS1-0 | Memory Select for Static Blocks | | | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | RD | Memory Read | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | WRL | Write Low Word | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | WRH | Write High Word | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | ACK | Acknowledge for Data | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | SDCKE | SDRAM Clock Enable | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | RAS | Row Address Select | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | CAS | Column Address Select | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | SDWE | SDRAM Write Enable | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | LDQM | Low Word SDRAM Data Mask | | | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | HDQM | High Word SDRAM Data Mask | | | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | SDA10 | SDRAM ADDR10 | | | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | HBR | Host Bus Request | 2.6 | 0.5 | | | | | SCLK | | HBG | Host Bus Grant | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | BOFF | Back Off Request | 2.6 | 0.5 | | | | | SCLK | | BUSLOCK | Bus Lock | | | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | BRST | Burst Access | 2.6 | 0.5 | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | BR7-0 | Multiprocessing Bus Request | 2.6 | 0.5 | 4.2 | 1.0 | | | SCLK | | FLYBY | Flyby Mode Selection | | | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | IOEN | Flyby I/O Enable | | | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | CPA 3,4 | Core Priority Access | 2.6 | 0.5 | 5.8 | | | 2.5 | SCLK | | DPA 3,4 | DMA Priority Access | 2.6 | 0.5 | 5.8 | | | 2.5 | SCLK | | BMS <sup>5</sup> | Boot Memory Select | | | 4.2 | 1.0 | 0.9 | 2.5 | SCLK | | FLAG3-0 <sup>6</sup> | FLAG Pins | | | 4.2 | 1.0 | 1.0 | 4.0 | SCLK | | RESET <sup>4, 7</sup> | Global Reset | | | | | | | SCLK | | TMS <sup>4</sup> | Test Mode Select (JTAG) | 1.5 | 1.0 | | | | | TCK | | TDI <sup>4</sup> | Test Data Input (JTAG) | 1.5 | 1.0 | | | | | TCK | | TDO | Test Data Output (JTAG) | | | 6.0 | 1.0 | 1.0 | 5.0 | TCK_FE <sup>8</sup> | | TRST <sup>4, 7, 9</sup> | Test Reset (JTAG) | | | | | | | TCK | | BM <sup>5</sup> | Bus Master Debug Aid Only | | | 4.2 | 1.0 | | | SCLK | | EMU <sup>10</sup> | Emulation | | | 5.5 | | 1 | 5.0 | TCK or LCLK | | JTAG_SYS_IN <sup>11</sup> | System Input | 1.5 | 11.0 | | | 1 | | TCK | | JTAG_SYS_OUT <sup>12</sup> | System Output | | | 16.0 | | 1 | | TCK_FE <sup>8</sup> | | ID2-0 <sup>9</sup> | Chip ID—Must Be Constant | | | | | | | | | CONTROLIMP2-09 | Static Pins—Must Be Constant | | | | | 1 | | | | DS2-0 <sup>9</sup> | Static Pins—Must Be Constant | | | | | | | | | LCLKRAT2-09 | Static Pins—Must Be Constant | | | | | | | | | SCLKFREQ <sup>9</sup> | Static Pins—Must Be Constant | | | | | | | | Table 28. AC Signal Specifications (for 16.7 ns <SCLK <25 ns) (All values in this table are in nanoseconds) | | | Input Setup<br>(min) | Input Hold<br>(min) | Output Valid<br>(max) <sup>1</sup> | Output Hold<br>(min) | Output Enable<br>(min) <sup>2</sup> | Output Disable<br>(max)² | Reference<br>Clock | |----------------------|---------------------------------|----------------------|---------------------|------------------------------------|----------------------|-------------------------------------|--------------------------|--------------------| | Name | Description | | | | | | - | | | ADDR31-0 | External Address Bus | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK<br>SCLK | | DATA63-0<br>MSH | External Data Bus | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | | Memory Select Host Line | 2.0 | 0.5 | | | | | | | MSSD<br>MS1 0 | Memory Select SDRAM Line | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | MS1-0 | Memory Select for Static Blocks | 2.0 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | RD | Memory Read | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | WRL | Write Low Word | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | WRH | Write High Word | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | ACK | Acknowledge for Data | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | SDCKE | SDRAM Clock Enable | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | RAS | Row Address Select | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | <u>CAS</u> | Column Address Select | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | SDWE | SDRAM Write Enable | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | LDQM | Low Word SDRAM Data Mask | | | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | HDQM | High Word SDRAM Data Mask | | | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | SDA10 | SDRAM ADDR10 | | | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | HBR | Host Bus Request | 2.8 | 0.5 | | | | | SCLK | | HBG | Host Bus Grant | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | BOFF | Back Off Request | 2.8 | 0.5 | | | | | SCLK | | BUSLOCK | Bus Lock | | | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | BRST | Burst Access | 2.8 | 0.5 | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | BR7-0 | Multiprocessing Bus Request | 2.8 | 0.5 | 4.2 | 0.8 | | | SCLK | | FLYBY | Flyby Mode Selection | | | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | IOEN | Flyby Mode I/O Enable | | | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | CPA 3,4 | Core Priority Access | 2.8 | 0.5 | 5.8 | | | 2.5 | SCLK | | DPA 3,4 | DMA Priority Access | 2.8 | 0.5 | 5.8 | | | 2.5 | SCLK | | BMS <sup>5</sup> | Boot Memory Select | | | 4.2 | 0.8 | 0.3 | 2.5 | SCLK | | FLAG3-0 <sup>6</sup> | FLAG Pins | | | 4.2 | 1.0 | 1.0 | 4.0 | SCLK | <sup>&</sup>lt;sup>1</sup> The output valid (max) value in this column applies for the standard 30 pF capacitive load used in testing. To see how output valid varies with capacitive loading, see Figure 40 on Page 36. <sup>&</sup>lt;sup>2</sup> The external port protocols employ bus IDLE cycles for bus mastership transitions as well as slave address boundary crossings to avoid any potential bus contention. The apparent driver overlap, due to output disables being larger than output enables, is not actual. $<sup>^{3}\</sup>overline{\text{CPA}}$ and $\overline{\text{DPA}}$ pins are open drains and have 0.5 k $\Omega$ internal pull-ups. <sup>&</sup>lt;sup>4</sup>These input pins have Schmitt triggers and therefore do not need to be synchronized to a clock reference. These synchronous specifications only apply for recognition in the current clock reference cycle. $<sup>^{5}\,\</sup>mathrm{This}$ pin is a strap option. During reset, an internal resistor pulls the pin low. <sup>&</sup>lt;sup>6</sup> For input specifications, see Table 21. <sup>&</sup>lt;sup>7</sup> For additional requirement details, see Reset and Booting on Page 9. <sup>&</sup>lt;sup>8</sup> TCK\_FE indicates TCK falling edge. $<sup>^9</sup>$ These pins may change only during reset; recommend connecting it to $V_{DD\_IO}/V_{SS}$ . <sup>&</sup>lt;sup>10</sup>Reference clock depends on function. <sup>11</sup> System inputs are: ÎRQ3-0, BMS, LCLKRAT2-0, SCLKFREQ, BM, TMR0E, FLAG3-0, ID2-0, BRST, WRH, WRL, RD, MSSD, SDCKE, SDWE, CAS, RAS, ADDR31-0, DATA63-0, DPA, CPA, HBG, BOFF, HBR, ACK, BR7-0, L0CLKIN, L0DAT7-0, L1CLKIN, L1DAT7-0, L2CLKIN, L2DAT7-0, L2DIR, L3CLKIN, L3DAT7-0, DS2-0, CONTROLIMP2-0, RESET, DMAR3-0. <sup>12</sup> System outputs are: BMS, BM, BUSLOCK, TMR0E, FLAG3-0, FLYBY, IOEN, MSH, BRST, WRH, WRL, RD, MSI-0, HDQM, LDQM, MSSD, SDCKE, SDWE, CAS, RAS, ADDR31-0, DATA63-0, DPA, CPA, HBG, ACK, BR7-0, L0CLKOUT, L0DAT7-0, L0DIR, L1CLKOUT, L1DAT7-0, L1DIR, L2CLKOUT, L2DAT7-0, L2DIR, L3CLKOUT, L3DAT7-0, L3DIR, EMU. Table 28. AC Signal Specifications (for 16.7 ns <SCLK <25 ns) (All values in this table are in nanoseconds) (Continued) | Name | Description | Input Setup<br>(min) | Input Hold<br>(min) | Output Valid<br>(max) <sup>1</sup> | Output Hold<br>(min) | Output Enable<br>(min) <sup>2</sup> | Output Disable (max) <sup>2</sup> | Reference<br>Clock | |----------------------------|------------------------------|----------------------|---------------------|------------------------------------|----------------------|-------------------------------------|-----------------------------------|---------------------| | RESET <sup>4, 7</sup> | Global Reset | | | | | | | SCLK | | TMS <sup>4</sup> | Test Mode Select (JTAG) | 1.5 | 1.0 | | | | | TCK | | TDI <sup>4</sup> | Test Data Input (JTAG) | 1.5 | 1.0 | | | | | TCK | | TDO | Test Data Output (JTAG) | | | 6.0 | 1.0 | 1.0 | 5.0 | TCK_FE <sup>8</sup> | | TRST <sup>4, 7, 9</sup> | Test Reset (JTAG) | | | | | | | TCK | | BM <sup>5</sup> | Bus Master Debug Aid Only | | | 4.2 | 0.8 | | | SCLK | | EMU <sup>10</sup> | Emulation | | | 5.5 | | | 5.0 | TCK or LCLK | | JTAG_SYS_IN <sup>11</sup> | System Input | 1.5 | 11.0 | | | | | TCK | | JTAG_SYS_OUT <sup>12</sup> | System Output | | | 16.0 | | | | TCK_FE <sup>8</sup> | | ID2-0 <sup>9</sup> | Chip ID—Must Be Constant | | | | | | | | | CONTROLIMP2-09 | Static Pins—Must Be Constant | | | | | | | | | DS2-0 <sup>9</sup> | Static Pins—Must Be Constant | | | | | | | | | LCLKRAT2-0 <sup>9</sup> | Static Pins—Must Be Constant | | | | | | | | | SCLKFREQ <sup>9</sup> | Static Pins—Must Be Constant | | | | | | | | <sup>&</sup>lt;sup>1</sup> The output valid (max) value in this column applies for the standard 30 pF capacitive load used in testing. To see how output valid varies with capacitive loading, see Figure 40 on Page 36. <sup>&</sup>lt;sup>2</sup> The external port protocols employ bus IDLE cycles for bus mastership transitions as well as slave address boundary crossings to avoid any potential bus contention. The apparent driver overlap, due to output disables being larger than output enables, is not actual. $<sup>^3\</sup>overline{\text{CPA}}$ and $\overline{\text{DPA}}$ pins are open drains and have 0.5 k $\Omega$ internal pull-ups. <sup>&</sup>lt;sup>4</sup>These input pins have Schmitt triggers and therefore do not need to be synchronized to a clock reference. These synchronous specifications only apply for recognition in the current clock reference cycle. <sup>&</sup>lt;sup>5</sup> This pin is a strap option. During reset, an internal resistor pulls the pin low. <sup>&</sup>lt;sup>6</sup> For input specifications, see Table 21. $<sup>^7\,\</sup>mathrm{For}$ additional requirement details, see Reset and Booting on Page 9. <sup>&</sup>lt;sup>8</sup> TCK\_FE indicates TCK falling edge. $<sup>^9</sup>$ These pins may change only during reset; recommend connecting it to $\rm V_{DD\_IO}/\rm V_{SS}$ $<sup>^{\</sup>rm 10} \rm Reference$ clock depends on function. <sup>11</sup> System inputs are: TRQ3-0, BMS, LCLKRAT2-0, SCLKFREQ, BM, TMR0E, FLAG3-0, ID2-0, BRST, WRH, WRL, RD, MSSD, SDCKE, SDWE, CAS, RAS, ADDR31-0, DATA63-0, DPA, CPA, HBG, BOFF, HBR, ACK, BR7-0, L0CLKIN, L0DAT7-0, L1CLKIN, L1DAT7-0, L2CLKIN, L2DAT7-0, L2DIR, L3CLKIN, L3DAT7-0, DS2-0, CONTROLIMP2-0, RESET, DMAR3-0. <sup>&</sup>lt;sup>12</sup>System outputs are: BMS, BM, BUSLOCK, TMR0E, FLAG3-0, FLYBY, IOEN, MSH, BRST, WRH, WRL, RD, MS1-0, HDQM, LDQM, MSSD, SDCKE, SDWE, CAS, RAS, ADDR31-0, DATA63-0, DPA, CPA, HBG, ACK, BR7-0, L0CLKOUT, L0DAT7-0, L0DIR, L1CLKOUT, L1DAT7-0, L1DIR, L2CLKOUT, L2DAT7-0, L2DIR, L3CLKOUT, L3DAT7-0, L3DIR, EMU. Figure 16. General AC Parameters Timing ## **Link Ports Data Transfer and Token Switch Timing** Table 31, Table 32, Table 33, and Table 34 with Figure 17, Figure 18, Figure 19, and Figure 20 provide the timing specifications for the link ports data transfer and token switch. Table 29. Link Ports—Transmit | Parameter | | Min | Max | Unit | |------------------------------------|--------------------------------|-------------------------------------------------|-----------------------------------|------| | Timing Requi | rements | | | | | t <sub>CONNS</sub> 1 | Connectivity Pulse Setup | 2 × t <sub>CCLK</sub> + 3.5 | | ns | | t <sub>CONNS</sub> <sup>2</sup> | Connectivity Pulse Setup | 8 | | ns | | t <sub>CONNIW</sub> <sup>3</sup> | Connectivity Pulse Input Width | $t_{LXCLK\_Tx} + 1$ | | ns | | t <sub>ACKS</sub> | Acknowledge Setup | $0.5 \times t_{LxCLK\_Tx}$ | | ns | | Switching Ch | aracteristics | | | | | t <sub>LxCLK_Tx</sub> <sup>4</sup> | Transmit Link Clock Period | $0.9 \times LR \times t_{CCLK}$ | $1.1 \times LR \times t_{CCLK}$ | ns | | t <sub>LxCLKH_Tx</sub> 1 | Transmit Link Clock Width High | $0.33 \times t_{LxCLK\_Tx}$ | $0.66 \times t_{LxCLK\_Tx}$ | ns | | t <sub>LxCLKH_Tx</sub> 2 | Transmit Link Clock Width High | $0.4 \times t_{LxCLK\_Tx}$ | $0.6 \times t_{\text{LXCLK\_TX}}$ | ns | | $t_{LxCLKL\_Tx}^{1}$ | Transmit Link Clock Width Low | $0.33 \times t_{LxCLK\_Tx}$ | $0.66 \times t_{LxCLK\_Tx}$ | ns | | $t_{LxCLKL\_Tx}^{2}$ | Transmit Link Clock Width Low | $0.4 \times t_{LxCLK\_Tx}$ | $0.6 \times t_{LxCLK\_Tx}$ | ns | | t <sub>DIRS</sub> | LxDIR Transmit Setup | $0.5 \times t_{LxCLK\_Tx}$ | $2 \times t_{\text{LxCLK\_Tx}}$ | ns | | t <sub>DIRH</sub> | LxDIR Transmit Hold | $0.5 \times t_{LxCLK\_Tx}$ | $2 \times t_{\text{LxCLK\_Tx}}$ | ns | | t <sub>DOS</sub> <sup>1</sup> | LxDAT7-0 Output Setup | $0.25 \times t_{LxCLK\_Tx} - 1$ | | ns | | $t_{DOH}^{-1}$ | LxDAT7-0 Output Hold | $0.25 \times t_{LxCLK\_Tx} - 1$ | | ns | | t <sub>DOS</sub> <sup>2</sup> | LxDAT7-0 Output Setup | Greater of 0.8 or $0.17 \times t_{Lxi}$ | <sub>CLK_Tx</sub> – 1 | ns | | $t_{DOH}^2$ | LxDAT7-0 Output Hold | Greater of 0.8 or 0.17 $\times$ $t_{\text{Lx}}$ | <sub>CLK_Tx</sub> – 1 | ns | | $t_{LDOE}$ | LxDAT7-0 Output Enable | 1 | | ns | | t <sub>LDOD</sub> <sup>5</sup> | LxDAT7-0 Output Disable | 1 | | ns | $<sup>^{\</sup>rm 1}$ The formula for this parameter applies when LR is 2. <sup>&</sup>lt;sup>5</sup>This specification applies to the last data byte or the "Dummy" byte that follows the verification byte if enabled. For more information, see the ADSP-TS101 TigerSHARC Processor Hardware Reference. Figure 17. Link Ports—Transmit <sup>&</sup>lt;sup>2</sup> The formula for this parameter applies when LR is 3, 4, or 8. <sup>&</sup>lt;sup>3</sup> LxCLKIN shows the connectivity pulse with each of the three possible transitions to "Acknowledge." After a connectivity pulse low minimum, LxCLKIN may [1] return high and remain high for "Acknowledge," [2] return high and subsequently go low (meeting t<sub>ACKS</sub>) for "Not Acknowledge," or [3] remain low for "Not Acknowledge." $<sup>^4</sup>$ The Link clock Ratio (LR) is 2, 3, 4, or 8 as set by the SPD bits in the LCTLx register. The maximum LxCLK is 125 MHz. LR = 2 may not be used when CCLK $\geq$ 250 MHz. Table 30. Link Ports—Receive | Parameter | | Min | Max | Unit | |-------------------------------------|---------------------------------|---------------------------------|------------------------------------|------| | Timing Requir | rements | | | | | t <sub>LXCLK_RX</sub> 1, 2 | Receive Link Clock Period | $0.9 \times LR \times t_{CCLK}$ | $1.1 \times LR \times t_{CCLK}$ | ns | | t <sub>LxCLKH_Rx</sub> <sup>3</sup> | Receive Link Clock Width High | $0.33 \times t_{LxCLK\_Rx}$ | $0.66 \times t_{\text{LXCLK\_RX}}$ | ns | | t <sub>LxCLKH_Rx</sub> 4 | Receive Link Clock Width High | $0.4 \times t_{LxCLK\_Rx}$ | $0.6 \times t_{LxCLK\_Rx}$ | ns | | $t_{\text{LXCLKL\_RX}}^{3}$ | Receive Link Clock Width Low | $0.33 \times t_{LxCLK\_Rx}$ | $0.66 \times t_{\text{LXCLK\_RX}}$ | ns | | t <sub>LxCLKL_Rx</sub> <sup>4</sup> | Receive Link Clock Width Low | $0.4 \times t_{LxCLK\_Rx}$ | $0.6 \times t_{LxCLK\_Rx}$ | ns | | t <sub>DIS</sub> | LxDAT7-0 Input Setup | 0.6 | | ns | | $t_{\text{DIH}}$ | LxDAT7-0 Input Hold | 0.6 | | ns | | Switching Cha | nracteristics | | | | | $t_{\text{CONNV}}$ | Connectivity Pulse Valid | 0 | $2.5 \times t_{LxCLK\_Rx}$ | ns | | t <sub>CONNOW</sub> | Connectivity Pulse Output Width | $1.5 \times t_{LXCLK\_RX}$ | | ns | $<sup>^{\</sup>rm 1}$ The link clock ratio (LR) is 2, 3, 4, or 8 as set by the SPD bits in the LCTLx register. <sup>&</sup>lt;sup>4</sup> The formula for this parameter applies when LR is 3, 4, or 8. Figure 18. Link Ports—Receive <sup>&</sup>lt;sup>2</sup> The maximum LxCLK is 125 MHz. LR = 2 may not be used when CCLK $\geq$ 250 MHz. $<sup>^3</sup>$ The formula for this parameter applies when LR is 2. Table 31. Link Ports—Token Switch, Token Master | Parameter | | Min | Max | Unit | |--------------------|----------------------------------------------|-------------------------------------------------------|----------------------------|------| | Timing Requ | uirements | | | | | $t_{REQI}$ | Token Request Input Width | $5.0 \times t_{LxCLK\_Rx}$ | | ns | | $t_{TKRQ}$ | Token Request from Token Enable <sup>1</sup> | | $3.0 \times t_{LxCLK\_Tx}$ | ns | | Switching C | haracteristics | | | | | t <sub>TKENO</sub> | Token Switch Enable Output | $8.0 \times t_{LxCLK\_Tx}$ | | ns | | $t_{\text{REQO}}$ | Token Request Output Width <sup>2</sup> | $8.0 \times t_{LXCLK\_TX}$ $6.0 \times t_{LXCLK\_TX}$ | | ns | $<sup>^{\</sup>rm 1}$ For guaranteeing token switch during token enable. <sup>&</sup>lt;sup>2</sup>LxCLKOUT shows both possible responses to the token request: [1] a "Token Grant" (LxCLKOUT remains high), and [2] a "Token Regret" (LxCLKOUT goes low). Figure 19. Link Ports—Token Switch, Token Master Table 32. Link Ports—Token Switch, Token Requester | Parameter | | Min | Max | Unit | |----------------------|-----------------------------------------|----------------------------|-----|------| | Timing Req | uirements | | | | | t <sub>TKENI</sub> 1 | Token Switch Enable Input | $8.0 \times t_{LxCLK\_Rx}$ | | ns | | Switching C | Characteristics | | | | | $t_{REQO}$ | Token Request Output Width <sup>2</sup> | $6.0 \times t_{LXCLK\_RX}$ | | ns | $<sup>^{\</sup>rm 1}\,\rm Required$ whenever there is a break in transmission. <sup>&</sup>lt;sup>2</sup>LxCLKOUT shows both possible responses to the token request: [1] a "Token Grant" (LxCLKOUT remains high), and [2] a "Token Regret" (LxCLKOUT goes low). Figure 20. Link Ports—Token Switch, Token Requester ## **OUTPUT DRIVE CURRENTS** Figure 21 through Figure 28 show typical I–V characteristics for the output drivers of the ADSP-TS101S. The curves in these diagrams represent the current drive capability of the output drivers as a function of output voltage over the range of drive strengths. For complete output driver characteristics, refer to IBIS models, available on the Analog Devices website, www.analog.com. Figure 21. Typical Drive Currents at Strength 0 Figure 22. Typical Drive Currents at Strength 1 Figure 23. Typical Drive Currents at Strength 2 Figure 24. Typical Drive Currents at Strength 3 Figure 25. Typical Drive Currents at Strength 4 Figure 26. Typical Drive Currents at Strength 5 Figure 27. Typical Drive Currents at Strength 6 Figure 28. Typical Drive Currents at Strength 7 ### **TEST CONDITIONS** The test conditions for timing parameters appearing in Table 29 on Page 29 and Table 30 on Page 30 include output disable time, output enable time, and capacitive loading. The timing specifications for the DSP apply for the voltage reference levels in Figure 29. Figure 29. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable) Figure 30. Output Enable/Disable ## **Output Disable Time** Output pins are considered to be disabled when they stop driving, go into a high impedance state, and start to decay from their output high or low voltage. The time for the voltage on the bus to decay by $\Delta V$ is dependent on the capacitive load, $C_L$ and the load current, $I_L$ . This decay time can be approximated by the following equation: $$t_{DECAY} = \frac{C_L \Delta V}{I_L}$$ The output disable time $t_{DIS}$ is the difference between $t_{MEASURED\_DIS}$ and $t_{DECAY}$ as shown in Figure 30. The time $t_{MEASURED\_DIS}$ is the interval from when the reference signal switches to when the output voltage decays $\Delta V$ from the measured output high or output low voltage. The $t_{DECAY}$ value is calculated with test loads $C_L$ and $I_L$ , and with $\Delta V$ equal to 0.5 V. ### **Output Enable Time** Output pins are considered to be enabled when they have made a transition from a high impedance state to when they start driving. The time for the voltage on the bus to ramp by $\Delta V$ is dependent on the capacitive load, $C_L$ , and the drive current, $I_D$ . This ramp time can be approximated by the following equation: $$t_{RAMP} = \frac{C_L \Delta V}{I_D}$$ The output enable time $t_{\rm ENA}$ is the difference between $t_{\rm MEASURED\_ENA}$ and $t_{\rm RAMP}$ as shown in Figure 30. The time $t_{\rm MEASURED\_ENA}$ is the interval from when the reference signal switches to when the output voltage ramps $\Delta V$ from the measured three-stated output level. The $t_{\rm RAMP}$ value is calculated with test load $C_L$ , drive current $I_D$ , and with $\Delta V$ equal to 0.5 V. ### **Capacitive Loading** Figure 31 shows the circuit with variable capacitance that is used for measuring typical output rise and fall times. Figure 32 through Figure 39 show how output rise time varies with capacitance. Figure 40 graphically shows how output valid varies with load capacitance. (Note that this graph or derating does not apply to output disable delays; see Output Disable Time on Page 34.) The graphs of Figure 32 through Figure 40 may not be linear outside the ranges shown. Figure 31. Equivalent Device Loading for AC Measurements (Includes All Fixtures) Figure 32. Typical Output Rise and Fall Time (10%–90%, $V_{DD\_IO}$ = 3.3 V) vs. Load Capacitance at Strength 0 Figure 33. Typical Output Rise and Fall Time (10%–90%, $V_{DD\_IO}$ = 3.3 V) vs. Load Capacitance at Strength 1 Figure 34. Typical Output Rise and Fall Time (10%–90%, $V_{DD\_IO}$ = 3.3 V) vs. Load Capacitance at Strength 2 Figure 35. Typical Output Rise and Fall Time (10%–90%, $V_{\rm DD\_IO}$ = 3.3 V) vs. Load Capacitance at Strength 3 Figure 36. Typical Output Rise and Fall Time (10%–90%, $V_{DD\_IO}$ = 3.3 V) vs. Load Capacitance at Strength 4 Figure 37. Typical Output Rise and Fall Time (10%–90%, $V_{DD\_IO}$ = 3.3 V) vs. Load Capacitance at Strength 5 Figure 38. Typical Output Rise and Fall Time (10%–90%, $V_{\rm DD\_IO}$ = 3.3 V) vs. Load Capacitance at Strength 6 Figure 39. Typical Output Rise and Fall Time (10%–90%, $V_{DD\_IO}$ = 3.3 V) vs. Load Capacitance at Strength 7 Figure 40. Typical Output Valid ( $V_{DD\_10} = 3.3 \text{ V}$ ) vs. Load Capacitance at Max Case Temperature and Strength 0–7<sup>1</sup> <sup>1</sup> The line equations for the output valid vs. load capacitance are: Strength 0: y = 0.0956x + 3.5662 Strength 1: y = 0.0523x + 3.2144 Strength 2: y = 0.0433x + 3.1319 Strength 3: y = 0.0391x + 2.9675 Strength 4: y = 0.0393x + 2.7653 Strength 5: y = 0.0373x + 2.6515 Strength 6: y = 0.0379x + 2.1206 Strength 7: y = 0.0399x + 1.9080 ### **ENVIRONMENTAL CONDITIONS** The ADSP-TS101S is rated for performance over the extended commercial temperature range, $T_{CASE} = -40^{\circ}\text{C}$ to +85°C. ## **Thermal Characteristics** The ADSP-TS101S is packaged in a 19 mm $\times$ 19 mm and 27 mm $\times$ 27 mm Plastic Ball Grid Array (PBGA). The ADSP-TS101S is specified for a case temperature ( $T_{CASE}$ ). To ensure that the $T_{CASE}$ data sheet specification is not exceeded, a heat sink and/or an air flow source may be used. See Table 33 and Table 34 for thermal data. Table 33. Thermal Characteristics for 19 mm × 19 mm Package | Parameter | Condition | Typical | Unit | | |-------------------|----------------------------------------|---------|------|--| | $\theta_{JA}^{1}$ | Airflow <sup>2</sup> = $0 \text{ m/s}$ | 16.6 | °C/W | | | | Airflow $^3 = 1 \text{ m/s}$ | 14.0 | °C/W | | | | Airflow $^3 = 2 \text{ m/s}$ | 12.9 | °C/W | | | $\theta_{JC}$ | | 6.7 | °C/W | | | $\theta_{JB}$ | | 5.8 | °C/W | | <sup>&</sup>lt;sup>1</sup> Determination of parameter is system dependent and is based on a number of factors, including device power dissipation, package thermal resistance, board thermal characteristics, ambient temperature, and air flow. Table 34. Thermal Characteristics for $27 \text{ mm} \times 27 \text{ mm}$ Package | Parameter | Condition | Typical | Unit | |--------------------|----------------------------------------|---------|------| | $\theta_{JA}^{}1}$ | Airflow <sup>2</sup> = $0 \text{ m/s}$ | 13.8 | °C/W | | | Airflow $^3 = 1 \text{ m/s}$ | 11.7 | °C/W | | | Airflow $^3 = 2 \text{ m/s}$ | 10.8 | °C/W | | $\theta_{JC}$ | | 3.1 | °C/W | | $\theta_{JB}$ | | 5.9 | °C/W | <sup>&</sup>lt;sup>1</sup> Determination of parameter is system dependent and is based on a number of factors, including device power dissipation, package thermal resistance, board thermal characteristics, ambient temperature, and air flow. <sup>&</sup>lt;sup>2</sup> Per JEDEC JESD51-2 procedure using a four layer board (compliant with JEDEC JESD51-9). $<sup>^3</sup>$ Per SEMI Test Method G38-87 using a four layer board (compliant with JEDEC JESD51-9). <sup>&</sup>lt;sup>2</sup> Per JEDEC JESD51-2 procedure using a four layer board (compliant with JEDEC JESD51-9). <sup>&</sup>lt;sup>3</sup> Per SEMI Test Method G38-87 using a four layer board (compliant with JEDEC JESD51-9). ### **PBGA PIN CONFIGURATIONS** The 484-ball PBGA pin configurations appear in Table 35 and Figure 41. The 625-ball PBGA pin configurations appear in Table 36 and Figure 42. Table 35. 484-Ball (19 mm $\times$ 19 mm) PBGA Pin Assignments | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | |---------|--------------|---------|-------------------|---------|--------------|---------|--------------------|---------|-----------------| | A1 | $V_{SS}$ | B1 | DATA21 | C1 | DATA23 | D1 | DATA24 | E1 | DATA25 | | A2 | DATA14 | B2 | DATA18 | C2 | DATA17 | D2 | DATA19 | E2 | DATA22 | | А3 | DATA11 | В3 | DATA12 | C3 | DATA15 | D3 | DATA16 | E3 | DATA20 | | A4 | DATA8 | B4 | DATA13 | C4 | DATA9 | D4 | $V_{DD\_IO}$ | E4 | $V_{DD\_IO}$ | | A5 | DATA4 | B5 | DATA7 | C5 | DATA10 | D5 | V <sub>DD</sub> | E5 | V <sub>DD</sub> | | A6 | DATA1 | B6 | DATA5 | C6 | DATA6 | D6 | $V_{DD}$ | E6 | $V_{DD}$ | | A7 | LODIR | B7 | DATA2 | C7 | DATA3 | D7 | $V_{DD\_IO}$ | E7 | $V_{DD\_IO}$ | | A8 | LOCLKIN | B8 | NC | C8 | DATA0 | D8 | $V_{DD\_IO}$ | E8 | $V_{DD}$ | | A9 | L0DAT6 | В9 | L0DAT7 | C9 | LOCLKOUT | D9 | $V_{DD\_IO}$ | E9 | $V_{DD}$ | | A10 | L0DAT3 | B10 | L0DAT4 | C10 | L0DAT5 | D10 | $V_{DD\_IO}$ | E10 | $V_{DD}$ | | A11 | L0DAT1 | B11 | L0DAT0 | C11 | L0DAT2 | D11 | $V_{DD\_IO}$ | E11 | $V_{DD\_IO}$ | | A12 | $V_{SS}$ | B12 | $V_{SS}$ | C12 | LCLK_P | D12 | $V_{DD\_IO}$ | E12 | $V_{DD}$ | | A13 | LCLK_N | B13 | $V_{DD\_A}$ | C13 | $V_{SS}$ | D13 | $V_{DD\_IO}$ | E13 | $V_{DD\_IO}$ | | A14 | $V_{SS\_A}$ | B14 | V <sub>SS_A</sub> | C14 | $V_{DD\_A}$ | D14 | V <sub>DD_IO</sub> | E14 | $V_{DD}$ | | A15 | SCLK_N | B15 | V <sub>SS</sub> | C15 | DS0 | D15 | $V_{DD\_IO}$ | E15 | $V_{DD\_IO}$ | | A16 | SCLK_P | B16 | DS1 | C16 | DS2 | D16 | $V_{DD}$ | E16 | $V_{DD}$ | | A17 | CONTROLIMP2 | B17 | CONTROLIMP0 | C17 | $V_{REF}$ | D17 | $V_{DD\_IO}$ | E17 | $V_{DD\_IO}$ | | A18 | CONTROLIMP1 | B18 | DMAR2 | C18 | TRST | D18 | $V_{DD}$ | E18 | $V_{DD\_IO}$ | | A19 | RESET | B19 | DMAR0 | C19 | DMAR3 | D19 | $V_{DD\_IO}$ | E19 | $V_{DD\_IO}$ | | A20 | DMAR1 | B20 | TMS | C20 | TCK | D20 | TDO | E20 | BM | | A21 | <b>EMU</b> | B21 | TDI | C21 | ĪRQ3 | D21 | IRQ2 | E21 | BMS | | A22 | $V_{SS}$ | B22 | ĪRQ1 | C22 | ĪRQ0 | D22 | LCLKRAT1 | E22 | LCLKRAT2 | | F1 | DATA29 | G1 | L3DAT1 | H1 | L3DAT2 | J1 | L3DAT5 | K1 | L3CLKOUT | | F2 | DATA30 | G2 | DATA28 | H2 | L3DAT0 | J2 | L3DAT3 | K2 | L3DAT7 | | F3 | DATA26 | G3 | DATA27 | H3 | DATA31 | J3 | L3DAT4 | K3 | L3DAT6 | | F4 | $V_{DD\_IO}$ | G4 | $V_{DD}$ | H4 | $V_{DD}$ | J4 | $V_{DD\_IO}$ | K4 | $V_{DD\_IO}$ | | F5 | $V_{DD\_IO}$ | G5 | $V_{DD}$ | H5 | $V_{DD}$ | J5 | $V_{DD\_IO}$ | K5 | $V_{DD\_IO}$ | | F6 | $V_{SS}$ | G6 | $V_{SS}$ | H6 | $V_{SS}$ | J6 | V <sub>SS</sub> | K6 | $V_{SS}$ | | F7 | $V_{SS}$ | G7 | $V_{SS}$ | H7 | $V_{SS}$ | J7 | V <sub>SS</sub> | K7 | $V_{SS}$ | | F8 | $V_{SS}$ | G8 | $V_{SS}$ | H8 | $V_{SS}$ | J8 | V <sub>SS</sub> | K8 | $V_{SS}$ | | F9 | $V_{SS}$ | G9 | $V_{SS}$ | H9 | $V_{SS}$ | J9 | V <sub>SS</sub> | K9 | $V_{SS}$ | | F10 | $V_{SS}$ | G10 | $V_{SS}$ | H10 | $V_{SS}$ | J10 | V <sub>SS</sub> | K10 | $V_{SS}$ | | F11 | $V_{SS}$ | G11 | $V_{SS}$ | H11 | $V_{SS}$ | J11 | V <sub>SS</sub> | K11 | $V_{SS}$ | | F12 | $V_{SS}$ | G12 | $V_{SS}$ | H12 | $V_{SS}$ | J12 | V <sub>SS</sub> | K12 | $V_{SS}$ | | F13 | $V_{SS}$ | G13 | $V_{SS}$ | H13 | $V_{SS}$ | J13 | V <sub>SS</sub> | K13 | $V_{SS}$ | | F14 | $V_{SS}$ | G14 | $V_{SS}$ | H14 | $V_{SS}$ | J14 | V <sub>SS</sub> | K14 | $V_{SS}$ | | F15 | $V_{SS}$ | G15 | $V_{SS}$ | H15 | $V_{SS}$ | J15 | V <sub>SS</sub> | K15 | $V_{SS}$ | | F16 | $V_{SS}$ | G16 | $V_{SS}$ | H16 | $V_{SS}$ | J16 | V <sub>SS</sub> | K16 | $V_{SS}$ | | F17 | $V_{DD}$ | G17 | $V_{SS}$ | H17 | $V_{SS}$ | J17 | V <sub>SS</sub> | K17 | $V_{SS}$ | | F18 | $V_{DD\_IO}$ | G18 | $V_{DD}$ | H18 | $V_{DD\_IO}$ | J18 | $V_{DD}$ | K18 | $V_{DD}$ | | F19 | $V_{DD\_IO}$ | G19 | $V_{DD\_IO}$ | H19 | $V_{DD\_IO}$ | J19 | $V_{DD\_IO}$ | K19 | $V_{DD\_IO}$ | | F20 | LCLKRAT0 | G20 | FLAG3 | H20 | FLAG1 | J20 | ID0 | K20 | ĪOEN | | F21 | SCLKFREQ | G21 | BUSLOCK | H21 | FLAG2 | J21 | ID2 | K21 | FLYBY | Table 35. 484-Ball (19 mm $\times$ 19 mm) PBGA Pin Assignments (Continued) | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | |---------|--------------------|---------|--------------------|---------|--------------------|---------|-----------------|---------|-----------------| | F22 | TMR0E | G22 | FLAG0 | H22 | ID1 | J22 | MSH | K22 | WRL | | L1 | L3CLKIN | M1 | L1DAT0 | N1 | L1DAT3 | P1 | L1DAT4 | R1 | L1DAT6 | | L2 | NC | M2 | L1DAT2 | N2 | L1DAT5 | P2 | L1CLKOUT | R2 | DATA32 | | L3 | L3DIR | МЗ | L1DAT1 | N3 | L1DAT7 | P3 | L1CLKIN | R3 | DATA33 | | L4 | $V_{DD\_IO}$ | M4 | $V_{DD\_IO}$ | N4 | $V_{DD\_IO}$ | P4 | $V_{DD\_IO}$ | R4 | $V_{DD\_IO}$ | | L5 | V <sub>DD</sub> | M5 | V <sub>SS</sub> | N5 | V <sub>DD_IO</sub> | P5 | V <sub>DD</sub> | R5 | V <sub>DD</sub> | | L6 | V <sub>SS</sub> | M6 | V <sub>SS</sub> | N6 | V <sub>SS</sub> | P6 | V <sub>SS</sub> | R6 | V <sub>SS</sub> | | L7 | V <sub>SS</sub> | M7 | V <sub>SS</sub> | N7 | $V_{SS}$ | P7 | $V_{SS}$ | R7 | V <sub>SS</sub> | | L8 | V <sub>SS</sub> | M8 | V <sub>SS</sub> | N8 | V <sub>SS</sub> | P8 | V <sub>SS</sub> | R8 | V <sub>SS</sub> | | L9 | V <sub>SS</sub> | M9 | V <sub>SS</sub> | N9 | $V_{SS}$ | P9 | $V_{SS}$ | R9 | V <sub>SS</sub> | | L10 | V <sub>SS</sub> | M10 | V <sub>SS</sub> | N10 | V <sub>SS</sub> | P10 | V <sub>SS</sub> | R10 | V <sub>SS</sub> | | L11 | V <sub>SS</sub> | M11 | V <sub>SS</sub> | N11 | V <sub>SS</sub> | P11 | V <sub>SS</sub> | R11 | V <sub>SS</sub> | | L12 | V <sub>SS</sub> | M12 | V <sub>SS</sub> | N12 | V <sub>SS</sub> | P12 | V <sub>SS</sub> | R12 | V <sub>SS</sub> | | L13 | V <sub>SS</sub> | M13 | V <sub>SS</sub> | N13 | V <sub>SS</sub> | P13 | V <sub>SS</sub> | R13 | V <sub>SS</sub> | | L14 | V <sub>SS</sub> | M14 | V <sub>SS</sub> | N14 | V <sub>SS</sub> | P14 | V <sub>SS</sub> | R14 | V <sub>SS</sub> | | L15 | V <sub>SS</sub> | M15 | V <sub>SS</sub> | N15 | V <sub>SS</sub> | P15 | V <sub>SS</sub> | R15 | V <sub>SS</sub> | | L16 | V <sub>SS</sub> | M16 | V <sub>SS</sub> | N16 | V <sub>SS</sub> | P16 | V <sub>SS</sub> | R16 | V <sub>SS</sub> | | L17 | V <sub>SS</sub> | M17 | V <sub>SS</sub> | N17 | V <sub>SS</sub> | P17 | V <sub>SS</sub> | R17 | V <sub>SS</sub> | | L18 | V <sub>DD_IO</sub> | M18 | V <sub>DD_IO</sub> | N18 | V <sub>DD</sub> | P18 | $V_{DD\_IO}$ | R18 | V <sub>DD</sub> | | L19 | $V_{DD\_IO}$ | M19 | $V_{DD}$ | N19 | $V_{DD\_IO}$ | P19 | $V_{DD\_IO}$ | R19 | $V_{DD\_IO}$ | | L20 | BRST | M20 | HDQM | N20 | SDWE | P20 | ADDR31 | R20 | ADDR28 | | L21 | WRH | M21 | MS0 | N21 | MSSD | P21 | RAS | R21 | ADDR29 | | L22 | RD | M22 | MS1 | N22 | LDQM | P22 | SDCKE | R22 | CAS | | T1 | L1DIR | U1 | NC | V1 | DATA34 | W1 | DATA40 | Y1 | DATA42 | | T2 | DATA36 | U2 | DATA38 | V2 | DATA41 | W2 | DATA43 | Y2 | DATA45 | | T3 | DATA37 | U3 | DATA39 | V3 | DATA35 | W3 | DATA46 | Y3 | L2DAT5 | | T4 | $V_{DD\_IO}$ | U4 | $V_{DD\_IO}$ | V4 | $V_{DD\_IO}$ | W4 | $V_{DD\_IO}$ | Y4 | DATA48 | | T5 | $V_{DD}$ | U5 | $V_{DD}$ | V5 | $V_{DD}$ | W5 | $V_{DD\_IO}$ | Y5 | DATA52 | | T6 | $V_{SS}$ | U6 | $V_{SS}$ | V6 | $V_{DD}$ | W6 | $V_{DD\_IO}$ | Y6 | DATA58 | | T7 | $V_{SS}$ | U7 | $V_{SS}$ | V7 | $V_{DD\_IO}$ | W7 | $V_{DD\_IO}$ | Y7 | DATA60 | | T8 | $V_{SS}$ | U8 | $V_{SS}$ | V8 | $V_{DD}$ | W8 | $V_{DD\_IO}$ | Y8 | DATA63 | | T9 | $V_{SS}$ | U9 | $V_{SS}$ | V9 | $V_{DD}$ | W9 | $V_{DD\_IO}$ | Y9 | L2DAT4 | | T10 | $V_{SS}$ | U10 | $V_{SS}$ | V10 | $V_{DD}$ | W10 | $V_{DD\_IO}$ | Y10 | L2CLKOUT | | T11 | $V_{SS}$ | U11 | $V_{SS}$ | V11 | $V_{DD}$ | W11 | $V_{DD\_IO}$ | Y11 | NC | | T12 | $V_{SS}$ | U12 | $V_{SS}$ | V12 | $V_{DD\_IO}$ | W12 | $V_{DD\_IO}$ | Y12 | BR4 | | T13 | $V_{SS}$ | U13 | $V_{SS}$ | V13 | $V_{DD}$ | W13 | $V_{DD\_IO}$ | Y13 | ACK | | T14 | $V_{SS}$ | U14 | $V_{SS}$ | V14 | $V_{SS}$ | W14 | $V_{DD\_IO}$ | Y14 | CPA | | T15 | $V_{SS}$ | U15 | $V_{SS}$ | V15 | $V_{DD}$ | W15 | $V_{DD\_IO}$ | Y15 | ADDR0 | | T16 | $V_{SS}$ | U16 | $V_{SS}$ | V16 | $V_{DD}$ | W16 | $V_{DD\_IO}$ | Y16 | BR7 | | T17 | $V_{SS}$ | U17 | $V_{SS}$ | V17 | $V_{DD}$ | W17 | $V_{DD\_IO}$ | Y17 | HBG | | T18 | $V_{DD}$ | U18 | $V_{DD}$ | V18 | $V_{DD}$ | W18 | $V_{DD\_IO}$ | Y18 | ADDR1 | | T19 | $V_{DD\_IO}$ | U19 | $V_{DD\_IO}$ | V19 | $V_{DD\_IO}$ | W19 | $V_{DD\_IO}$ | Y19 | ADDR11 | | T20 | ADDR23 | U20 | ADDR30 | V20 | ADDR14 | W20 | ADDR12 | Y20 | ADDR21 | | T21 | ADDR25 | U21 | ADDR22 | V21 | ADDR19 | W21 | ADDR17 | Y21 | ADDR18 | | T22 | ADDR27 | U22 | ADDR26 | V22 | ADDR24 | W22 | ADDR20 | Y22 | ADDR16 | Table 35. 484-Ball (19 mm × 19 mm) PBGA Pin Assignments (Continued) | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | |---------|----------|---------|----------|---------|----------|---------|----------|---------|----------| | AA1 | DATA44 | AA10 | L2DAT3 | AA19 | SDA10 | AB6 | DATA62 | AB15 | BR5 | | AA2 | DATA50 | AA11 | L2DAT7 | AA20 | ADDR10 | AB7 | L2DAT1 | AB16 | BOFF | | AA3 | DATA47 | AA12 | BR2 | AA21 | ADDR13 | AB8 | L2DAT2 | AB17 | ADDR3 | | AA4 | DATA49 | AA13 | BR6 | AA22 | ADDR15 | AB9 | L2DAT6 | AB18 | ADDR4 | | AA5 | DATA51 | AA14 | HBR | AB1 | $V_{SS}$ | AB10 | L2CLKIN | AB19 | ADDR6 | | AA6 | DATA54 | AA15 | DPA | AB2 | DATA53 | AB11 | L2DIR | AB20 | ADDR7 | | AA7 | DATA57 | AA16 | ADDR2 | AB3 | DATA55 | AB12 | BR0 | AB21 | ADDR9 | | AA8 | DATA61 | AA17 | ADDR5 | AB4 | DATA56 | AB13 | BR1 | AB22 | $V_{SS}$ | | AA9 | L2DAT0 | AA18 | ADDR8 | AB5 | DATA59 | AB14 | BR3 | | | Figure 41. 484-Ball PBGA Pin Configurations (Top View, Summary) Table 36. 625-Ball (27 mm $\times$ 27 mm) PBGA Pin Assignments | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | |------------|-----------------------|------------|------------------------------------|---------|----------------------------------------|------------|------------------------------------|---------|------------------------------------| | A1 | V <sub>SS</sub> | B1 | V <sub>SS</sub> | C1 | V <sub>SS</sub> | D1 | V <sub>SS</sub> | E1 | DATA23 | | A2 | DATA17 | B2 | V <sub>SS</sub> | C2 | DATA20 | D2 | V <sub>SS</sub> | E2 | DATA22 | | A3 | DATA14 | B3 | DATA16 | C3 | DATA21 | D3 | DATA19 | E3 | V <sub>SS</sub> | | A4 | DATA11 | B4 | DATA13 | C4 | DATA18 | D4 | V <sub>DD_IO</sub> | E4 | V <sub>DD_IO</sub> | | A5 | DATA9 | B5 | DATA12 | C5 | DATA15 | D5 | V <sub>DD_IO</sub> | E5 | V <sub>DD_IO</sub> | | A6 | DATA7 | B6 | DATA10 | C6 | DATA8 | D6 | V <sub>DD_IO</sub> | E6 | V <sub>DD_IO</sub> | | A7 | DATA4 | B7 | DATA5 | C7 | DATA6 | D7 | V <sub>DD_IO</sub> | E7 | V <sub>DD</sub> | | A8 | DATA1 | B8 | DATA2 | C8 | DATA3 | D8 | V <sub>DD_IO</sub> | E8 | V <sub>DD_IO</sub> | | A9 | LODIR | B9 | NC | C9 | DATA0 | D9 | V <sub>DD_IO</sub> | E9 | V <sub>DD_IO</sub> | | A10 | LODAT7 | B10 | LOCLKOUT | C10 | LOCLKIN | D10 | V <sub>DD_IO</sub> | E10 | V <sub>DD_IO</sub> | | A11 | LODAT/ | B10 | LODAT5 | C10 | LODAT6 | D10 | V <sub>DD_IO</sub> | E11 | V <sub>DD</sub> | | A12 | LODAT1 | B12 | L0DAT2 | C12 | LODAT3 | D12 | V <sub>DD_IO</sub> | E12 | V <sub>DD_IO</sub> | | A13 | LCLK_N | B13 | V <sub>SS</sub> | C12 | LODATO | D12 | V <sub>DD_IO</sub> | E13 | V <sub>DD_IO</sub> | | A14 | LCLK_P | B14 | V <sub>SS</sub> | C14 | V <sub>SS_A</sub> | D13 | V <sub>DD_IO</sub> | E14 | V <sub>DD</sub> IO | | A15 | V <sub>DD_A</sub> | B15 | V <sub>SS_A</sub> | C15 | V <sub>SS_A</sub><br>V <sub>DD_A</sub> | D15 | V <sub>DD_IO</sub> | E15 | V <sub>DD</sub> | | A16 | SCLK_N | B16 | SCLK_P | C16 | V <sub>DD_A</sub><br>V <sub>SS</sub> | D16 | V <sub>DD_IO</sub> | E16 | V <sub>DD_IO</sub> | | A17 | V <sub>REF</sub> | B17 | V <sub>SS</sub> | C17 | DS0 | D10 | V <sub>DD_IO</sub> | E17 | V <sub>DD_IO</sub> | | A17 | DS1 | B18 | DS2 | C17 | CONTROLIMP0 | D18 | | E18 | V <sub>DD</sub> | | A19 | CONTROLIMP2 | B19 | CONTROLIMP1 | C19 | DMAR1 | D19 | V <sub>DD_IO</sub> | E19 | V <sub>DD</sub> | | A19<br>A20 | RESET | B20 | DMAR3 | C20 | TDI | D19 | $V_{DD\_IO}$ $V_{DD\_IO}$ | E20 | V <sub>DD_IO</sub> | | A20<br>A21 | DMAR2 | B21 | DMAR0 | C20 | IRQ2 | D20 | V <sub>DD_IO</sub> | E21 | V <sub>DD_IO</sub> | | A21 | EMU | B21 | IRQ3 | C21 | LCLKRAT0 | D21 | | E22 | | | A22<br>A23 | TRST | B23 | TCK | C22 | LCLKRAT1 | D22 | $\frac{V_{DD\_IO}}{BMS}$ | E23 | $V_{DD\_IO}$ $V_{SS}$ | | A23<br>A24 | TMS | B23<br>B24 | IRQ1 | C23 | IRQ0 | D23 | V <sub>SS</sub> | E24 | SCLKFREQ | | A24<br>A25 | V <sub>SS</sub> | B24<br>B25 | TDO | C24 | V <sub>SS</sub> | D24<br>D25 | | E25 | LCLKRAT2 | | F1 | DATA26 | G1 | DATA29 | H1 | L3DAT0 | J1 | V <sub>SS</sub> | K1 | L3DAT6 | | F2 | DATA25 | G2 | DATA29 | H2 | DATA31 | J2 | L3DAT3 | K2 | L3DAT5 | | F3 | DATA24 | G3 | DATA27 | H3 | DATA31 | J3 | L3DAT2 | K3 | L3DAT3 | | F4 | | G3<br>G4 | V <sub>DD_IO</sub> | H4 | V <sub>DD_IO</sub> | J4 | V <sub>DD_IO</sub> | K4 | V <sub>DD_IO</sub> | | F5 | V <sub>DD_IO</sub> | G5 | V <sub>DD_IO</sub> | H5 | V <sub>DD_IO</sub> | J5 | V <sub>DD_IO</sub> | K5 | V <sub>DD_IO</sub> | | F6 | $V_{DD\_IO}$ $V_{DD}$ | G6 | V <sub>DD</sub> | H6 | V <sub>DD</sub> | J6 | V <sub>DD_IO</sub> | K6 | V <sub>DD_IO</sub> | | F7 | $V_{DD}$ | G7 | V <sub>DD</sub><br>V <sub>SS</sub> | H7 | V <sub>DD</sub><br>V <sub>SS</sub> | J7 | V <sub>DD</sub><br>V <sub>SS</sub> | K7 | V <sub>DD</sub><br>V <sub>SS</sub> | | F8 | V <sub>DD</sub> | G8 | V <sub>SS</sub> | H8 | V <sub>SS</sub> | J8 | V <sub>SS</sub> | K8 | V <sub>SS</sub> | | F9 | V <sub>DD</sub> | G9 | V <sub>SS</sub> | H9 | V <sub>SS</sub> | J9 | V <sub>SS</sub> | K9 | V <sub>SS</sub> | | F10 | V <sub>DD</sub> | G10 | V <sub>SS</sub> | H10 | V <sub>SS</sub> | J10 | V <sub>SS</sub> | K10 | V <sub>SS</sub><br>V <sub>SS</sub> | | F11 | V <sub>DD</sub> | G11 | V <sub>SS</sub> | H11 | V <sub>SS</sub> | J11 | V <sub>SS</sub> | K10 | V <sub>SS</sub> | | F12 | | G12 | V <sub>SS</sub> | H12 | | J12 | V <sub>SS</sub> | K12 | V <sub>SS</sub> | | F12 | $V_{DD}$ $V_{DD}$ | G12 | V <sub>SS</sub> | H13 | $V_{SS}$ $V_{SS}$ | J12 | V <sub>SS</sub> | K12 | V <sub>SS</sub> | | F14 | V <sub>DD</sub> | G14 | V <sub>SS</sub> | H14 | V <sub>SS</sub> | J14 | V <sub>SS</sub> | K13 | V <sub>SS</sub> | | F14<br>F15 | | G14 | | H15 | | J15 | | K14 | | | F16 | V <sub>DD</sub> | G16 | V <sub>SS</sub> | H16 | V <sub>SS</sub> | J16 | V <sub>SS</sub> | K16 | V <sub>SS</sub> | | F17 | V <sub>DD</sub> | | V <sub>SS</sub> | H17 | V <sub>SS</sub> | | V <sub>SS</sub> | K17 | V <sub>SS</sub> | | | V <sub>DD</sub> | G17 | V <sub>SS</sub> | | V <sub>SS</sub> | J17 | V <sub>ss</sub> | | V <sub>ss</sub> | | F18 | V <sub>DD</sub> | G18 | V <sub>SS</sub> | H18 | V <sub>SS</sub> | J18 | V <sub>SS</sub> | K18 | V <sub>SS</sub> | | F19 | V <sub>DD</sub> | G19 | V <sub>SS</sub> | H19 | V <sub>SS</sub> | J19 | V <sub>SS</sub> | K19 | V <sub>ss</sub> | | F20 | V <sub>DD</sub> | G20 | V <sub>DD</sub> | H20 | V <sub>DD</sub> | J20 | V <sub>DD</sub> | K20 | V <sub>DD</sub> | | F21 | V <sub>DD</sub> | G21 | V <sub>DD</sub> | H21 | V <sub>DD_IO</sub> | J21 | V <sub>DD_IO</sub> | K21 | V <sub>DD</sub> | | F22 | V <sub>DD_IO</sub> | G22 | V <sub>DD_IO</sub> | H22 | V <sub>DD_IO</sub> | J22 | V <sub>DD_IO</sub> | K22 | V <sub>DD_IO</sub> | | F23 | BM | G23 | FLAG3 | H23 | FLAG0 | J23 | ID0 | K23 | NC<br>NC | | F24 | BUSLOCK | G24 | FLAG2 | H24 | ID2 | J24 | NC<br>NC | K24 | NC<br>NC | | F25 | TMR0E | G25 | FLAG1 | H25 | ID1 | J25 | NC | K25 | NC | Table 36. 625-Ball (27 mm $\times$ 27 mm) PBGA Pin Assignments (Continued) | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | |---------|--------------------|---------|--------------------|---------|--------------------|---------|-----------------|---------|--------------------| | L1 | L3CLKIN | M1 | L1DAT0 | N1 | L1DAT2 | P1 | L1DAT5 | R1 | L1CLKOUT | | L2 | L3CLKOUT | M2 | NC | N2 | NC | P2 | L1DAT4 | R2 | L1DAT7 | | L3 | L3DAT7 | M3 | L3DIR | N3 | L1DAT1 | Р3 | L1DAT3 | R3 | L1DAT6 | | L4 | $V_{DD\_IO}$ | M4 | $V_{DD\_IO}$ | N4 | $V_{DD\_IO}$ | P4 | $V_{DD\_IO}$ | R4 | V <sub>DD IO</sub> | | L5 | V <sub>DD</sub> | M5 | V <sub>DD</sub> | N5 | V <sub>DD IO</sub> | P5 | $V_{DD\_IO}$ | R5 | V <sub>DD</sub> | | L6 | V <sub>DD</sub> | M6 | V <sub>DD</sub> | N6 | V <sub>DD</sub> | P6 | V <sub>DD</sub> | R6 | V <sub>DD</sub> | | L7 | V <sub>SS</sub> | M7 | V <sub>SS</sub> | N7 | V <sub>SS</sub> | P7 | V <sub>SS</sub> | R7 | V <sub>SS</sub> | | L8 | $V_{SS}$ | M8 | V <sub>SS</sub> | N8 | V <sub>SS</sub> | P8 | V <sub>SS</sub> | R8 | V <sub>SS</sub> | | L9 | V <sub>SS</sub> | M9 | V <sub>SS</sub> | N9 | V <sub>SS</sub> | P9 | V <sub>SS</sub> | R9 | V <sub>SS</sub> | | L10 | V <sub>SS</sub> | M10 | V <sub>SS</sub> | N10 | V <sub>SS</sub> | P10 | V <sub>SS</sub> | R10 | V <sub>SS</sub> | | L11 | V <sub>SS</sub> | M11 | V <sub>SS</sub> | N11 | V <sub>SS</sub> | P11 | V <sub>SS</sub> | R11 | V <sub>SS</sub> | | L12 | V <sub>SS</sub> | M12 | V <sub>SS</sub> | N12 | V <sub>SS</sub> | P12 | V <sub>SS</sub> | R12 | V <sub>SS</sub> | | L13 | V <sub>SS</sub> | M13 | V <sub>SS</sub> | N13 | V <sub>SS</sub> | P13 | V <sub>SS</sub> | R13 | V <sub>SS</sub> | | L14 | $V_{SS}$ | M14 | V <sub>SS</sub> | N14 | V <sub>SS</sub> | P14 | V <sub>SS</sub> | R14 | V <sub>SS</sub> | | L15 | V <sub>SS</sub> | M15 | V <sub>SS</sub> | N15 | V <sub>SS</sub> | P15 | V <sub>SS</sub> | R15 | V <sub>SS</sub> | | L16 | V <sub>SS</sub> | M16 | V <sub>SS</sub> | N16 | V <sub>SS</sub> | P16 | V <sub>SS</sub> | R16 | V <sub>SS</sub> | | L17 | V <sub>SS</sub> | M17 | V <sub>SS</sub> | N17 | V <sub>SS</sub> | P17 | V <sub>SS</sub> | R17 | V <sub>SS</sub> | | L18 | V <sub>SS</sub> | M18 | V <sub>SS</sub> | N18 | V <sub>SS</sub> | P18 | V <sub>SS</sub> | R18 | V <sub>SS</sub> | | L19 | V <sub>SS</sub> | M19 | V <sub>SS</sub> | N19 | V <sub>SS</sub> | P19 | V <sub>SS</sub> | R19 | $V_{SS}$ | | L20 | V <sub>DD</sub> | M20 | V <sub>DD</sub> | N20 | V <sub>DD</sub> | P20 | V <sub>DD</sub> | R20 | $V_{DD}$ | | L21 | V <sub>DD</sub> | M21 | V <sub>DD_IO</sub> | N21 | V <sub>DD_IO</sub> | P21 | V <sub>DD</sub> | R21 | V <sub>DD</sub> | | L22 | V <sub>DD_IO</sub> | M22 | V <sub>DD_IO</sub> | N22 | V <sub>DD_IO</sub> | P22 | $V_{DD\_IO}$ | R22 | V <sub>DD_IO</sub> | | L23 | NC | M23 | IOEN | N23 | WRH | P23 | MS1 | R23 | LDQM | | L24 | NC | M24 | MSH | N24 | WRL | P24 | MS0 | R24 | NC | | L25 | FLYBY | M25 | BRST | N25 | RD | P25 | HDQM | R25 | MSSD | | T1 | NC | U1 | DATA34 | V1 | DATA37 | W1 | DATA40 | Y1 | DATA43 | | T2 | L1DIR | U2 | DATA33 | V2 | DATA36 | W2 | DATA39 | Y2 | DATA42 | | T3 | L1CLKIN | U3 | DATA32 | V3 | DATA35 | W3 | DATA38 | Y3 | DATA41 | | T4 | $V_{DD\_IO}$ | U4 | $V_{DD\_IO}$ | V4 | $V_{DD\_IO}$ | W4 | $V_{DD\_IO}$ | Y4 | $V_{DD\_IO}$ | | T5 | V <sub>DD</sub> | U5 | $V_{DD\_IO}$ | V5 | V <sub>DD IO</sub> | W5 | V <sub>DD</sub> | Y5 | V <sub>DD</sub> | | T6 | V <sub>DD</sub> | U6 | V <sub>DD</sub> | V6 | V <sub>DD</sub> | W6 | V <sub>DD</sub> | Y6 | V <sub>DD</sub> | | T7 | V <sub>SS</sub> | U7 | V <sub>SS</sub> | V7 | V <sub>SS</sub> | W7 | V <sub>SS</sub> | Y7 | V <sub>DD</sub> | | T8 | V <sub>SS</sub> | U8 | V <sub>SS</sub> | V8 | V <sub>SS</sub> | W8 | V <sub>SS</sub> | Y8 | V <sub>DD</sub> | | T9 | V <sub>SS</sub> | U9 | V <sub>SS</sub> | V9 | V <sub>SS</sub> | W9 | V <sub>SS</sub> | Y9 | V <sub>DD</sub> | | T10 | V <sub>SS</sub> | U10 | V <sub>SS</sub> | V10 | V <sub>SS</sub> | W10 | V <sub>SS</sub> | Y10 | V <sub>DD</sub> | | T11 | $V_{SS}$ | U11 | $V_{SS}$ | V11 | $V_{SS}$ | W11 | $V_{SS}$ | Y11 | $V_{DD}$ | | T12 | $V_{SS}$ | U12 | $V_{SS}$ | V12 | $V_{SS}$ | W12 | $V_{SS}$ | Y12 | $V_{DD}$ | | T13 | V <sub>SS</sub> | U13 | V <sub>SS</sub> | V13 | V <sub>SS</sub> | W13 | V <sub>SS</sub> | Y13 | V <sub>DD</sub> | | T14 | V <sub>SS</sub> | U14 | V <sub>SS</sub> | V14 | V <sub>SS</sub> | W14 | V <sub>SS</sub> | Y14 | $V_{DD}$ | | T15 | V <sub>SS</sub> | U15 | V <sub>SS</sub> | V15 | V <sub>SS</sub> | W15 | V <sub>SS</sub> | Y15 | V <sub>DD</sub> | | T16 | V <sub>SS</sub> | U16 | V <sub>SS</sub> | V16 | V <sub>SS</sub> | W16 | V <sub>SS</sub> | Y16 | V <sub>DD</sub> | | T17 | V <sub>SS</sub> | U17 | V <sub>SS</sub> | V17 | V <sub>SS</sub> | W17 | V <sub>SS</sub> | Y17 | V <sub>DD</sub> | | T18 | V <sub>SS</sub> | U18 | V <sub>SS</sub> | V18 | V <sub>SS</sub> | W18 | V <sub>SS</sub> | Y18 | V <sub>DD</sub> | | T19 | V <sub>SS</sub> | U19 | V <sub>SS</sub> | V19 | V <sub>SS</sub> | W19 | V <sub>SS</sub> | Y19 | V <sub>DD</sub> | | T20 | V <sub>DD</sub> | U20 | V <sub>DD</sub> | V20 | V <sub>DD</sub> | W20 | V <sub>DD</sub> | Y20 | V <sub>DD</sub> | | T21 | V <sub>DD_IO</sub> | U21 | $V_{DD\_IO}$ | V21 | V <sub>DD</sub> | W21 | V <sub>DD</sub> | Y21 | V <sub>DD_IO</sub> | | T22 | V <sub>DD_IO</sub> | U22 | V <sub>DD_IO</sub> | V22 | V <sub>DD_IO</sub> | W22 | $V_{DD\_IO}$ | Y22 | $V_{DD\_IO}$ | | T23 | SDCKE | U23 | CAS | V23 | ADDR31 | W23 | ADDR28 | Y23 | ADDR26 | | T24 | NC | U24 | NC | V24 | ADDR30 | W24 | NC | Y24 | ADDR25 | | T25 | SDWE | U25 | RAS | V25 | ADDR29 | W25 | ADDR27 | Y25 | ADDR24 | Table 36. 625-Ball (27 mm × 27 mm) PBGA Pin Assignments (Continued) | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | Pin No. | Mnemonic | |---------|--------------|---------|--------------|---------|-----------------|---------|-----------------|---------|-----------------| | AA1 | DATA46 | AB1 | DATA49 | AC1 | V <sub>SS</sub> | AD1 | $V_{SS}$ | AE1 | V <sub>SS</sub> | | AA2 | DATA45 | AB2 | DATA48 | AC2 | $V_{SS}$ | AD2 | $V_{SS}$ | AE2 | $V_{SS}$ | | AA3 | DATA44 | AB3 | DATA47 | AC3 | DATA50 | AD3 | $V_{SS}$ | AE3 | V <sub>SS</sub> | | AA4 | $V_{DD\_IO}$ | AB4 | $V_{DD\_IO}$ | AC4 | DATA51 | AD4 | DATA52 | AE4 | DATA53 | | AA5 | $V_{DD\_IO}$ | AB5 | $V_{DD\_IO}$ | AC5 | DATA54 | AD5 | DATA55 | AE5 | DATA56 | | AA6 | $V_{DD\_IO}$ | AB6 | $V_{DD\_IO}$ | AC6 | DATA57 | AD6 | DATA58 | AE6 | DATA59 | | AA7 | $V_{DD}$ | AB7 | $V_{DD\_IO}$ | AC7 | DATA60 | AD7 | DATA61 | AE7 | DATA62 | | AA8 | $V_{DD}$ | AB8 | $V_{DD\_IO}$ | AC8 | DATA63 | AD8 | L2DAT0 | AE8 | L2DAT1 | | AA9 | $V_{DD\_IO}$ | AB9 | $V_{DD\_IO}$ | AC9 | L2DAT2 | AD9 | L2DAT3 | AE9 | L2DAT4 | | AA10 | $V_{DD\_IO}$ | AB10 | $V_{DD\_IO}$ | AC10 | L2DAT5 | AD10 | L2DAT6 | AE10 | L2DAT7 | | AA11 | $V_{DD}$ | AB11 | $V_{DD\_IO}$ | AC11 | L2CLKOUT | AD11 | L2CLKIN | AE11 | L2DIR | | AA12 | $V_{DD}$ | AB12 | $V_{DD\_IO}$ | AC12 | NC | AD12 | BR0 | AE12 | BR1 | | AA13 | $V_{DD\_IO}$ | AB13 | $V_{DD\_IO}$ | AC13 | BR2 | AD13 | BR3 | AE13 | BR4 | | AA14 | $V_{DD\_IO}$ | AB14 | $V_{DD\_IO}$ | AC14 | BR5 | AD14 | BR6 | AE14 | BR7 | | AA15 | $V_{DD}$ | AB15 | $V_{DD\_IO}$ | AC15 | ACK | AD15 | HBR | AE15 | BOFF | | AA16 | $V_{DD}$ | AB16 | $V_{DD\_IO}$ | AC16 | HBG | AD16 | CPA | AE16 | DPA | | AA17 | $V_{DD\_IO}$ | AB17 | $V_{DD\_IO}$ | AC17 | ADDR0 | AD17 | ADDR1 | AE17 | ADDR2 | | AA18 | $V_{DD\_IO}$ | AB18 | $V_{DD\_IO}$ | AC18 | ADDR3 | AD18 | ADDR4 | AE18 | ADDR5 | | AA19 | $V_{DD}$ | AB19 | $V_{DD\_IO}$ | AC19 | ADDR6 | AD19 | ADDR7 | AE19 | ADDR8 | | AA20 | $V_{DD}$ | AB20 | $V_{DD\_IO}$ | AC20 | ADDR9 | AD20 | SDA10 | AE20 | ADDR10 | | AA21 | $V_{DD\_IO}$ | AB21 | $V_{DD\_IO}$ | AC21 | ADDR11 | AD21 | ADDR12 | AE21 | ADDR13 | | AA22 | $V_{DD\_IO}$ | AB22 | $V_{DD\_IO}$ | AC22 | ADDR14 | AD22 | ADDR15 | AE22 | $V_{SS}$ | | AA23 | ADDR23 | AB23 | ADDR20 | AC23 | V <sub>SS</sub> | AD23 | $V_{SS}$ | AE23 | V <sub>SS</sub> | | AA24 | ADDR22 | AB24 | ADDR19 | AC24 | ADDR17 | AD24 | V <sub>SS</sub> | AE24 | V <sub>SS</sub> | | AA25 | ADDR21 | AB25 | ADDR18 | AC25 | ADDR16 | AD25 | V <sub>SS</sub> | AE25 | V <sub>SS</sub> | Figure 42. 625-Ball PBGA Pin Configurations (Top View, Summary) ### **OUTLINE DIMENSIONS** The ADSP-TS101S is available in a 19 mm $\times$ 19 mm, 484-ball PBGA package with 22 rows of balls (B-484); the DSP also is available in a 27 mm $\times$ 27 mm, 625-ball PBGA package with 25 rows of balls (B-625). Figure 43. 484-Ball PBGA (B-484) Figure 44. 625-Ball PBGA (B-625) #### **SURFACE-MOUNT DESIGN** The following table is provided as an aide to PCB design. For industry-standard design recommendations, refer to IPC-7351, Generic Requirements for Surface-Mount Design and Land Pattern Standard. | Package | Ball Attach Type | Solder Mask Opening | Ball Pad Size | |-----------------------|---------------------------|---------------------|------------------| | 625-ball (27 mm) PBGA | Solder Mask Defined (SMD) | 0.45 mm diameter | 0.60 mm diameter | | 484-ball (19 mm) PBGA | Solder Mask Defined (SMD) | 0.40 mm diameter | 0.53 mm diameter | #### **ORDERING GUIDE** | Part Number <sup>1, 2, 3, 4</sup> | Temperature Range<br>(Case) | Core Clock<br>(CCLK) Rate⁵ | On-Chip<br>SRAM | Package Description | Package<br>Option | |-----------------------------------|-----------------------------|----------------------------|-----------------|-----------------------------------------|--------------------| | ADSP-TS101SAB1-000 | -40°C to +85°C | 250 MHz | 6M Bit | 625-Ball Plastic Ball Grid Array (PBGA) | B-625 <sup>6</sup> | | ADSP-TS101SAB1-100 | -40°C to +85°C | 300 MHz | 6M Bit | 625-Ball Plastic Ball Grid Array (PBGA) | B-625 <sup>6</sup> | | ADSP-TS101SAB1Z000 | -40°C to +85°C | 250 MHz | 6M Bit | 625-Ball Plastic Ball Grid Array (PBGA) | B-625 <sup>6</sup> | | ADSP-TS101SAB1Z100 | -40°C to +85°C | 300 MHz | 6M Bit | 625-Ball Plastic Ball Grid Array (PBGA) | B-625 <sup>6</sup> | | ADSP-TS101SAB2-000 | -40°C to +85°C | 250 MHz | 6M Bit | 484-Ball Plastic Ball Grid Array (PBGA) | B-484 <sup>7</sup> | | ADSP-TS101SAB2-100 | -40°C to +85°C | 300 MHz | 6M Bit | 484-Ball Plastic Ball Grid Array (PBGA) | B-484 <sup>7</sup> | | ADSP-TS101SAB2Z000 | -40°C to +85°C | 250 MHz | 6M Bit | 484-Ball Plastic Ball Grid Array (PBGA) | B-484 <sup>7</sup> | | ADSP-TS101SAB2Z100 | -40°C to +85°C | 300 MHz | 6M Bit | 484-Ball Plastic Ball Grid Array (PBGA) | B-484 <sup>7</sup> | $<sup>^{\</sup>rm 1}\,{\rm S}$ indicates 1.2 V and 3.3 V supplies. <sup>&</sup>lt;sup>2</sup> A indicates –40°C to +85°C temperature. $<sup>^3\,000</sup>$ indicates 250 MHz speed grade; 100 indicates 300 MHz speed grade. <sup>&</sup>lt;sup>4</sup>Z indicates RoHS compliant part. $<sup>^5</sup>$ The instruction rate runs at the internal DSP clock (CCLK) rate. $^6$ The B-625 package measures 27 mm $\times$ 27 mm. <sup>&</sup>lt;sup>7</sup> The B-484 package measures 19 mm × 19 mm.