# 8-Mbit (512K Words × 16 Bit) Static RAM with Error-Correcting Code (ECC) #### **Features** - High speed□ t<sub>AA</sub> = 10 ns - Embedded error-correcting code (ECC) for single-bit error correction - Low active and standby currents □ I<sub>CC</sub> = 90-mA typical at 100 MHz □ I<sub>SB2</sub> = 20-mA typical - Operating voltage range: 2.2 V to 3.6 V. - 1.0-V data retention - Transistor-transistor logic (TTL) compatible inputs and outputs - Available in Pb-free 44-pin TSOP II package #### **Functional Description** CY7C1051H is a high-performance CMOS fast static RAM device with embedded ${\sf ECC}^{[1]}$ . To access device, assert the chip enable $(\overline{CE})$ input LOW. To perform data writes, assert the Write Enable (WE) input LOW, and provide the data and address on the device data pins (I/O<sub>0</sub> through I/O<sub>15</sub>) and add<u>ress</u> pins (A<sub>0</sub> through A<sub>18</sub>) <u>respectively.</u> The Byte High Enable (BHE) and Byte Low Enable (BLE) inputs control byte writes, and write data on the corresponding I/O lines to the me<u>mory</u> location specified. BHE controls I/O<sub>8</sub> through I/O<sub>15</sub> and BLE controls I/O<sub>0</sub> through I/O<sub>7</sub>. To perform data reads, assert the Output Enable (OE) input and provide the required address on the address lines. Read data is accessible on I/O lines (I/O $_0$ through I/O $_{15}$ ). You can perform byte accesses by asserting the required byte enable signal (BHE or BLE) to read either the upper byte or the lower byte of data from the specified address location. All I/Os (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when the device is deselected ( $\overline{CE}$ HIGH), or control signals are de-asserted ( $\overline{OE}$ , $\overline{BLE}$ , $\overline{BHE}$ ). See the Truth Table on page 13 for a complete description of read and write modes. The logic block diagrams are provided on page 2. The CY7C1051H is available in 44-pin TSOP II package. For a complete list of related documentation, click here. #### **Product Portfolio** | | | | | Speed | Current Consumption | | | | | |-------------|----------------------------------------------|------------|-----------------------|-------|--------------------------------------------|-----|--------------------------------|-----|--| | Product | Features and Options (see Pin Configurations | Range | V <sub>CC</sub> Range | | Operating $I_{CC}$ , (mA)<br>$f = f_{max}$ | | Standby, I <sub>SB2</sub> (mA) | | | | Troduct | on page 4) | ixalige | (V) | (ns) | | | | | | | | | | | | <b>Typ</b> <sup>[2]</sup> | Max | <b>Typ</b> <sup>[2]</sup> | Max | | | CY7C1051H30 | Single chip enables | Industrial | 2.2 V-3.6 V | 10 | 90 | 110 | 20 | 30 | | #### Notes 1. This device does not support automatic write-back on error detection. 2. Typical values are included only for reference and are not guaranteed or tested. Typical values are measured at $V_{CC} = 3 \text{ V}$ (for a $V_{CC}$ range of 2.2 V-3.6 V) $T_A = 25 \text{ °C}$ . # Logic Block Diagram - CY7C1051H #### **Contents** | Pin Configurations | 4 | |--------------------------------|---| | Maximum Ratings | 5 | | Operating Range | | | DC Electrical Characteristics | 5 | | Capacitance | 6 | | Thermal Resistance | | | AC Test Loads and Waveforms | 6 | | Data Retention Characteristics | 7 | | Data Retention Waveform | | | AC Switching Characteristics | 8 | | Switching Waveforms | | | Truth Table | | | Ordering Information | | | Ordering Code Definitions | | | Package Diagram | 15 | |-----------------------------------------|----| | Acronyms | 16 | | Document Conventions | 16 | | Units of Measure | 16 | | Document History Page | 17 | | Sales, Solutions, and Legal Information | 18 | | Worldwide Sales and Design Support | 18 | | Products | 18 | | PSoC®Solutions | 18 | | Cypress Developer Community | 18 | | Technical Support | 18 | ### **Pin Configurations** Figure 1. 44-pin TSOP II pinout ### **Maximum Ratings** | DC input voltage <sup>[3]</sup> | 0.5 V to V <sub>CC</sub> + 0.5 V | |-----------------------------------------------------|----------------------------------| | Current into outputs (LOW) | 20 mA | | Static discharge voltage (MIL-STD-883, Method 3015) | >2001 V | | Latch-up current | > 140 mA | ### **Operating Range** | Grade | Ambient Temperature | V <sub>CC</sub> | | |------------|---------------------|-----------------|--| | Industrial | –40 °C to +85 °C | 2.2 V to 3.6 V | | #### **DC Electrical Characteristics** Over the operating range of -40 °C to 85 °C | Develope | Description | | Took Condition | _ | | Unit | | | |--------------------------------|------------------------------|----------------|------------------------------------------------------------------------|-------------|--------------------|-----------------------|-----------------------|----| | Parameter | Desc | ription | Test Condition | Min | Typ <sup>[4]</sup> | Max | Offic | | | V <sub>OH</sub> | Output | 2.2 V to 2.7 V | $V_{\rm CC}$ = Min, $I_{\rm OH}$ = -1.0 mA | 2.0 | - | _ | V | | | | HIGH<br>voltage | 2.7 V to 3.0 V | $V_{\rm CC}$ = Min, $I_{\rm OH}$ = -4.0 mA | | 2.2 | - | _ | | | | | 3.0 V to 3.6 V | $V_{\rm CC}$ = Min, $I_{\rm OH}$ = -4.0 mA | | 2.4 | - | _ | | | $V_{OL}$ | | 2.2 V to 2.7 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2 mA | | _ | _ | 0.4 | V | | | voltage | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8 mA | _ | _ | 0.4 | | | | V <sub>IH</sub> <sup>[3]</sup> | Input HIGH | 2.2 V to 2.7 V | | | 2.0 | _ | V <sub>CC</sub> + 0.3 | V | | | voltage | 2.7 V to 3.6 V | | 2.0 | _ | V <sub>CC</sub> + 0.3 | | | | V <sub>IL</sub> [3] | Input LOW voltage | 2.2 V to 2.7 V | | | -0.3 | _ | 0.6 | V | | | | 2.7 V to 3.6 V | | | -0.3 | _ | 0.8 | | | I <sub>IX</sub> | Input leakage | e current | $GND \le V_{IN} \le V_{CC}$ | | -1.0 | _ | +1.0 | μΑ | | I <sub>OZ</sub> | Output leaka | ge current | GND $\leq$ V <sub>OUT</sub> $\leq$ V <sub>CC</sub> , Outpu | t disabled | -1.0 | - | +1.0 | μΑ | | I <sub>CC</sub> | Operating su | pply current | V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA, | f = 100 MHz | _ | 90.0 | 110.0 | mA | | | | | CMOS levels | | | | | | | I <sub>SB1</sub> | | | Max V <sub>CC</sub> , <del>CE</del> ≥ V <sub>IH</sub> <sup>[4]</sup> , | | _ | _ | 40.0 | mA | | | current – TTL inputs | | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ | | | | | | | I <sub>SB2</sub> | Automatic Cl<br>current – CM | | Max $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.2 V^{[5]}$ , | | _ | 20.0 | 30.0 | mA | | | Current – Civ | ios iriputs | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le$ | | | | | | #### Notes - 3. $V_{IL(min)}$ = -2.0 V and $V_{IH(max)}$ = $V_{CC}$ + 2 V for pulse durations of less than 20 ns. - 4. Typical values are included only for reference and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V (for a V<sub>CC</sub> range of 2.2 V–3.6 V), T<sub>A</sub> = 25 °C. - 5. This parameter is guaranteed by design and is not tested. ### Capacitance | Parameter [6] | Description | Test Conditions | 44-pin TSOP II | Unit | |------------------|-------------------|---------------------------------------------------------------------------|----------------|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}$ , $f = 1 \text{MHz}$ , $V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | I/O capacitance | | 10 | pF | ### **Thermal Resistance** | Parameter [6] | Description | Test Conditions | 44-pin TSOP II | Unit | |---------------|------------------------------------------|-------------------------------------------------------------------------|----------------|------| | - 3/4 | Thermal resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 66.93 | °C/W | | - 30 | Thermal resistance (junction to case) | | 13.09 | °C/W | #### **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms [7] | Parameters | 3.0 V | Unit | |-------------------|-------|------| | R1 | 317 | Ω | | R2 | 351 | Ω | | $V_{TH}$ | 1.5 | V | | V <sub>HIGH</sub> | 3 | V | #### Notes <sup>6.</sup> Tested initially and after any design or process changes that may affect these parameters. 7. Full-device AC operation assumes a 100-µs ramp time from 0 to V<sub>CC(min)</sub> and 100-µs wait time after V<sub>CC</sub> stabilizes to its operational value. ### **Data Retention Characteristics** Over the operating range of -40 °C to 85 °C | Parameter | Description | Conditions | Min | Max | Unit | |----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|------|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | _ | 1.0 | - | V | | I <sub>CCDR</sub> | Data retention current | $V_{CC} = V_{DR}, \overline{CE} \ge V_{CC} - 0.2 V^{[8]},$<br>$V_{IN} \ge V_{CC} - 0.2 V \text{ or } V_{IN} \le 0.2 V$ | _ | 30.0 | mA | | t <sub>CDR</sub> <sup>[8]</sup> | Chip deselect to data retention time | _ | 0 | _ | ns | | t <sub>R</sub> <sup>[8, 9]</sup> | Operation recovery time | V <sub>CC</sub> ≥ 2.2 V | 10.0 | _ | ns | ### **Data Retention Waveform** Figure 3. Data Retention Waveform #### Notes <sup>8.</sup> This parameter is guaranteed by design and is not tested. 9. Full-device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. #### **AC Switching Characteristics** Over the operating range of -40 °C to 85 °C | Parameter [10] | Description | 10 | ns | Unit | |--------------------|------------------------------------------------------------------|-------|------|------| | Parameter | Description | Min | Max | Unit | | Read Cycle | | | | | | t <sub>POWER</sub> | V <sub>CC</sub> (stable) to the first access <sup>[11, 12]</sup> | 100.0 | - | μs | | t <sub>RC</sub> | Read cycle time | 10.0 | - | ns | | t <sub>AA</sub> | Address to data valid | _ | 10.0 | ns | | t <sub>OHA</sub> | Data hold from address change | 3.0 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | _ | 10.0 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 5.0 | ns | | t <sub>LZOE</sub> | OE LOW to low Z [13, 14, 15] | 0 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to high Z [13, 14, 15] | _ | 5.0 | ns | | t <sub>LZCE</sub> | CE LOW to low Z <sup>13, 14, 15]</sup> | 3.0 | - | ns | | t <sub>HZCE</sub> | CE HIGH to high Z [13, 14, 15] | _ | 5.0 | ns | | t <sub>PU</sub> | CE LOW to power-up [12] | 0 | - | ns | | t <sub>PD</sub> | CE HIGH to power-down [12] | _ | 10.0 | ns | | t <sub>DBE</sub> | Byte enable to data valid | _ | 5.0 | ns | | t <sub>LZBE</sub> | Byte enable to low Z [13, 14] | 0 | - | ns | | t <sub>HZBE</sub> | Byte disable to high Z <sup>[13, 14]</sup> | _ | 6.0 | ns | | Write Cycle [16, | 17] | | | | | t <sub>WC</sub> | Write cycle time | 10.0 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 7.0 | - | ns | | t <sub>AW</sub> | Address setup to write end | 7.0 | - | ns | | t <sub>HA</sub> | Address hold from write end | 0 | - | ns | | t <sub>SA</sub> | Address setup to write start | 0 | - | ns | | t <sub>PWE</sub> | WE pulse width | 7.0 | - | ns | | t <sub>SD</sub> | Data setup to write end | 5.0 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | - | ns | | t <sub>LZWE</sub> | WE HIGH to low Z [13, 14, 15] | 3.0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to high Z [13, 14, 15] | - | 5.0 | ns | | t <sub>BW</sub> | Byte Enable to write end | 7.0 | _ | ns | <sup>10.</sup> Test conditions assume signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for V<sub>CC</sub> ≥ 3 V) and V<sub>CC</sub>/2 (for V<sub>CC</sub> < 3 V), and input pulse levels of 0 to 3 V (for $V_{CC} \ge 3$ V) and 0 to $V_{CC}$ (for $V_{CC} < 3$ V). Test conditions for the read cycle use the output loading, shown in part (a) of Figure 2 on page 6, unless specified otherwise. <sup>11.</sup> $t_{POWER}$ gives the minimum amount of time that the power supply is at stable $V_{CC}$ until the first memory access is performed. <sup>12.</sup> These parameters are guaranteed by design and are not tested. <sup>13.</sup> $t_{HZOE}$ , $t_{HZCE}$ , $t_{HZWE}$ , and $t_{HZBE}$ are specified with a load capacitance of 5 pF, as shown in part (b) of Figure 2 on page 6. Hi-Z, Lo-Z transition is measured $\pm 200$ mV from steady state voltage. <sup>14.</sup> At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZBE</sub>, t<sub>HZOE</sub> is less than t<sub>LZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. <sup>15.</sup> Tested initially and after any design or process changes that may affect these parameters. 16. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub>, and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates <sup>17.</sup> The minimum write pulse width for Write Cycle No. 2 (WE Controlled, OE LOW) should be sum of t<sub>HZWE</sub> and t<sub>SD</sub>. ### **Switching Waveforms** Figure 4. Read Cycle No. 1 of CY7C1051H (Address Transition Controlled) $^{[18,\ 19]}$ Figure 5. Read Cycle No. 2 ( $\overline{\text{OE}}$ Controlled) [19, 20] #### Notes - 18. The device is continuously selected, $\overline{OE} = V_{IL}$ , $\overline{CE} = V_{IL}$ , $\overline{BHE}$ or $\overline{BLE}$ or both $= V_{IL}$ . - 19. WE is HIGH for read cycle. 20. Address valid prior to or coincident with CE LOW transition. ### Switching Waveforms (continued) Figure 6. Write Cycle No. 1 ( $\overline{\text{CE}}$ Controlled) [21, 22] Figure 7. Write Cycle No. 2 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) [21, 22, 23] #### Notes - 21. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub> and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. - 22. Data I/O is in high-impedance state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . 23. The minimum write cycle pulse width should be equal to sum of $t_{HZWE}$ and $t_{SD}$ . 24. During this period the I/Os are in output state. Do not apply input signals. ### Switching Waveforms (continued) Figure 8. Write Cycle No. 3 (WE controlled) [25, 26] #### Notes <sup>25.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub> and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates <sup>26.</sup> Data I/O is in high-impedance state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . 27. During this period, the I/Os are in output state. Do not apply input signals. ### Switching Waveforms (continued) Figure 9. Write Cycle No. 4 (BLE or BHE Controlled) [28, 29] <sup>28.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub>, and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. <sup>29.</sup> Data I/O is in high-impedance state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ , or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . <sup>30.</sup> During this period, the I/Os are in output state. Do not apply input signals. ### **Truth Table** | CE | OE | WE | BLE | ВНЕ | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode | Power | |----|-------------------|-------------------|-------------------|-------------------|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | X <sup>[31]</sup> | X <sup>[31]</sup> | X <sup>[31]</sup> | X <sup>[31]</sup> | High-Z | High-Z | Power down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data out | Data out | Read all bits | Active (I <sub>CC</sub> ) | | L | L | Н | L | Н | Data out | High-Z | Read lower bits only | Active (I <sub>CC</sub> ) | | L | L | Н | Н | L | High-Z | Data out | Read upper bits only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data in | Data in | Write all bits | Active (I <sub>CC</sub> ) | | L | Х | L | L | Н | Data in | High-Z | Write lower bits only | Active (I <sub>CC</sub> ) | | L | Х | L | Н | L | High-Z | Data in | Write upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | X | High-Z | High-Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | | L | Х | Х | Н | Н | High-Z | High-Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | ### **Ordering Information** | Speed (ns) | Voltage<br>Range | Ordering Code | Package<br>Diagram | Package Type<br>(all Pb-free) | Key Features /<br>Differentiators | Operating Range | |------------|------------------|---------------------|--------------------|-------------------------------|-----------------------------------|-----------------| | 10 | 2.2 V-3.6 V | CY7C1051H30-10ZSXI | 51-85087 | 44-pin TSOP II | Single Chip Enable | Industrial | | | | CY7C1051H30-10ZSXIT | | | | | ### **Ordering Code Definitions** ### **Package Diagram** Figure 10. 44-pin TSOP II Package Outline, 51-85087 ### **Acronyms** Table 1. Acronyms Used in this Document | Acronym | Description | | | |----------------------|-----------------------------------------|--|--| | BHE Byte High Enable | | | | | BLE | Byte Low Enable | | | | CE | Chip Enable | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | I/O Input/Output | | | | | ŌĒ | Output Enable | | | | SRAM | Static Random Access Memory | | | | TSOP | Thin Small Outline Package | | | | TTL | Transistor-Transistor Logic | | | | WE | Write Enable | | | ### **Document Conventions** #### **Units of Measure** Table 2. Units of Measure | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | MHz | megahertz | | μΑ | microampere | | μS | microsecond | | mA | milliampere | | mm | millimeter | | ns | nanosecond | | Ω | ohm | | % | percent | | pF | picofarad | | V | volt | | W | watt | # **Document History Page** | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | |------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ** | 4943606 | NILE | 10/09/2015 | New data sheet. | | | *A | 5258628 | NILE | 05/27/2016 | Changed status from Preliminary to Final. Updated to new template. | | | *B | 5435280 | VINI | 09/13/2016 | Updated Maximum Ratings: Updated Note 3 (Replaced "2 ns" with "20 ns"). Updated DC Electrical Characteristics: Removed Operating Range "2.7 V to 3.6 V" and all values corresponding V <sub>OH</sub> parameter. Included Operating Ranges "2.7 V to 3.0 V" and "3.0 V to 3.6 V" and all value corresponding to V <sub>OH</sub> parameter. Updated Ordering Information: Updated Ordering Information: Updated Ordering Code Definitions. Updated to new template. Completing Sunset Review. | | | *C | 5975928 | AESATMP9 | 11/27/2017 | Updated logo and copyright. | | #### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Wireless Connectivity ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu PS<sub>0</sub>C cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb cypress.com/wireless #### PSoC<sup>®</sup>Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 #### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components #### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2015-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress parally grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 002-03314 Rev. \*C Revised November 27, 2017 Page 18 of 18