### **General Purpose Amplifier** #### **NPN Silicon** #### **Features** These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |--------------------------------|------------------|-------|------| | Collector – Emitter Voltage | V <sub>CEO</sub> | 40 | Vdc | | Emitter – Base Voltage | V <sub>EBO</sub> | 4.0 | Vdc | | Collector Current – Continuous | Ic | 100 | mAdc | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |----------------------------------------------------------------------------------------------|-----------------------------------|-------------|-------------| | Total Device Dissipation FR–5 Board,<br>(Note 1) T <sub>A</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub> | 225<br>1.8 | mW<br>mW/°C | | Thermal Resistance, Junction-to-Ambient | $R_{\theta JA}$ | 556 | °C/W | | Total Device Dissipation Alumina Substrate, (Note 2) T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 300<br>2.4 | mW<br>mW/°C | | Thermal Resistance, Junction-to-Ambient | $R_{\theta JA}$ | 417 | °C/W | | Junction and Storage Temperature | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. $FR-5 = 1.0 \times 0.75 \times 0.062$ in. - 2. Alumina = $0.4 \times 0.3 \times 0.024$ in. 99.5% alumina. #### ON Semiconductor® #### www.onsemi.com SOT-23 (TO-236) CASE 318 STYLE 6 #### **MARKING DIAGRAM** GP = Device Code M = Date Code\* ■ = Pb-Free Package (Note: Microdot may be in either location) \*Date Code orientation and/or overbar may vary depending upon manufacturing location. #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |--------------|---------------------|-----------------------| | MMBT3416LT3G | SOT-23<br>(Pb-Free) | 10,000/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure. BRD8011/D. #### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted) | Characteristic | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------| | OFF CHARACTERISTICS | • | | | | | Collector – Emitter Breakdown Voltage<br>(I <sub>C</sub> = 1.0 mAdc, I <sub>B</sub> = 0) | V <sub>(BR)</sub> CEO | 40 | _ | Vdc | | Emitter – Base Breakdown Voltage $(I_E = 100 \mu Adc, I_C = 0)$ | V <sub>(BR)EBO</sub> | 4.0 | _ | Vdc | | Collector Cutoff Current $(V_{CB} = 25 \text{ Vdc}, I_E = 0)$ | I <sub>CBO1</sub> | - | 100 | nAdc | | Emitter Cutoff Current $(V_{EB} = 5.0 \text{ Vdc}, I_C = 0)$ | I <sub>EBO</sub> | - | 100 | nAdc | | ON CHARACTERISTICS | | | | | | DC Current Gain<br>(I <sub>C</sub> = 2.0 mAdc, V <sub>CE</sub> = 4.5 Vdc) | h <sub>FE</sub> | 75 | 225 | - | | Collector – Emitter Saturation Voltage<br>(I <sub>C</sub> = 50 mAdc, I <sub>B</sub> = 3.0 mAdc) | V <sub>CE(sat)</sub> | - | 0.3 | Vdc | | Base – Emitter Saturation Voltage<br>(I <sub>C</sub> = 50 mAdc, I <sub>B</sub> = 3.0 mAdc) | V <sub>BE(sat)</sub> | 0.6 | 1.3 | Vdc | | SMALL-SIGNAL CHARACTERISTICS | | | | | | Collector Cutoff Current<br>(V <sub>CB</sub> = 18 Vdc, T <sub>A</sub> = 100°C) | I <sub>CBO2</sub> | - | 15 | μAdc | | Small–Signal Current Gain ( $I_C = 2.0 \text{ mAdc}$ , $V_{CE} = 4.0 \text{ Vdc}$ , $f = 1 \text{ kHz}$ ) | h <sub>FE</sub> | 75 | _ | - | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### **EQUIVALENT SWITCHING TIME TEST CIRCUITS** Figure 1. Turn-On Time Figure 2. Turn-Off Time #### **TYPICAL NOISE CHARACTERISTICS** $(V_{CE} = 5.0 \text{ Vdc}, T_A = 25^{\circ}C)$ Figure 4. Noise Current #### **NOISE FIGURE CONTOURS** $(V_{CE} = 5.0 \text{ Vdc}, T_A = 25^{\circ}C)$ Figure 5. Narrow Band, 100 Hz Figure 6. Narrow Band, 1.0 kHz Figure 7. Wideband Noise Figure is defined as: $$\text{NF} = 20 \, \text{log}_{10} \left( \frac{\text{e}_{\text{n}}^2 + 4 \text{KTR}_{\text{S}} + \text{I}_{\text{n}}^{\ 2} \text{R}_{\text{S}}^2}{4 \text{KTR}_{\text{S}}} \right)^{1/2}$$ en = Noise Voltage of the Transistor referred to the input. (Figure I<sub>n</sub> = Noise Current of the Transistor referred to the input. (Figure $K = Boltzman's Constant (1.38 x 10^{-23} j/°K)$ T = Temperature of the Source Resistance (°K) R<sub>S</sub> = Source Resistance (Ohms) #### TYPICAL STATIC CHARACTERISTICS Figure 8. DC Current Gain Figure 9. Collector Saturation Region Figure 10. Collector Characteristics Figure 11. "On" Voltages **Figure 12. Temperature Coefficients** #### TYPICAL DYNAMIC CHARACTERISTICS Figure 13. Turn-On Time Figure 14. Turn-Off Time Figure 15. Current-Gain — Bandwidth Product Figure 16. Capacitance Figure 17. Input Impedance Figure 18. Output Admittance Figure 19. Thermal Response Figure 19A. **DESIGN NOTE: USE OF THERMAL RESPONSE DATA** A train of periodical power pulses can be represented by the model as shown in Figure 19A. Using the model and the device thermal response the normalized effective transient thermal resistance of Figure 19 was calculated for various duty cycles. To find $Z_{\theta JA(t)}$ , multiply the value obtained from Figure 19 by the steady state value $R_{\theta JA}$ . Example: The MPS3904 is dissipating 2.0 W peak under the following conditions: $t_1 = 1.0 \text{ ms}, t_2 = 5.0 \text{ ms}. (D = 0.2)$ Using Figure 19 at a pulse width of 1.0 ms and D = 0.2, the reading of r(t) is 0.22. The peak rise in junction temperature is therefore $\Delta T = r(t) \times P_{(pk)} \times R_{\theta JA} = 0.22 \times 2.0 \times 200 = 88^{\circ}C.$ For more information, see AN-569. The safe operating area curves indicate $I_C-V_{CE}$ limits of the transistor that must be observed for reliable operation. Collector load lines for specific circuits must fall below the limits indicated by the applicable curve. The data of Figure 20 is based upon $T_{J(pk)}=150^{\circ}C$ ; $T_{C}$ or $T_{A}$ is variable depending upon conditions. Pulse curves are valid for duty cycles to 10% provided $T_{J(pk)} \leq 150^{\circ}C$ . $T_{J(pk)}$ may be calculated from the data in Figure 19. At high case or ambient temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. **SOT-23 (TO-236)** CASE 318 ISSUE AT **DATE 01 MAR 2023** #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M,1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF THE BASE MATERIAL. - 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. | | MILLIMETERS | | INCHES | | | | |-----|-------------|------|--------|-------|-------|-------| | DIM | MIN. | N□M. | MAX. | MIN. | N□M. | MAX. | | Α | 0.89 | 1.00 | 1.11 | 0.035 | 0.039 | 0.044 | | A1 | 0.01 | 0.06 | 0.10 | 0.000 | 0.002 | 0.004 | | b | 0.37 | 0.44 | 0.50 | 0.015 | 0.017 | 0.020 | | С | 0.08 | 0.14 | 0.20 | 0.003 | 0.006 | 0.008 | | D | 2.80 | 2.90 | 3.04 | 0.110 | 0.114 | 0.120 | | Ε | 1.20 | 1.30 | 1.40 | 0.047 | 0.051 | 0.055 | | e | 1.78 | 1.90 | 2.04 | 0.070 | 0.075 | 0.080 | | L | 0.30 | 0.43 | 0.55 | 0.012 | 0.017 | 0.022 | | L1 | 0.35 | 0.54 | 0.69 | 0.014 | 0.021 | 0.027 | | HE | 2.10 | 2.40 | 2.64 | 0.083 | 0.094 | 0.104 | | Т | 0* | | 10° | 0* | | 10° | # GENERIC MARKING DIAGRAM\* XXX = Specific Device Code M = Date Code ■ = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. RECOMMENDED MOUNTING FOOTPRINT For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42226B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOT-23 (TO-236) | | PAGE 1 OF 2 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. ## MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS **SOT-23 (TO-236)** CASE 318 ISSUE AT **DATE 01 MAR 2023** | STYLE 1 THRU 5:<br>CANCELLED | STYLE 6:<br>PIN 1. BASE<br>2. EMITTER<br>3. COLLECTOR | STYLE 7:<br>PIN 1. EMITTER<br>2. BASE<br>3. COLLECTOR | STYLE 8:<br>PIN 1. ANODE<br>2. NO CONNECTION<br>3. CATHODE | N | | |---------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------|------------------|------------------| | STYLE 9: | STYLE 10: | STYLE 11: PIN 1. ANODE 2. CATHODE 3. CATHODE-ANODE | STYLE 12: | STYLE 13: | STYLE 14: | | PIN 1. ANODE | PIN 1. DRAIN | | PIN 1. CATHODE | PIN 1. SOURCE | PIN 1. CATHODE | | 2. ANODE | 2. SOURCE | | 2. CATHODE | 2. DRAIN | 2. GATE | | 3. CATHODE | 3. GATE | | 3. ANODE | 3. GATE | 3. ANODE | | STYLE 15: | STYLE 16: | STYLE 17: | STYLE 18: | STYLE 19: | STYLE 20: | | PIN 1. GATE | PIN 1. ANODE | PIN 1. NO CONNECTION | PIN 1. NO CONNECTION | N PIN 1. CATHODE | PIN 1. CATHODE | | 2. CATHODE | 2. CATHODE | 2. ANODE | 2. CATHODE | 2. ANODE | 2. ANODE | | 3. ANODE | 3. CATHODE | 3. CATHODE | 3. ANODE | 3. CATHODE-ANODE | 3. GATE | | STYLE 21: | STYLE 22: | STYLE 23: | STYLE 24: | STYLE 25: | STYLE 26: | | PIN 1. GATE | PIN 1. RETURN | PIN 1. ANODE | PIN 1. GATE | PIN 1. ANODE | PIN 1. CATHODE | | 2. SOURCE | 2. OUTPUT | 2. ANODE | 2. DRAIN | 2. CATHODE | 2. ANODE | | 3. DRAIN | 3. INPUT | 3. CATHODE | 3. SOURCE | 3. GATE | 3. NO CONNECTION | | STYLE 27:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. CATHODE | STYLE 28:<br>PIN 1. ANODE<br>2. ANODE<br>3. ANODE | | | | | | DOCUMENT NUMBER: | 98ASB42226B | Electronic versions are uncontrolled except when accessed directly from the Document Reposit Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOT-23 (TO-236) | | PAGE 2 OF 2 | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales