# **Module A9M9360\_2** **Users Manual** ## © Copyright 2005: FS Forth-Systeme GmbH Postfach 1103, 79200 Breisach, Germany Release of Document: May 30, 2005 Filename: UM\_Module\_A9M9360\_2.doc Author: Karl Rudolf Program Version All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of FS Forth-Systeme GmbH. ## **Table of Contents** | 1. | Revision History | 5 | |----|------------------------------------------------------------|----| | 2. | General2.1. Common Features | | | | 2.2. Differences between A9M9750 and A9M9360 Modules | | | | 2.3. Existing Variants of A9M9360_1 | | | | 2.4. Existing Variants of A9M9360_2 | 8 | | 3 | Detailed Description | 9 | | • | 3.1. Size 60 x 44 mm | | | | 3.2. 2 x 120-pin Connectors | | | | 3.3. NS9360 CPU | | | | 3.4. Configuration Pins CPU | | | | 3.5. Configuration Pins Module | | | | 3.6. Clock Generation | | | | 3.7. Boot Process | 14 | | | 3.8. Chip Selects, Memory Map | 14 | | | 3.9. NAND Flash | | | | 3.10.12 * 16/64 MBytes SDRAM | | | | 3.11. Usage of 2 <sup>nd</sup> SDRAM bank | | | | 3.12.73 GPIO Pins (multiplexed with other Functions) | | | | 3.13. External Interrupts | 23 | | | 3.14.10/100Mbps Ethernet Port | | | | 3.15.USB 2.0 full and low speed Host and Device Controller | | | | 3.16.UART Channels | | | | 3.17.SPI Channels | | | | 3.18. Usage UART and SPI on A9M9360 Module | 24 | | | 3.19. Baudrate Table | | | | 3.20.1 <sup>2</sup> C Bus | | | | 3.21.LCD Controller (STN & TFT) | | | | 3.22. Serial EEPROM for storing Configuration Parameters | | | | 3.23.RTC | | | | 3.24. JTAG, Boundary Scan | | | | 3.25. Single 3.3V Power Supply; Power Sequencing | 29 | | 4. | Bootloader | 30 | ## Module A9M9360\_2 | Software | 30 | |------------------------------------------------|-------------------------------| | | | | Mechanics | 31 | | | | | Known Faults and Limitations | | | 7.1. SDRAM Clocks: Clockout1-3 not switchable | 35 | | | | | 7.3. SPI Boot System needs Hardware Workaround | 35 | | Appendix | 36 | | | | | | | | | | | | | | | Software 5.1. Software Hints | ## 1. Revision History 2005-03-09 (V1.00) KR: Initial Version, derived from A9M9360\_1 spec 2005-04-05 (V1.00) KR: Transfer to standard document format 2005-05-30 (V1.00) KR: Migration to A9M9360\_2 ## 2. General A9M9360 Module is a member of the ModARM9 family with a NetSilicon NS9360 CPU. The ModARM9 family includes several modules with the same size, connectors and a set of common pins and functions (see "Arm9 module pinning table.xls") with CPUs from different manufacturers. There are two modules with Netsilicon CPUs in this family available: A9M9750 and A9M9360. ## 2.1. Common Features Below are the common features of this module, which will be covered in further detail later in the document. - ARM9 core with MMU - Size 60mm x 44mm with 240-pin connectors - SDRAM 16MB 256MB - NAND Flash 32MB 256MB - 4 Serial RS232 interfaces - Host and device USB interface, USB2.0 compliant - 10/100Mbps Ethernet interface - I<sup>2</sup>C interface, 100KHz and 400KHz - SPI interfaces - JTAG interface #### 2.2. Differences between A9M9750 and A9M9360 Modules Netsilicon CPU NS9360 is a low cost version of the NS9750. It has many features from the NS9750 including CPU core and most peripherals. #### Differences: - 1. CPU clock is 100..177MHz (NS9750 up to 200MHz) - 2. Two SDRAM banks allowing up to 2 \* 256MByte memory. - 3. No PCI (CardBus) on A9M9360. All pins used by PCI on A9M9750 are unconnected on A9M9360. - 4. NS9360 has 73 GPIOs multiplexed with other functions (NS9750 has 50). The same number of GPIOs are available on the A9M9360 connectors as the A9M9750 provides (GPIO0..48). Additional GPIO66..72 are available too, but have non GPIO function names (A22..A25, I2C\_SCL, I2C\_SDA, WAIT#) and will be used normally in this function. - 5. LCD function limited to 18bit LCD data. LCD adapters with 18bit TFT LCD used for A9M9750 will run with A9M9360 too. - 6. Dedicated I2C pins IIC\_SDA and IIC\_SCK on A9M9750 can be GPIO70,71 or A26, A27 on A9M9360 also. - 7. 8 timers on A9M9360 (16 on A9M9750). - 8. 4 PWM channels added on A9M9360 (each uses 2 timers). - Additional USB device modul on A9M9360, needs external USB PHY connected to GPIO42..48. #### 2.3. Existing Variants of A9M9360\_1 Current state (02/2005): - 1. 0381: CPU speed 177MHz, 16MByte SDRAM, 32MByte NAND flash, 8KByte SPI boot EEPROM, 8KByte I2C EEPROM, RTC, 0..70° - 2. 0382: CPU speed 177MHz, 32MByte SDRAM, 32MByte NAND flash, 8KByte SPI boot EEPROM, 8KByte I2C EEPROM, RTC, 0..70° - 3. 0383: CPU speed 177MHz, 64MByte SDRAM, 64MByte NAND flash, 8KByte SPI boot EEPROM, 8KByte I2C EEPROM, RTC, 0..70° Due to a bug in the NS9360 CPU the module generation A9M9360\_1 is stopped. A safe start in SPI boot mode needs a hardware workaround realised in A9M9360\_2 ## 2.4. Existing Variants of A9M9360 2 Current state (05/2005): - 4. 0381: CPU speed 177MHz, 16MByte SDRAM, 32MByte NAND flash, 8KByte SPI boot EEPROM, 8KByte I2C EEPROM, RTC, 0..70° - 5. 0382: CPU speed 177MHz, 32MByte SDRAM, 32MByte NAND flash, 8KByte SPI boot EEPROM, 8KByte I2C EEPROM, RTC, 0..70° - 6. 0383: CPU speed 177MHz, 64MByte SDRAM, 64MByte NAND flash, 8KByte SPI boot EEPROM, 8KByte I2C EEPROM, RTC, 0..70° ## 3. Detailed Description ## 3.1. Size 60 x 44 mm The A9M9360 module has a size of 60 X 44 mm. #### 3.2. 2 x 120-pin Connectors Two 120-pin connectors on the long side of the module allow accessing most signals of the NetSilicon NS9360 CPU. An optional extension with another two 60-pin connectors is planned. This will extend the length of the module from 60mm to approximately 95mm. Pin-compatible in power supply and main port functions to other ModARM9 modules. #### 3.3. NS9360 CPU For details see "9360\_HardwareReferenceManual.pdf" from NetSilicon. The CPU is offered in three speed and temperature variants: 177MHz: 0..70°C • 155MHz: -40..+85°C 103MHz: 0..70°C #### 3.4. Configuration Pins CPU Several pins allow configuration of the CPU before booting. CPU pins have weak pull ups (value range is 15..300K) for a default configuration. Most pins do not have configuration options, some are connected for internal configuration on the module. 32 of the 73 GPIO pins allow user specific configurations. They are latched in the GEN\_ID register (address 0xA0900210) 5 clock cycles after the rising edge of RESET#. Important configuration pins are protected, i. e. not accessible externally until strapping information configured on module is latched. For details see Spec\_A9M9360\_2.pdf. ## Module A9M9360\_2 Normally the hardware module configuration needs never to be changed by the client; wrong configuration can make the module unbootable. Module configuration (details see "specification\_A9M9360\_2.pdf": - little endian mode selected - PLL active (PLL bypassed not allowed) - PLL\_FS divider set to 2 - PLL\_ND multiplier set to 24 (177MHz), 21 (154MHz) or 14 (103MHz) - Boot from SPI EEPROM (spi.bin) ## 3.5. Configuration Pins Module Module configuration pins change either hardware configurations on the module (HCONF0..3) or they are user specific and can be read in the GEN\_ID register (SCONF0..3). | Signal name | nal name Function | | external<br>pin name | Comment | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------|-----------------------------------------------------| | DEBUG_EN# | CPU Mode Select 0 = Disconnects TRST# and PWRGOOD for JTAG and Boundary scan debug mode 1 = TRST# and PWRGOOD connected for normal mode (default) | PU 10K | HCONF0 | | | FWP# | internal NAND flash write protect 0 = write protect active 1 = no write protect | PU 10K | HCONF1 | | | OCD_EN# | JTAG / Boundary Scan<br>function selection<br>0 = ARM Debug Mode,<br>BISTEN# set to high<br>1 = Boundary Scan<br>Mode, BISTEN# set to<br>low (default) | PU 10K | HCONF2 | Select JTAG mode,<br>DEBUG_EN# has to<br>be low too | | | unused | | HCONF3 | no function, n.c. | | GPIO38 | User defined software configuration pin, can be read in GEN ID register bit 28, default high | | SCONF0 | read Bit 28 GEN_ID | | GPIO39 | User defined software configuration pin, can be read in GEN ID register bit 29, default high | | SCONF1 | read Bit 29 GEN_ID | | GPIO40 | User defined software | | SCONF2 | read Bit 30 GEN_ID | ## Module A9M9360\_2 | | configuration pin, can<br>be read in GEN ID<br>register bit 30, default<br>high | | | |--------|----------------------------------------------------------------------------------------------|--------|--------------------| | GPIO41 | User defined software configuration pin, can be read in GEN ID register bit 31, default high | SCONF3 | read Bit 31 GEN_ID | ## Recommended Combinations of DEBUG\_EN# and OCD\_EN#: | HCONF0 | HCONF2 | Mode | Comments | |--------|--------|---------------------------|----------| | OFF | OFF | Normal mode | ok | | ON | OFF | Debug mode | ok | | OFF | ON | not recommended, may hang | avoid | | ON | ON | OCD mode | ok | ## 3.6. Clock Generation Summary Clock Frequencies on 177MHz Module: | Clock Tape | Settings, Result | |-------------------------------|-----------------------------------------------------| | Crystal | 29,4912MHz | | PLL_ND(4:0), PLL Multiplier | b10010, d24, CPU PLL active | | PLL_FS(1:0), PLL divider | b11, d2, CPU PLL active | | PLL_IS(1:0), value | b11, ND1631, CPU PLL active | | resulting PLL clock | 353,8944 MHz | | CPU clock | 176,9472 MHz | | AHB, SDRAM and external clock | 88,4736 MHz | | BCLK clock | 44,2368 MHz | | UART Baud Rate Clock BBus | 44,2368 MHz | | LCD clock | 88,4736MHz, 44,2368MHz,<br>22,1184MHz or 11,0592MHz | By writing in the NDSW, CPCC, FSEL and PLLSW fields of the SCON\_PLLCR register the CPU speed can be changed. IMPORTANT: Changing PLL parameters ends with a 4 ms RESET to allow changed PLL to stabilize. Applications using this feature have to discriminate between cold start and warm start. ## 3.7. Boot Process A9M9360 modules are preconfigured to boot with SPI channel B from a serial SPI EEPROM containing memory controller setup for SDRAM bank 0 and an initial boot program that moves the boot loading program from NAND flash to SDRAM bank 0 and starts it. The serial SPI EEPROM has a size of 8KByte. ## 3.8. Chip Selects, Memory Map NS9360 CPU provides 8 chip selects divided in 4 channels for dynamic RAMs and 4 static chip selects. Every chip select has a 256MB range. Below the whole memory map of the NS9360 chip: | Name | Pin | Address<br>Range | Size<br>[Mbyte] | Usage | Comments | |----------|-----|-------------------------|-----------------|----------------|-----------------------------------| | SDM_CS0# | B4 | 0x00000000<br>0x0FFFFFF | 256 | SDRAM bank 0 | 1 <sup>st</sup> bank on module | | SDM_CS1# | A3 | 0x10000000<br>0x1FFFFFF | 256 | SDRAM bank 1 | 2 <sup>nd</sup> bank on<br>module | | SDM_CS2# | D5 | 0x20000000<br>0x2FFFFFF | 256 | n. c. | | | SDM_CS3# | C4 | 0x30000000<br>0x3FFFFFF | 256 | n. c. | | | EXT_CS0# | ВЗ | 0x40000000<br>0x4FFFFFF | 256 | external, CS0# | | | EXT_CS1# | C1 | 0x50000000<br>0x5FFFFFF | 256 | NAND-Flash | Program Memory | | EXT_CS2# | D2 | 0x60000000<br>0x6FFFFFF | 256 | external, CS2# | | | EXT_CS3# | E3 | 0x70000000<br>0x7FFFFFF | 256 | external, CS3# | | | Reserved | - | 0x80000000<br>0x8FFFFFF | 256 | | | | BBus | - | 0x90000000<br>0x9FFFFFF | 256 | BBus memory | | | Reserved | - | 0xA0000000<br>0xA03FFFF | 4 | | | | Bridge | - | 0xA0400000 | 1 | BBus to AHB | | | Name | Pin | Address<br>Range | Size<br>[Mbyte] | Usage | Comments | |----------|-----|---------------------------|-----------------|-------------------------------------|----------| | | | 0xA04FFFFF | | Bridge | | | reserved | - | 0xA0500000<br>0xA05FFFF | 1 | reserved | | | Ethernet | - | 0xA0600000<br>0xA06FFFFF | 1 | Ethernet<br>Communication<br>Module | | | Memory | - | 0xA0700000<br>0xA07FFFF | 1 | Memory<br>Controller | | | LCD | - | 0xA0800000<br>0xA08FFFF | 1 | LCD Controller | | | System | - | 0xA0900000<br>0xA09FFFF | 1 | System Control<br>Module | | | reserved | _ | 0XA0A00000.<br>.0xFFFFFFF | 1526 | reserved | | #### 3.9. NAND Flash A9M9360 has 32Mx8, 64Mx8 or 128Mx8 NAND Flash onboard. Optionally greater sizes can be populated (depending on availability). The NS9360 limits the address range of a single chip select to 256MByte, but this is not relevant for NAND Flash, as the interface to the NAND flash needs always 32 kByte here due to usage of A13, 14 for address and command control. The NAND flash is accessed with EXT\_CS1#. The chip can be write protected externally with the signal FWP#. #### 3.10. 1..2 \* 16/64 MBytes SDRAM Two SDRAM banks are available on the module. They are connected to CS4# (D\_CS0#) and CS5# (D\_CS1#). CS6# (D\_CS2#) and CS7# (D\_CS3#) are lost. The module does not provide external SDRAM connection. A9M9360 has one or two 1X4MX32, 2X4MX32 or 4X4MX32 SDRAM onboard. The highest address connected is A12. Range of chip select is 256M. BA0, 1 are connected to A13, 14. The SDRAM controller connects the right address line to allow a gapless memory space at different SDRAM sizes. ## 3.11. Usage of 2<sup>nd</sup> SDRAM bank The SPI loader used on A9M9360 module initializes only SDRAM bank 0 with SD\_CS0. When the system is running from SDRAM, the 2<sup>nd</sup> bank cannot be initialized, because it uses the same registers for different parameters as the running bank. Especially the Dynamic Memory Control Register has to be changed from normal to set mode command while starting the 2<sup>nd</sup> bank. So the initialization routine has to be run either from NOR flash (if booting with flash) or from another memory place. A good choice may be the ethernet TX buffer descriptor RAM starting at address 0xA0601000 with a space of 256 \* 32bit words. Before using this RAM it must be enabled by setting bit 23 of the Ethernet General Control register 1 to high. #### 3.12. 73 GPIO Pins (multiplexed with other Functions) NS9360 has 73 GPIO pins, 23 more than NS9750. All pins are multiplexed with other functions (UART, SPI, USB, Ethernet, DMA, parallel port IEEE1284, IIC port, LCD port, timers, interrupt inputs, some memory bus address and control pins). Using a pin as GPIO means always to give up another functionality. GPIO0..48, GPIO66..72 are accessible on the connectors. GPIO13 is used for RTC interrupt on module (allows sharing with open drain ORing). GPIO49..65 are used on the module and not external accessible. All GPIOs are set to GPIO input function after RESET. Usage in another function needs configuring the GPIO registers at start up. | Port Name,<br>Function<br>03 (default<br>at power<br>up) | Alternate<br>Function<br>00, UART | Alternate<br>Function<br>00, misc. | Alternate<br>Function<br>01 | Alternate<br>Function<br>02 | Module on<br>DEV Board<br>default usage | |----------------------------------------------------------|-----------------------------------|-------------------------------------------------|-----------------------------|-----------------------------|---------------------------------------------------| | GPIO0 | TXDB | SPI_Boot_<br>DO<br>SPIB_DO | DMA0<br>DONE<br>dupe | Timer 1<br>dupe | TXDB,<br>SPI_Boot_DO<br>or external<br>SPIB_DO | | GPIO1 | RXDB | SPI_Boot_<br>DI<br>SPIB_DI | DMA0<br>REQ. Dupe | EIRQ0 | RXDB,<br>SPI_Boot_DI<br>or external<br>SPIB_DI | | GPIO2 | RTSB# | | Timer 0 | DMA1 ACK | RTSB#, DMA | | GPIO3 | CTSB# | | 1284 ACK# | DMA0<br>REQ | CTSB#, DMA | | GPIO4 | DTRB# | | 1284<br>BUSY | DMA0<br>DONE | DTRB# | | GPIO5 | DSRB# | | 1284 ERR | DMA0 ACK | DSRB#, DMA | | GPIO6 | RIB# | SPI_Boot_<br>CLK<br>SPIB_CLK,<br>ext<br>RXCLK_A | 1284<br>P_JAM | Timer 7<br>dupe | RIB#,<br>SPI_Boot_CL<br>K or external<br>SPIB_CLK | | Port Name,<br>Function<br>03 (default<br>at power<br>up) | Alternate<br>Function<br>00, UART | Alternate<br>Function<br>00, misc. | Alternate<br>Function<br>01 | Alternate<br>Function<br>02 | Module on<br>DEV Board<br>default usage | |----------------------------------------------------------|-----------------------------------|------------------------------------------------|-----------------------------|-----------------------------|----------------------------------------------------| | GPIO7 | DCDB# | SPI Boot<br>CE#<br>SPIB_CE#,<br>ext<br>TXCLK_A | DMA0 Ack<br>dupe | EIRQ1 | DCDB#,<br>SPI_Boot_CE<br># or external<br>SPIB_CE# | | GPIO8 | TXDA | SPIA_DO | Reserved | Reserved | TXDA, SPI A | | GPIO9 | RXDA | SPIA_ DI | Reserved | Reserved | RXDB, SPI A | | GPIO10 | RTSA#t | | Reserved | PWM0<br>dupe | GPIO10 | | GPIO11 | CTSA# | | EIRQ2<br>dupe | Timer 0<br>dupe | GPIO11 | | GPIO12 | DTRA# | | Reserved | PWM1<br>dupe | GPIO12 | | GPIO13 | DSRA# | | EIRQ0<br>dupe | PWM2<br>dupe | EIRQ0<br>connected to<br>RTC_INT# on<br>module | | GPIO14 | RIA# | SPIA_CLK,<br>ext<br>RXCLK_B | Timer 1 | PWM3<br>dupe | SPI A | | GPIO15 | DCDA# | SPIA_EN#,<br>ext<br>TXCLK_B | Timer 2 | LCD_CLKI<br>N | SPI A | | GPIO16 | | USB<br>Overcurren<br>t | 1284<br>P_JAM<br>dupe | Reserved | USB_OVCUR | | GPIO17 | | USB<br>Power<br>Relay | Reserved | Reserved | USB_PREL | | GPIO18 | | Ethernet<br>CAM<br>Reject | LCD<br>PWREN | EIRQ3<br>dupe | LCD | | Port Name,<br>Function<br>03 (default<br>at power<br>up) | Alternate<br>Function<br>00, UART | Alternate<br>Function<br>00, misc. | Alternate<br>Function<br>01 | Alternate<br>Function<br>02 | Module on<br>DEV Board<br>default usage | |----------------------------------------------------------|-----------------------------------|------------------------------------|-----------------------------|-----------------------------|-----------------------------------------| | GPIO19 | | Ethernet<br>CAM<br>Request | LCD<br>HSYNC | DMA1 ACK<br>dupe | LCD | | GPIO20 | DTRC# | | LCD CLK | Reserved | LCD | | GPIO21 | DSRC# | | LCD<br>VFSYNC | Reserved | LCD | | GPIO22 | RIC# | SPIC_CLK,<br>ext<br>RXCLK_C | LCD<br>BIAS_D_E<br>N | Reserved | LCD | | GPIO23 | DCDC# | SPIC_<br>EN#, ext<br>TXCLK_C | LCD<br>LINE_END | Reserved | LCD | | GPIO24 | DTRD# | | LCDD0 | Reserved | LCD | | GPIO25 | DSRD# | | LCDD1 | Reserved | LCD | | GPIO26 | RID# | SPID_CLK,<br>ext<br>RXCLK_D | LCDD2 | Timer 3 | LCD | | GPIO27 | DCDD# | SPID_<br>EN#, ext<br>TXCLK_D | LCDD3 | Timer 4 | LCD | | GPIO28 | | EIRQ 1<br>dupe | LCDD4 | LCDD8<br>dupe | LCD | | GPIO29 | | Timer 5 | LCDD5 | LCDD9<br>dupe | LCD | | GPIO30 | | Timer 6 | LCDD6 | LCDD10<br>dupe | LCD | | GPIO31 | | Timer 7 | LCDD7 | LCDD11<br>dupe | LCD | | GPIO32 | | EIRQ 2 | 1284 D1 | LCDD8 | LCD | | GPIO33 | | Reserved | 1284 D2 | LCDD9 | LCD | | GPIO34 | | IIC_SCL | 1284 D3 | LCDD10 | LCD | | GPIO35 | | IIC_SDA | 1284 D4 | LCDD11 | LCD | | Port Name,<br>Function<br>03 (default<br>at power<br>up) | Alternate<br>Function<br>00, UART | Alternate<br>Function<br>00, misc. | Alternate<br>Function<br>01 | Alternate<br>Function<br>02 | Module on<br>DEV Board<br>default usage | |----------------------------------------------------------|-----------------------------------|------------------------------------|-----------------------------|-----------------------------|----------------------------------------------------| | GPIO36 | | PWM0 | 1284 D5 | LCDD12 | LCD | | GPIO37 | | PWM1 | 1284 D6 | LCDD13 | LCD | | GPIO38 | | PWM2 | 1284 D7 | LCDD14 | LCD | | GPIO39 | | PWM3 | 1284 D8 | LCDD15 | LCD | | GPIO40 | TXDC | SPIC_DO | IRQ3 | LCDD16 | LCD | | GPIO41 | RXDC | SPIC_DI | Reserved | LCDD17 | LCD | | GPIO42 | RTSC# | | Reserved | USB_PHY<br>_D+ | USB_EXTPH<br>Y_D+ | | GPIO43 | CTSC# | | 1284<br>DIRCON | USB_PHY<br>_D- | USB_EXTPH<br>Y_D- | | GPIO44 | TXDD | SPID_DO | 1284<br>SELECT | USB_PHY<br>_TXOUT_<br>EN | USB_EXTPH<br>Y_OE# | | GPIO45 | RXDD | SPID_DI | 1284<br>STRB | USB_PHY<br>RXD | USB_EXTPH<br>Y RXD | | GPIO46 | RTSD# | | 1284 ALFD | USB_PHY<br>_RXD+ | GPIO46 | | GPIO47 | CTSD# | | 1284 INIT | USB_PHY<br>_RXD- | GPIO47<br>drives<br>DEBUG-LED | | GPIO48 | | USB_PHY<br>_SUSP | 1284<br>P_SEL | DMA1<br>REQ | USB_EXTPH<br>Y_SUSP | | GPIO49 | | USB_PHY<br>_SPEED | 1284<br>P_LOG | DMA1<br>DONE | R/B# NAND-<br>Flash (GPIO)<br>control on<br>module | | GPIO50 | | MII_MDIO | Reserved | USB_PHY<br>_D+ dupe | MII_MDIO | | GPIO51 | | MII_RXDV | Reserved | USB_PHY<br>_D- dupe | MII_RXDV | | GPIO52 | | MII_RXER | Reserved | USB_PHY<br>_TXOUT_ | MII_RXER | | Port Name,<br>Function<br>03 (default<br>at power<br>up) | Alternate<br>Function<br>00, UART | Alternate<br>Function<br>00, misc. | Alternate<br>Function<br>01 | Alternate<br>Function<br>02 | Module on<br>DEV Board<br>default usage | |----------------------------------------------------------|-----------------------------------|------------------------------------|-----------------------------|-----------------------------|-----------------------------------------| | | | | | EN | | | GPIO53 | | MII_RXD0 | Reserved | USB_PHY<br>_RXD<br>dupe | MII_RXD0 | | GPIO54 | | MII_RXD1 | Reserved | USB_PHY<br>_SUSP<br>dupe | MII_RXD1 | | GPIO55 | | MII_RXD2 | Reserved | USB_PHY<br>_SPEED<br>dupe | MII_RXD2 | | GPIO56 | | MII_RXD3 | Reserved | USB_PHY<br>_RXD+<br>dupe | MII_RXD3 | | GPIO57 | | MII_TXEN | Reserved | USB_PHY<br>_RXD-<br>dupe | MII_TXEN | | GPIO58 | | MII TXER | Reserved | Reserved | MII TXER | | GPIO59 | | MII TXD0 | Reserved | Reserved | MII TXD0 | | GPIO60 | | MII_TXD1 | Reserved | Reserved | MII_TXD1 | | GPIO61 | | MII_TXD2 | Reserved | Reserved | MII_TXD2 | | GPIO62 | | MII_TXD3 | Reserved | Reserved | MII_TXD3 | | GPIO63 | | MII_COL | Reserved | Reserved | MII_COL | | GPIO64 | | MII_CRS | Reserved | Reserved | MII_CRS | | GPIO65 | | MII_PHY_I<br>NT | Reserved | Reserved | MII_MDINT# | | GPIO66 | | A22 | Reserved | Reserved | A22 | | GPIO67 | | A23 | Reserved | Reserved | A23 | | GPIO68 | | A24 | MCKE_0 | IRQ0 dupe | A24 | | GPIO69 | | A25 | MCKE_1 | IRQ1 dupe | A25 | | GPIO70 | | A26 | MCKE_2 | IIC_SCL<br>dupe | IIC_SCL | | GPIO71 | | A27 | MCKE_3 | IIC_SDA | IIC_SDA | | Port Name,<br>Function<br>03 (default<br>at power<br>up) | Alternate<br>Function<br>00, UART | Alternate<br>Function<br>00, misc. | Alternate<br>Function<br>01 | Alternate<br>Function<br>02 | Module on<br>DEV Board<br>default usage | |----------------------------------------------------------|-----------------------------------|------------------------------------|-----------------------------|-----------------------------|-----------------------------------------| | | | | | dupe | | | GPIO72 | | TA_STB | Reserved | Reserved | ext WAIT | #### 3.13. External Interrupts 4 external interrupts are multiplexed with other functions on the GPIO pins. Every interrupt is routed to two or three different GPIOs to increase the chance of using them without giving up another vital function. | External Interr. | 1 <sup>st</sup> Pos. | other functions 1 <sup>st</sup> Pos. | 2 <sup>nd</sup> Pos. (dupe) | other functions 2 <sup>nd</sup> Pos. | |------------------|----------------------|-----------------------------------------------------|-----------------------------|----------------------------------------------------------| | EIRQ0 | GPIO1 | RXDB, SPIBoot_DI + SPIB_DI, DMA0_REQ dupe | GPIO13 | DSRA#, PWM2 dupe,<br>used on module for<br>RTC interrupt | | EIRQ1 | GPIO7 | DCDB#, SPIBoot_CE#<br>and SPIB_CE#,<br>DMA0ACK dupe | GPIO28 | LCD_D4, LCD_D8 dupe | | EIRQ2 | GPIO32 | LCDD8, 1284_D0 | GPIO11 | CTSA#, Timer0 dupe | | EIRQ3 | GPIO40 | TXDC, SPIC_DO, LCDD16 | GPIO18 | LCD_PWREN,<br>ETH_CAMREJ | EIRQ0 and EIRQ1 have a third position on the NS9360: EIRQ0 dupe: GPIO68, also A24 EIRQ1 dupe: GPIO69, also A25 Both address lines are routed to the modules connectors. If not used on the base board or application, the interrupts are available by changing the GPIO configuration ## 3.14. 10/100Mbps Ethernet Port The 10/100Mbps Ethernet port of the NS9360 allows a glueless connection of a 3.3V MII or RMII PHY chip that generates the physical Ethernet signals. The module has a MII PHY chip LXT972 in a LQFP-64 case on board. No transformer or Ethernet connector is on the module, these parts have to be provided by the base board. PHY clock of 25MHz is generated in the PHY chip with a 25MHz crystal. #### 3.15. USB 2.0 full and low speed Host and Device Controller The USB section of the NS9360 CPU provides USB signals for a host and device channel. All external configuration for a USB host and/or a USB device interface has to be made on the base board. 48MHz USB clock is generated on the CPU with a 48MHz crystal in fundamental configuration. The internal USB PHY in the NS9360 CPU can be used for the USB host or device channel (USB\_INTPHY\_DP, USB\_INTPHY\_DN). These signals are **not** 5V tolerant and have to be protected on the base board. A 2<sup>nd</sup> independant USB device channel is provided, when an external unidirectional or bidirectional PHY is connected to the USB device control signals GPIO42..45, 48. In this case the internal PHY has to be used in host mode. #### 3.16. UART Channels Up to 4 UART channels with all handshake signals are provided (channels A=GPIO8..15, B=GPIO0..7, C=GPIO20..23 & GPIO40..43, D=GPIO24..27 & GPIO44..47). They can be used in asynchronous mode as UART. Baud rates are supported up to 1.8MHz in asynchronous mode. #### 3.17. SPI Channels Four SPI channels are provided by the NS9360. Usage in master or slave mode is possible. SPI channel B (GPIO0,1,6,7) is connected to the serial 8Kx8 SPI EEPROM containing the boot program and the initial SDRAM parameters for booting via SPI when RESET# is asserted. External usage of this channel after boot at runtime is provided with additional hardware. The other SPI channels can be used free if not used in UART or LCD or USB mode or blocked by other GPIO usage. ## 3.18. Usage UART and SPI on A9M9360 Module ARM9 modules have 2 serial ports A, B wired with at least TXD, RXD, RTS# and CTS# as common port lines. The NS9360 chip allows only the usage of UART channels A,B for UART and/or SPI function, if the LCD function is used too. If all signals of the LCD function realised on the module are used, channel C for UART and/or SPI function is blocked. Usage USB with external PHY needs GPIOs providing SPI channel D. #### 3.19. Baudrate Table Baud rate generators in the NS9360 have different clock sources selectable: - 1. X1\_SYS\_OSC/M. It is the frequency of the input crystal divided by M. M depends on the multiplier settings PLL\_ND of the PLL. M = 2 at PLL\_ND >= 8 decimal (14.7456MHz with 29.4912MHz quartz), unusable for PLL\_ND < 8 (baud clock instable and/or wrong frequency at CPU speeds < 58.9824MHz). Cannot be used with PLL bypassed. - 2. BCLK. For 176,9472MHz CPU clock is BCLK = AHBCLK/2 = 44,2368MHz. Only internal source when PLL bypassed. - 3. External receive clock from GPIO6, 14, 22, 26 pins. - 4. External transmit clock from GPIO7, 15, 23, 27 pins. Count values vs. Baud Rate Clock: | Baud Rate | N, X1_SYS/2<br>=<br>14.745600MH<br>z, (Error) [%] | N, BCLK =<br>44,236800MHz,<br>(Error) [%] | N, BCLK =<br>38,707200MHz,<br>(Error) [%] | N, BCLK =<br>25,804800MHz,<br>(Error) [%] | |-----------|---------------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------| | 75 | 12287, (-) | ı | 32255, (-) | 21503, (-) | | 150 | 6143, (-) | 18431, (-) | 16127, (-) | 10751, (-) | | 300 | 3071, (-) | 9215, (-) | 8063, (-) | 5375, (-) | | 600 | 1535, (-) | 4607, (-) | 4031, (-) | 2687, (-) | | 1200 | 767, (-) | 2303, (-) | 2015, (-) | 1343, (-) | | 2400 | 383, (-) | 1151, (-) | 1007, (-) | 671, (-) | | 4800 | 191, (-) | 575, (-) | 503, (-) | 335, (-) | | 7200 | 127, (-) | 383, (-) | 335, (-) | 223, (-) | | 9600 | 95, (-) | 287, (-) | 251, (-) | 167, (-) | | 14400 | 63, (-) | 191, (-) | 167, (-) | 111, (-) | | 19200 | 47, (-) | 143, (-) | 125, (-) | 83, (-) | | 28800 | 31, (-) | 95, (-) | 83, (-) | 55, (-) | | 38400 | 23, (-) | 71, (-) | 62, (-) | 41, (-) | | 57600 | 15, (-) | 47, (-) | 41, (-) | 27, (-) | | Baud Rate | N, X1_SYS/2<br>=<br>14.745600MH<br>z, (Error) [%] | N, BCLK =<br>44,236800MHz,<br>(Error) [%] | N, BCLK =<br>38,707200MHz,<br>(Error) [%] | N, BCLK =<br>25,804800MHz,<br>(Error) [%] | |-----------|---------------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------| | 115200 | 7, (-) | 23, (-) | 20, (-) | 13, (-) | | 230400 | 3, (-) | 11, (-) | | 6, (-) | | 460800 | 1, (-) | 5, (-) | | | | 921600 | 0, (-) | 2, (-) | | | | 1843200 | 1 | 1 | | | A9M9360 module is using PLL, so modules with 177MHz, 155MHz and 103MHz will use the values from column 1 allowing baud rates from 75..921600Bd. #### 3.20. I<sup>2</sup>C Bus This bus with the signals IIC\_SCL (GPIO70 and muxed signal A26 lost) and IIC\_SDA (GPIO71 and muxed signal A27 lost) is connected on the module to a serial EEPROM with I²C interface on device address 0xA0, 0xA1. Device address 0xD0, 0xD1 connects to an RTC on board. All other addresses can be used externally. Due to a timing bug in the $I^2C$ state machine the maximum clock frequency in slow mode should be 50KHz and 200KHz in fast mode. Otherwise minimum setup time for the target can be violated (SDA changes after half low time of SCK instead of shortly after falling edge, so setup time for data is 2.5 $\mu$ s @ 100KHz and 612.5ns @ 400KHz). **Important:** Use only 3.3V devices! ## 3.21. LCD Controller (STN & TFT) An LCD interface for STN or TFT LCD's is provided with up to 18 data lines and 6 control lines. Usage for LCD disables serial ports C, D and most GPIOs. The module provides the full LCD interface: 18 data lines LCCD0..17 (GPIO24..41) and 6 control lines GPIO18..23. This interface allows connection of most TFT and STN monchrome and color LCDs. Details see NS9360 hardware user manual. #### 3.22. Serial EEPROM for storing Configuration Parameters The nonvolatile storage of parameters like MAC address etc. is supported with a serial 8Kx8 EEPROM (24LC64 or similar in TSSOP8 case) connected to the I<sup>2</sup>C bus at device address 0xA0, 0xA1. Write protect WP and optional address lines A0, A1, A2 are grounded (some manufacturers leave these pins n. c.). ## 3.23. RTC An RTC (MAXIM/DALLAS DS1337 in $\mu$ SOP8 case) on the module is connected to the I²C bus (device address 0xD0, 0xD1). It has its own 32.768KHz clock crystal. Power is taken from +3.3V when provided, otherwise from V<sub>BAT</sub> fed by an external battery. An interrupt line (GPIO13 configured as IRQ0) is connected to the RTC pin AINT# (open drain, default disabled); the connection can be opened by depopulating resistor R2. #### 3.24. JTAG, Boundary Scan NS9360 support JTAG and boundary scan with the signals TCK, TMS, TDI, TDO and TRST#. The signal RTCK is not connected to external. Selection between normal mode and debug mode is done with the external signal DEBUG\_EN# (HCONF0). Selection between ARM debug mode and boundary scan mode is done with the signal OCD\_EN# (HCONF2). See table below: | DEBUG_EN# | OCD_EN# | Mode | Comments | |-----------|---------|-----------------|----------------------------------------------------------------------------------------------| | 1 | 1 | normal | | | 1 | 0 | not recommended | Boundary Scan possible<br>here too, but TRST# is<br>connected with SRST#,<br>system may hang | | 0 | 1 | ARM debug | | | 0 | 0 | Boundary Scan | | #### 3.25. Single 3.3V Power Supply; Power Sequencing The module has +3.3V\_IN and VLIO (3.3V too for A9M9360) supply pins. Internal voltages: 1.5V core voltage with up to 400mA will be converted by a switching regulator from VLIO to keep losses small. Power-up and power-down behaviour recommended by NetSilicon for the NS9360 (see 9360\_power\_sequencing.doc from NetSilicon) will be ensured by hardware. Due to generation of 1.5V from 3.3V\_IN or VLIO with a step-down switching regulator the core voltage will rise later than the I/O voltage 3.3V\_IN. A FET switch controls the switching of the I/O voltage 3.3V into the module. Important: Every base board has to switch its 3.3V supply according to the module. Otherwise power sequencing on the module is influenced by backfeeding the module with 3.3V from the base board. The signal PWREN is provided for this purpose. ## 4. Bootloader Every module is delivered with a bootloader (UBOOT) pre-installed in NAND Flash. The bootloader is capable of booting the Operating System from NAND Flash, via a serial port or via Ethernet. Parameters can be passed to the kernel from the bootloader. ## 5. Software The ARM926 core in the NS9360 contains an MMU thus allowing Operating Systems such as Linux and Windows CE to be supported. Board Support Packages for Windows CE .net 4.2 and Linux, using kernel 2.6.x, are in development. Other Operating Systems can be supported on request. #### 5.1. Software Hints This chapter just lists some problems, which occurred while bringing a NS9360 FORTH into life: - UARTs: all four channels have their RESET bit set. Reset bits in SCON\_MRES, other wise system hangs at access to UART registers. - I2C: Reset bit in SCON\_MRES. Same effect as mentioned for UARTs - System Memory Chip Select X Memory Mask register: Bit 0 has to be 1, otherwise chip select is blocked. Is undocumented chip select enable, now documented. - SDRAM bank 1 can be used if initilization is running not from SDRAM bank 0 (see chapter SDRAM). ## 6. Mechanics The module size is defined to 60 x 44mm. Two holes, for M2 screws, catercornered, are provided to enable fixing of the module on the base board. Two board-to-board connectors are used on the module. Depending on the counterpart on the base board, different distances between module and base board can be realized. The minimum distance is 5mm. Therefore, the height of the parts mounted on the bottom side of the module should not exceed 2.5mm. The height of the parts mounted at the top side should not exceed 4.1mm. | Board-to-Board | Mo | dule C | Connector X | 1, X2 | |----------------|-------------|--------|-------------|--------------------------| | Distance h | No. of Pins | Qty | Supplier | Order No. | | 5 mm | | | | | | 6 mm | 120 | 2 | AMP<br>Berg | 177983-5<br>61082-121000 | | 7 mm | | | | | | 8 mm | | | | | | Base Boa | ard Connector | X1, X2 | |-------------|---------------|-----------| | No. Of Pins | Supplier | Order No. | | 120 | AMP | 177984-5 | | | Berg | 61083- | | | | 121000 | | 120 | AMP | 179029-5 | | | Berg | 61083- | | | | 122000 | | 120 | AMP | 179030-5 | | | Berg | 61083- | | | | 123000 | | 120 | AMP | 179031-5 | | | Berg | 61083- | | | | 124000 | ## **Mechanical Drawing from TOP View:** ## **Mechanical Drawing from Side View:** The size of h depends on the board-to-board connectors. The size between the board-to-board connectors is measured from pad to pad. ## **6.1. Extended Module** For further modules in the ModARM9 family, it might be necessary to have some additional hardware placed on the module, which will need more signal lines connected between module and base board than currently available. To meet these future requirements, an extended board was defined, which has two additional board-to-board connectors with 60 pins each. The size of the extended module is defined as 92 x 44mm. Two holes, for M2 screws, catercornered, are provided to enable fixing of the module on the base board. | Board-to-Board | Module Connector X3, X4 | Base Board Connector X3, X4 | |----------------|-------------------------|-----------------------------| | Distance h | | | | | | | | | No. of Pins | Qty | Supplier | Order No. | |------|-------------|-----|----------|--------------| | 5 mm | | | | | | 6 mm | 60 | 2 | AMP | 177983-2 | | 7 mm | | | Berg | 61082-061009 | | 8 mm | | | | | | No. Of<br>Pins | Supplier | Order No. | |----------------|----------|--------------| | 60 | AMP | 177984-2 | | | Berg | 61083-061009 | | 60 | AMP | 179029-2 | | | Berg | 61083-062009 | | 60 | AMP | 179030-2 | | | Berg | 61083-063009 | | 60 | AMP | 179031-2 | | | Berg | 61083-064009 | ## 7. Known Faults and Limitations ## 7.1. SDRAM Clocks: Clockout1-3 not switchable Only SDM\_CLKOUT0 can be switched off by software. Switching SDM\_CLKOUT1-3 does not work. CPU fault, can be fixed only by NetSilicon. Workaround: None; all 4 signals used on module with 2 SDRAM banks equipped. ## 7.2. I2C: Setup Time Data always half low time of Clock I2C\_SDA from NS9360 changes after half low time of I2C\_SCL instead of short time after high to low edge of clock as other I2C devices do. CPU fault, can be fixed only by NetSilicon. Workaround: Use half clock speed, i. e. 50KHz in slow mode and 200KHz in fast mode. #### 7.3. SPI Boot System needs Hardware Workaround The SPI EEPROM boot engine has a fault that prevents sometimes a proper setup of the SDRAM controller. A hardware workaround is necessary that watches via a spare SDRAM chip select the successful initialization of the SDRAM controller (chip select toggling for refresh). Otherwise a 2<sup>nd</sup> reset is necessary which will always result in a proper setup and the system will start. This workaround is implemented in the A9M9360\_2 module. ## 8. Appendix #### 8.1. Pinning Module The pinning for all currently planned and realised modules are defined in the file "Arm9 Module Pinning Table.XLS". #### 8.2. Pinning Description Module A detailed pin description is available as "Pin\_Description\_A9M9360\_X.pdf" or "\*.doc". ## 8.3. Pinning Module on A9MVali Validation Board This pinning is included in the specification of the validation board: "A9MVali\_X.doc" or "\*.pdf". Important: If possible, avoid usage of A9M9360 modules on A9MVALI\_X boards due to missing power sequencing on this base board. Module powerup and powerdown may be disturbed by backfeeding 3.3V signals from base board. Prefered base board is A9M9750DEV\_1. #### 8.4. Pinning Module on Development Board This pinning is included in the specification of the Development board: "Spec\_Devkit\_A9M9750\_A9M9360\_X.doc" or "\*.pdf". <sup>1</sup> Frste Fußnote 36