# High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

### **General Description**

The MAX14914 is a high-side/push-pull driver that operates as both an industrial digital output (DO) and an industrial digital input (DI). The MAX14914 is specified for operation with supplies up to 40V. The high-side switch current is resistor settable from 135mA (min) to 1.3A (min). The high-side driver's on-resistance is 120m $\Omega$  (typ) at 125°C ambient temperature. Optional push-pull operation allows driving of cables and fast discharge of load capacitance. The output voltage is monitored and indicated through the DOI\_LVL pin for safety applications.

The MAX14914 complies with Type 1, Type 2, or Type 3 input characteristics when configured for DI operation.

## **Applications**

- Industrial Digital Outputs and Inputs Modules
- Configurable Digital Input/Output
- Motor Control
- Safety Systems

<u>Ordering Information</u> and <u>Functional Diagram</u> appears at end of data sheet.

### **Benefits and Features**

- Reduces Power and Heat Dissipation
  - 240mΩ (max) HS R<sub>ON</sub> at T<sub>A</sub> = 125°C
  - Accurate Short-Circuit Current Limit
  - Accurate Internal Current Limiter for Types 1, Type 2, and Type 3 Digital Inputs
- Enhances System Robustness
  - "Safe-Demagnetization" for Safe Turn-Off of Unlimited Inductance
  - 60V Supply Tolerance
  - Loss of GND Protection
  - Thermal Shutdown Protection
  - ±2kV IEC 61000-4-5 Surge Protection
  - ±20kV IEC 61000-4-2 Air-Gap ESD Protection
  - ±7kV IEC 61000-4-2 Contact ESD Protection
  - -40°C to +125°C Ambient Operating Temperature
- Reduces BOM Count and PCB Space
  - Small 4mm x 4mm TQFN Package
  - · Internal Clamps for Fast Inductive Load Turn-Off
  - On-Chip 5V Regulator
- Provides Flexibility
  - Configurable as a Digital Input or a High-Side or Push-Pull Digital Output
  - Resistor Settable Current Limiting for the High-Side Switch (135mA - 1.3A)
  - 10V to 40V Operating Supply Range
- Improves System Speed and Throughput
  - Propagation Delay of Less Than 2µs

### **Typical DO Application Diagram**





# High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

### **Absolute Maximum Ratings**

(All voltages referenced to GND)

| V <sub>DD</sub>                           | 0.3V to +65V                                                         |
|-------------------------------------------|----------------------------------------------------------------------|
|                                           | 0.3V to lower of +65V and (V <sub>DD</sub> + 0.3)V                   |
| PGND                                      | -0.3V to + 0.3V                                                      |
| DOI (V <sub>DD</sub> < VDD <sub>OVL</sub> | <sub>.OTH</sub> )(V <sub>DD</sub> - 49)V to (V <sub>DD</sub> + 0.3)V |
| DOI (V <sub>DD</sub> > VDD <sub>OVL</sub> | OTH)1V to (V <sub>DD</sub> + 0.3)V                                   |
| V5                                        | -0.3V to lower of +6V and (REGIN + 0.3)V                             |
|                                           | -0.3V to +6V                                                         |
| IN, PP, DIN_EN, FAU                       | JLT, CLIM0.3V to +6V                                                 |
| DOI_LVL                                   | 0.3V to (VL + 0.3)V                                                  |
| OV_VDD                                    | 0.3V to lower of +65V and (V <sub>DD</sub> + 0.3)V                   |

DOI Load Current ......Internally Limited Continuous Current (any other terminal)......-100mA to +100mA Continuous Power Dissipation

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Package Thermal Characteristics (Note 1)

TQFN16

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

### **Electrical Characteristics**

 $(V_{DD} = +10V \text{ to } +40V, V5 = +4.5V \text{ to } +5.5V, VL = +2.5V \text{ to } +5.5V, R_{LIM} = 27k\Omega \text{ to } 220k\Omega, T_A = -40^{\circ}C \text{ to } +125^{\circ}C, \text{ unless otherwise noted.}$ noted. Typical values are at T<sub>A</sub> = +25°C and V<sub>DD</sub> = +24V, VL = +3.3V and V5 = +5V, R<sub>LIM</sub> = 50k\Omega) (Note 2)

| PARAMETER                                         | SYMBOL                   | CONDITIONS                                                                                          | MIN  | ТҮР  | MAX  | UNITS |
|---------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>DD</sub> SUPPLY                            | •                        | •                                                                                                   | •    |      |      |       |
| SupplyVoltage                                     |                          | Operating Conditions                                                                                | 10   |      | 40   | V     |
| Supply Voltage                                    | V <sub>VDD</sub>         | Tolerant                                                                                            | 0    |      | 60   | V     |
| Supply Current                                    | IVDD_ON_HS               | HS mode, PP = low, IN = VL, DOI high<br>(no switching), no load, V5 = VL =<br>REGIN, $V_{DD}$ = 40V |      | 0.6  | 0.95 | _     |
|                                                   | IVDD_ON_PP               | PP mode, PP = high, 10kHz switching,<br>V5 = VL = REGIN, no load                                    |      | 0.85 | 1.4  | mA    |
|                                                   | IVDD_ON_DI               | DI_EN = VL, REGIN = 40V                                                                             |      | 0.13 | 0.3  |       |
| Undervoltage-Lockout                              | V                        | V <sub>DD</sub> rising, V5 = VL                                                                     | 8.5  | 9.1  | 9.7  | V     |
| Threshold                                         | V <sub>VDD_UV</sub>      | V <sub>DD</sub> falling, V5 = VL                                                                    | 8    | 8.6  | 9    | V     |
| Undervoltage-Lockout<br>Hysteresis                | V <sub>VDD_UVHYST</sub>  | V5 = 5V                                                                                             |      | 0.5  |      | V     |
| V <sub>DD</sub> Overvoltage-Lockout               |                          | V <sub>DD</sub> rising, V5 = 5V                                                                     | 41.5 | 43.5 | 45   | V     |
| Threshold                                         | VVDD_OVLO                | V <sub>DD</sub> falling, V5 = 5V                                                                    | 40.5 | 42.2 | 44   | V     |
| V <sub>DD</sub> Overvoltage-Lockout<br>Hysteresis | V <sub>VDD_</sub> OVHYST | V5 = 5V                                                                                             |      | 1    |      | V     |
| VL LOGIC INTERFACE SUF                            | PPLY                     |                                                                                                     |      |      |      |       |
| VL Supply Voltage                                 | V <sub>VL</sub>          |                                                                                                     | 2.5  |      | 5.5  | V     |
| VL Supply Current                                 | I <sub>VL</sub>          | All logic inputs high or low, all outputs unloaded                                                  |      | 10   | 25   | μA    |
| VL POR Threshold                                  | V <sub>VL_POR</sub>      | VL falling                                                                                          | 1.12 | 1.27 | 1.52 | V     |

# High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

## **Electrical Characteristics (continued)**

 $(V_{DD} = +10V \text{ to } +40V, V5 = +4.5V \text{ to } +5.5V, VL = +2.5V \text{ to } +5.5V, R_{LIM} = 27k\Omega \text{ to } 220k\Omega, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ noted. Typical values are at T<sub>A</sub> = +25°C and V<sub>DD</sub> = +24V, VL = +3.3V and V5 = +5V, R<sub>LIM</sub> = 50k\Omega) (Note 2)

| PARAMETER                                 | SYMBOL                    | CONDITIONS                                                                                           | MIN  | TYP  | MAX  | UNITS |
|-------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------|------|------|------|-------|
| 5V SUPPLY/LINEAR REGUL                    | ATOR                      |                                                                                                      |      |      |      |       |
| REGIN Current HS Mode                     | IREGIN_ON_HS              | HS mode, REGIN = 40V, IN = VL, no<br>load on DOI, no load on V5                                      |      | 0.3  | 0.5  | mA    |
| REGIN Current PP Mode                     | IREGIN_ON_PP              | PP = high, REGIN = 40V, 10kHz<br>switching, no load on DOI, no load on V5                            |      | 0.35 | 0.6  | mA    |
| REGIN Current DI Mode                     | IREGIN_ON_DI              | DI_EN=VL, REGIN = 40V                                                                                |      |      | 0.5  | mA    |
|                                           | IV5HS                     | HS Mode, REGIN = V5, IN = VL, no load<br>on DOI                                                      |      | 0.24 | 0.4  | mA    |
| V5 Supply Current                         | I <sub>V5PP</sub>         | PP Mode, REGIN = V5,10kHz switching,<br>no load on DOI                                               |      | 0.3  | 0.5  | mA    |
|                                           | I <sub>V5DI</sub>         | DI Mode, DI_EN = high, REGIN = V5                                                                    |      | 0.22 | 0.4  | mA    |
| REGIN Undervoltage-<br>Lockout Threshold  | V <sub>REG_UV</sub>       | REGIN rising                                                                                         | 6.75 |      | 7.6  | V     |
| REGIN Undervoltage-<br>Lockout Hysteresis | V <sub>REG_UVHYST</sub>   |                                                                                                      |      | 0.45 |      | V     |
| V5 Undervoltage-Lockout<br>Threshold      | V <sub>V5_UV</sub>        | V5 rising                                                                                            | 3.8  |      | 4.2  | V     |
| V5 Undervoltage-Lockout<br>Hysteresis     | V <sub>V5UV_UVHYST</sub>  |                                                                                                      |      | 0.3  |      | V     |
| V5 Output Voltage                         | V <sub>5</sub>            | 0mA – 20mA external load                                                                             | 4.75 | 5.0  | 5.25 | V     |
| V5 Current Limit                          | I <sub>V5_CL</sub>        |                                                                                                      | 25   |      |      | mA    |
| DRIVER OUTPUT (DOI)                       |                           |                                                                                                      |      |      |      |       |
| HS On-Resistance                          | R <sub>DOI_ON_HS</sub>    | PP = X, IN = high, I <sub>DOI</sub> = 500mA                                                          |      | 120  | 240  | mΩ    |
| LS Output Low                             | V <sub>DOI_LOW</sub>      | PP = high, IN = low, I <sub>DOI</sub> = 100mA                                                        |      |      | 1.2  | V     |
|                                           |                           | Relative to V <sub>DD</sub> , I <sub>DOI</sub> = 500mA,<br>V <sub>VDD</sub> < V <sub>VDD</sub> _OVLO | -63  | -55  | -49  | V     |
| DOI Clamp Voltage                         | V <sub>DOI_CL</sub>       | Relative to GND, I <sub>DOI</sub> = 500mA,<br>V <sub>VDD_OVLO</sub> < V <sub>VDD</sub> <60V          | -4.5 | -2.9 | -1.5 | v     |
|                                           |                           | $V_{DD}$ = 40V, PP = IN = Iow, DI_EN = Iow,<br>0V< $V_{DOI}$ < $V_{VDD}$                             | -60  |      | 60   |       |
| DOI Leakage                               | IDOI_LK                   | $V_{DD}$ = 60V, PP = IN = X, DI_EN = low,<br>0V < $V_{DOI}$ < $V_{VDD}$                              | -150 |      | 150  | μA    |
| OUTPUT DRIVER CURRENT                     | LIMITING (DOI)            |                                                                                                      |      |      |      |       |
| HS Current-Limit Minimum                  | I <sub>CLIM_HS_MIN</sub>  | R <sub>LIM</sub> = 220kΩ                                                                             | 135  | 196  | 255  | mA    |
| HS Current-Limit Maximum                  | I <sub>CLIM_HS_MA</sub> X | $R_{LIM} = 27k\Omega$                                                                                | 1.3  | 1.6  | 1.9  | A     |
| HS Current-Limit Offset Error             | ICLIM_HS_OE               | (Note 3)                                                                                             | -25  |      | +25  | mA    |
| HS Current-Limit Gain Error               | I <sub>CLIM</sub> HS GE   | (Note 3)                                                                                             | -20  |      | +20  | %     |

# High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

### **Electrical Characteristics (continued)**

 $(V_{DD} = +10V \text{ to } +40V, V5 = +4.5V \text{ to } +5.5V, VL = +2.5V \text{ to } +5.5V, R_{LIM} = 27k\Omega \text{ to } 220k\Omega, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ noted. Typical values are at T<sub>A</sub> = +25°C and V<sub>DD</sub> = +24V, VL = +3.3V and V5 = +5V, R<sub>LIM</sub> = 50k\Omega) (Note 2)

| PARAMETER                              | SYMBOL                  | CONDITIONS                                                                         | MIN     | TYP                   | MAX                 | UNITS |  |
|----------------------------------------|-------------------------|------------------------------------------------------------------------------------|---------|-----------------------|---------------------|-------|--|
| CLIM Voltage                           | V <sub>CLIM</sub>       |                                                                                    |         | 1.21                  |                     | V     |  |
| CLIM Short Resistor<br>Threshold Value | R <sub>LIM_SHORT</sub>  | (Note 4)                                                                           | 10      | 12.9                  | 15                  | kΩ    |  |
| CLIM Open Resistor<br>Threshold Value  | R <sub>LIM_OPEN</sub>   | (Note 5)                                                                           | 440     |                       | 750                 | kΩ    |  |
| LS Current Limit                       | I <sub>CLIM_LS</sub>    |                                                                                    | 150     |                       | 280                 | mA    |  |
| DIGITAL INPUT / DOI MONIT              | OR                      |                                                                                    |         |                       |                     |       |  |
| DO Manitar Thrashold Valtaga           | V                       | DI_EN = low, DOI rising                                                            | 1.5     |                       | 2.0                 | v     |  |
| DO Monitor Threshold Voltage           | V <sub>TH_DO</sub>      | DI_EN = low, DOI falling                                                           | 1.3     |                       | 1.8                 |       |  |
| DO Monitor Hysteresis                  | V <sub>HYS_DO</sub>     | DI_EN = low                                                                        |         | 0.2                   |                     | V     |  |
| DI Thrashold Valtage                   | M                       | DI_EN = high, DOI rising                                                           | 6.7     |                       | 8                   | 8     |  |
| DI Threshold Voltage                   | V <sub>TH_DI</sub>      | DI_EN = high, DOI falling                                                          | 5.5     |                       | 6.8                 | V     |  |
| DI Hysteresis                          | V <sub>HYS_DI</sub>     | DI_EN = high                                                                       |         | 1.2                   |                     | V     |  |
|                                        |                         | DI_EN = high, PP = low, 0V< V <sub>DOI</sub> < 5V                                  |         |                       | 2.6                 |       |  |
| DI Current Sink Type 1, 3              | IDOI                    | DI_EN = high, PP = low, $8V < V_{DOI} < 40V$<br>V <sub>DOI</sub> < V <sub>DD</sub> | 2.0     | 2.3                   | 2.6                 | mA    |  |
|                                        |                         | DI_EN = high, PP = high, 0V < V <sub>DOI</sub> < 5V                                | 0       |                       | 7.5                 |       |  |
| DI Current Sink Type 2                 | IDOI                    | DI_EN = high, PP = high, $8V < V_{DOI} < 40V$ ,<br>$V_{DOI} < V_{DD}$              | 6.0     | 7.0                   | 7.7                 | mA    |  |
| LOGIC (I/O)                            |                         |                                                                                    |         |                       |                     |       |  |
| Input Voltage High                     | V <sub>IH</sub>         |                                                                                    | 0.7 x \ | /vl                   |                     | V     |  |
| Input Voltage Low                      | V <sub>IL</sub>         |                                                                                    |         | 0.3                   | 3 x V <sub>VL</sub> | V     |  |
| Input Threshold Hysteresis             | VIHYST                  |                                                                                    |         | 0.11 x V <sub>V</sub> | L                   | V     |  |
| Input Pulldown Resistor                | RI                      | All logic input pins                                                               | 140     | 200                   | 275                 | kΩ    |  |
| Output Logic-Low                       | V <sub>OL</sub>         | I <sub>LOAD</sub> = +5mA                                                           |         |                       | 0.33                | V     |  |
| DOI_LVL Tristate Leakage               | I <sub>LEAK</sub>       | GND < V <sub>DOI_LVL</sub> < VL                                                    | -1      |                       | +1                  | μA    |  |
| FAULT Tristate Leakage                 | I <sub>LEAK</sub>       | GND < V <sub>FAULT</sub> < V5                                                      | -1      |                       | +1                  | μA    |  |
| OV_VDD Leakage                         | I <sub>LEAK</sub>       | $GND < V_{OV_VDD} < V_{DD}$                                                        | -1      |                       | +1                  | μA    |  |
| THERMAL PROTECTION                     |                         |                                                                                    |         |                       |                     |       |  |
| Driver Thermal-Shutdown<br>Temperature | T <sub>JSHDN</sub>      | Junction temperature rising                                                        |         | 170                   |                     | °C    |  |
| Driver Thermal-Shutdown<br>Hysteresis  | T <sub>JSHDN_HYST</sub> |                                                                                    |         | 15                    |                     | °C    |  |
| Chip Thermal Shutdown                  | T <sub>CSHDN</sub>      | Temperature rising                                                                 |         | 150                   |                     | °C    |  |
| Chip Thermal-Shutdown<br>Hysteresis    | T <sub>CSHDN_HYST</sub> |                                                                                    |         | 10                    |                     | °C    |  |

# High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

### **Electrical Characteristics (continued)**

 $(V_{DD} = +10V \text{ to } +40V, V5 = +4.5V \text{ to } +5.5V, VL = +2.5V \text{ to } +5.5V, R_{LIM} = 27k\Omega \text{ to } 220k\Omega, T_A = -40^{\circ}C \text{ to } +125^{\circ}C, \text{ unless otherwise noted.}$ noted. Typical values are at T<sub>A</sub> = +25°C and V<sub>DD</sub> = +24V, VL = +3.3V and V5 = +5V, R<sub>LIM</sub> = 50k\Omega) (Note 2)

| PARAMETER                       | SYMBOL                 | CONDITIONS                                                                                                                                                                          | MIN | TYP  | MAX | UNITS |
|---------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| TIMING CHARACTERISTICS          | 3                      |                                                                                                                                                                                     |     |      |     |       |
| OUTPUT DRIVER (DOI)             |                        |                                                                                                                                                                                     |     |      |     |       |
| Output Propagation Delay<br>LH  | <sup>t</sup> PD_LH     | $\label{eq:PP} \begin{array}{l} PP = X, \mbox{ delay from IN to DOI rising by 1V}, \\ R_L = 5k\Omega, \ C_L = 100 pF \ (\mbox{Figure 1}) \end{array}$                               |     | 0.4  | 1.5 | μs    |
| Output Propagation Delay<br>HL  | <sup>t</sup> PD_HL     | $\label{eq:PP} \begin{array}{l} PP = low,  delay  between  IN  switching  low \\ to  DOI  falling  by  1V.  R_L = 5k\Omega, \\ C_L = 100pF,  V_{DD} = 24V  (Figure  1) \end{array}$ |     | 0.6  | 1.5 | μs    |
|                                 |                        | $\label{eq:PP} \begin{array}{l} PP = high,  delay  between  IN  switching \\ low  to  DOI  falling  by  1V.  R_{L} = 5k\Omega, \\ C_{L} = 100pF  (Figure  1) \end{array}$           |     | 0.6  | 1.5 |       |
| DOI Output Rise Time            | t <sub>R</sub>         | PP = X, 20% to 80% VDD, R <sub>L</sub> = 5kΩ,<br>C <sub>L</sub> = 100pF, (Figure 2)                                                                                                 |     | 0.9  | 2   | μs    |
| DOI Output Fall Time            |                        | $\label{eq:PP-high, 80\% to 20\% VDD, VDD = 24V,} \\ R_L = 5k\Omega, C_L = 100 pF (Figure 2) \\ \end{array}$                                                                        |     | 0.65 | 2   |       |
|                                 | t <sub>F</sub>         | PP=low, 80% to 20% VDD, VDD = 24V,<br>R <sub>L</sub> = 47 $\Omega$ , C <sub>L</sub> = 100pF (Figure 2)                                                                              |     | 1    |     | μs    |
| PROPAGATION DELAY (DO           | I toDOI_LVL)           |                                                                                                                                                                                     |     |      |     |       |
| Propagation Delay LH            | tPDL_LH                | DI_EN = low, delay from DOI rising to 5V<br>to DOI_LVL low (Figure 3)                                                                                                               |     | 2.7  | 5   | μs    |
| Propagation Delay LH DI         | <sup>t</sup> PDL_LH_DI | DI_EN = high, delay from DOI rising to 8V<br>to DOI_LVL low                                                                                                                         |     | 1.1  |     | μs    |
| Propagation Delay HL            | <sup>t</sup> PDL_HL    | DI_EN = low, delay from DOI falling to<br>3.5V to DOI_LVL high                                                                                                                      |     | 0.9  | 8   | μs    |
| Propagation Delay HL DI         | <sup>t</sup> PDL_HL_DI | DI_EN = high, delay from DOI falling to<br>5.5V to DOI_LVL high                                                                                                                     |     | 0.9  |     | μs    |
| GLITCH REJECTION (IN)           |                        |                                                                                                                                                                                     |     |      |     | •     |
| Pulse Length of Rejected Glitch | <sup>t</sup> FPL_GF    |                                                                                                                                                                                     | 0   |      | 80  | ns    |
| Glitch Filter Delay Time        | <sup>t</sup> D_GF      |                                                                                                                                                                                     |     | 140  | 300 | ns    |
| FAULT DETECTION (OV_VI          | DD, FAULT)             |                                                                                                                                                                                     |     |      |     |       |
| OV_VDD Threshold                | V <sub>TH_OV_VDD</sub> | DI_EN = low, relative to V <sub>DD</sub>                                                                                                                                            |     | 0.22 |     | V     |
| OVLO_VDD Debounce<br>Time       | TD <sub>OVLO_VDD</sub> | DI_EN = low                                                                                                                                                                         |     | 200  |     | μs    |
| OVLO_VDD Output<br>Leakage      | ILK_OV_VDD_            | 0 < I <sub>OV</sub> < VDD                                                                                                                                                           | -1  |      | +1  | μA    |
| FAULT Output Leakage            | ILK FAULT              | 0 < I <sub>FAULT</sub> < 5V                                                                                                                                                         | -1  |      | +1  | μA    |

**Note 2:** All units are production tested at  $T_A = +25^{\circ}$ C. Specification over temperature are guaranteed by characterization and design.

**Note 3:** Specification is guaranteed by design; not production tested.

Note 4: Lower resistor values than CLIM\_SHORT act like a CLIM pin short to GND.

**Note 5:** Higher resistor values than CLIM\_OPEN act like a CLIM open circuit.

# High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

## **ESD and Surge Protection**

| PARAMETER | SYMBOL             | CONDITIONS                                                         | ТҮР | UNITS |
|-----------|--------------------|--------------------------------------------------------------------|-----|-------|
|           |                    | DOI pin contact (Note 6)                                           | ±7  | kV    |
| ESD       | V <sub>ESD</sub>   | DOI pin Air Discharge (Note 6)                                     | ±20 | kV    |
|           |                    | All other pins. Human Body Model                                   | ±2  | kV    |
| IEC Surge | V <sub>SURGE</sub> | DOI to PGND or Earth GND per<br>IEC 61000-4-5 (42Ω/0.5μF) (Note 7) | ±2  | kV    |

**Note 6:** Bypass  $V_{DD}$  pin to PGND with 1µF capacitor as close as possible to the device for high ESD protection. **Note 7:** With a TVS protection on  $V_{DD}$  to PGND.



Figure 1. IN to DOI Propagation Delay



Figure 2. DOI Rise and Fall Time

High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration



Figure 3. DOI to DOI\_LVL Propagation Delay

High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

## **Typical Operating Characteristics**

(V<sub>DD</sub> = +24V, VL = +3.3V and V5 = +5V,  $T_A$  = +25°C, unless otherwise noted.)













High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

### **Typical Operating Characteristics (continued)**

(V<sub>DD</sub> = +24V, VL = +3.3V and V5 = +5V,  $T_A$  = +25°C, unless otherwise noted.)













High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

### **Typical Operating Characteristics (continued)**

(V<sub>DD</sub> = +24V, VL = +3.3V and V5 = +5V,  $T_A$  = +25°C, unless otherwise noted.)



DO TO DI MODE TRANSITION (DO HIGH TO DI TYPE 1, 2, 3, 1k LOAD) to 14 DOI 5V/div DOL\_EN 5V/div

DI to DO MODE TRANSITION (DI TYPE 1, 2, 3, to DO HIGH, NO LOAD)





#### DI to DO MODE TRANSITION (DI TYPE 2 to DO PP LOW, NO LOAD)



# High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

## **Pin Configuration**



## **Pin Description**

| PIN    | NAME    | FUNCTION                                                                                                                                                                                                                                                                                  |
|--------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | VL      | Logic Supply Input. VL defines the levels on all I/O logic interface pins. Bypass VL to GND through a 100nF ceramic capacitor.                                                                                                                                                            |
| 2      | GND     | Analog Ground.                                                                                                                                                                                                                                                                            |
| 3      | CLIM    | Current Limit Set Input. Connect a resistor from CLIM to GND to set the current limit. See <u>Detailed</u><br><u>Description</u> for further information.                                                                                                                                 |
| 4      | FAULT   | Open-Drain Fault Output. The FAULT transistor turns on when a fault condition (driver thermal shutdown or loss of ground) occurs. Connect a pullup to VL or V5.                                                                                                                           |
| 5      | DOI_LVL | Open-Drain DOI Level Output. DOI_LVL is logic-low when the DOI voltage is higher than the threshold voltage. DOI_LVL is logic-high when the DOI voltage is lower than the threshold voltage. The threshold voltage depends on DI_EN.                                                      |
| 6      | DI_EN   | Digital Input Mode Logic Enable Input. Set DI_EN high to enable digital input operation on the DOI pin, which enables the internal current sink and sets Type 1, Type 2, or Type 3 thresholds on DOI_LVL. Select between Type 1 and 3 and Type 2 DI characteristics through the PP input. |
| 7      | IN      | Switch Control Input. Drive IN high to close the HS switch; drive IN low to open the HS switch and close the LS switch (when PP = low).                                                                                                                                                   |
| 8      | PP      | Push-Pull DO or DI Type Select Input. In DO mode, set PP high to enable push-pull mode operation of the DO driver. In DI mode, set PP low for IEC Type 1/3 input characterisitcs and set high for Type 2 input characteristics.                                                           |
| 9      | PGND    | Power Ground                                                                                                                                                                                                                                                                              |
| 10,11  | DOI     | High-Side/Push-Pull Output (DI_EN = low) or Digital Input (DI_EN = high). Connect both DOI pins together externally.                                                                                                                                                                      |
| 12, 13 | VDD     | Supply Voltage, Nominally 24V. Bypass V <sub>DD</sub> to GND through a 1µF capacitor.                                                                                                                                                                                                     |
| 14     | REGIN   | 5V Regulator Input. Connect REGIN to $V_{DD}$ when using the internal 5V regulator. Connect REGIN to V5 when powering V5 from an external regulator.                                                                                                                                      |
| 15     | OV_VDD  | Open-Drain Overvoltage Output. The OV_VDD transistor turns off when: 1) a device configured for DI operation; 2) DOI level is higher than V <sub>DD</sub>                                                                                                                                 |
| 16     | V5      | Analog Supply Voltage/LDO Output. The MAX14914 requires a 5V supply for normal operation, which can come from the internal linear regulator (REGIN connected to VDD) or from an external regulator (REGIN connected to V5).                                                               |

# High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

# Table 1. Operation Truth Table

| MODE         | DI_EN | IN | PP | DOI         | DOI_LVL |
|--------------|-------|----|----|-------------|---------|
| DO High Side | 0     | 0  | 0  | Three-state | 1/0     |
| DO High-Side | 0     | 1  | 0  | 1           | 0       |
| DO Push-Pull | 0     | 0  | 1  | 0           | 1       |
|              | 0     | 1  | 1  | 1           | 0       |
|              | 1     | Х  | 0  | 0           | 1       |
| DI Type 1, 3 | 1     | Х  | 0  | 1           | 0       |
|              | 1     | Х  | 1  | 0           | 1       |
| DI Type 2    | 1     | Х  | 1  | 1           | 0       |

High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

## **Functional Diagram**



## High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

### **Detailed Description**

The MAX14914 is a high-side/push-pull driver that operates as an industrial digital output and can also operate as an industrial digital input. The MAX14914 is specified for operation with supplies up to 40V. The high-side switch current limiting is resistor settable from 135mA (min) to 1.3A (min). The high-side driver's on-resistance is 120mΩ (typ) and 240mΩ (max) at +125°C ambient temperature. Optional push-pull operation allows driving of cables and fast discharge of load capacitance. A separate digital  $\overline{\text{DOI}\_\text{LVL}}$  allows supervision of the DOI voltage in DO mode for safety applications. The MAX14914 complies with IEC Type 1, Type 2, or Type 3 input character-istics when configured for digital input operation.

#### 5V Supply and Regulator

The MAX14914 requires a 5V supply on the V5 pin for normal operation. This 5V supply can come from an external supply or from the internal 5V linear regulator. Connect REGIN pin to  $V_{DD}$  to enable the internal regulator. Connect REGIN pin to V5 pin to disable the internal regulator, when an external 5V is used. The internal 5V regulator also can power the external loads/circuits with of up to 20mA.

### Logic Interface

The logic interface features flexible logic levels, allowing interfacing to a wide range of common logic. The VL supply input defines the logic levels and can be set in the range of 2.5V to 5.5V. Connect a  $0.1\mu$ F capacitor to VL.

### **Digital Output Operation**

The driver can be configured for high-side (PP pin is driven low) or push-pull (PP pin is driven high) operation. In DO high-side mode, the DOI output voltage is high (V<sub>DD</sub>) when the logic level on IN pin is high, and three-state (Hi-Z), when the logic level on IN pin is low. In DO push-Pull mode, the DOI output voltage follows the logic level on IN pin. The high-side driver has 240m $\Omega$  (max) on-resistance at 500mA and T<sub>A</sub> = 125°C. The DOI voltage can go below ground, as will occur during inductive load demagnetization. An internal clamping diode limits the negative excursion to (V<sub>DD</sub> - V<sub>CL</sub>). See <u>Driving Inductive</u> <u>Loads</u> for details. The low-side (LS) switch speeds up the discharge of RC loads in Push-Pull mode.



Figure 4. Digital Output Driver

### **Current Limit Adjustment**

The MAX14914 has a settable current limiting of the HS switch. The load current is limited to between 135mA (min) and 1.3A (min), depending on the value of the resistor used at the CLIM pin. A short-circuit or overcurrent generally creates a temperature rise in the chip; both the HS and LS FET's temperatures are continuously monitored. When any switch temperatures exceed 170°C, the DOI output is put in Hi-Z until the temperature falls by 15°C. Connect a resistor (R<sub>LIM</sub>) from CLIM to GND to set the required current limit. The current is given by:

$$I_{LIM} = K \times V_{LIM}/R_{LIM}$$

where,  $V_{LIM}$  = 1.21V and K = 35.6 x 10<sup>3</sup>

If no resistor is connected to CLIM (i.e., CLIM is kept floating) or R<sub>LIM</sub> is more than 440k, the I<sub>LIM</sub> is internally set to 1.1A (typ). If the R<sub>LIM</sub> resistor is less than 12.9k (typ), the output is turned off. CLIM is short-circuit protected.

Use the formulas below to validate the accuracy range

#### Low-Side Current Limit

The low-side transistor has fixed-current limiting, when enabled in push-pull mode (PP driven high). The low-side driver limits current at 200mA (typ). The load current is actively controlled and the low-side switch only turns off if the driver temperature has fallen by the hysteresis value.

## High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

### **Short Circuit Protection**

Short circuits at the DOI output will generate high transient current until the active current limiting kicks in. In order to protect the MAX14914 against high currents that can be seen over an extended time, especially if the output is switching at a high rate into a short circuit, the MAX14914 enters a protect mode. When the MAX14914 detects that the DOI current is over 3x higher than the set current limit, the driver is switched to protect mode with reduced turn-on slew rate of the rising and falling edges for a duration of 4ms. The FAULT signal does not become active and the chip operates normally, but with reduced slew rate. If the cause for the short circuit is not removed, the protect mode will remain for an additional 4ms until the short circuit is removed.

### **Overvoltage Lockout**

When the V<sub>DD</sub> supply voltage exceeds the OVLO threshold voltage of 42.2V (typ), for a time duration larger than 200µs, the high-side and low-side switches automatically turn off. They remain off until V<sub>DD</sub> is reduced to below the threshold OVLO voltage minus hysteresis. When V<sub>DD</sub> is above the OVLO threshold, the OV\_VDD output goes active.

### **Undervoltage Lockout**

When the V<sub>DD</sub>, V5, or VL supply voltages are under their respective UVLO thresholds the DOI driver is turned off (three-stated). DOI will automatically turn back on, once V<sub>DD</sub>, V5, and VL rise above their UVLO threshold.

#### **Driving Capacitive Loads**

When charging/discharging purely capacitive loads with a push-pull driver, the driver dissipates power that is proportional to the switching frequency. The power can be estimated by  $P_D \sim C \times V_{DD}^2 \times f$ , where C is the load capacitance,  $V_{DD}$  is the supply voltage, and *f* is the switching frequency. For example, in an application with a 10nF load and 10kHz switching frequency, the driver dissipates 130mW at  $V_{DD}$  = 36V. Therefore, switching a higher capacitance can induce thermal shutdown and that limits the operational frequency.

### **Driving Inductive Loads**

The DOI pins can be pulled below ground potential when the high-side transistor is off. The MAX14914 has an internal clamping diode from  $V_{DD}$  to DOI that limits the negative voltage excursion to ( $V_{DD}$  - 55V) typ. Turning off the current flowing in ground-connected inductive loads will result in a negative voltage at DOI pin that is limited to  $V_{DOI \ CL}$  below  $V_{DD}$  by the internal clamping diodes. The MAX14914 features SafeDemag, meaning that there are no limits for load inductance that it can demagnetize, for load currents of up to 600mA.

Turn-off of large inductive loads with currents larger than 600mA requires an external clamping diode, as shown in Figure 5. The clamping (breakdown) voltage of such diode needs to be less than  $V_{DOI\_CL}$ :  $V_Z < V_{DOI\_CL}$ . Ensure that the Zener diode is able to dissipate the energy.

### Monitoring of the DOI Output

The driver output (DOI) is monitored in both high-side and push-pull modes and corresponding logic level can be seen through the inversed DOI\_LVL logic output. The threshold voltage for the DOI\_LVL comparator is between 1.5V and 2.0V. This feature is useful for functional safety applications.

### **Digital Input Operation**

The MAX14914 can operate as an industrial digital input. Drive the DI\_EN pin high to enable digital input operation. The 2.3mA/7mA internal current sink on DIO is then enabled and the DOI\_LVL logic output presents the inverse of the DOI logic, with threshold voltages compliant with IEC61131-2 Type 1, Type 2, or Type 3 levels.



Figure 5. External Inductive Load Clamping

## High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

IN DI mode, the PP input allows selection between IEC Type 1/3 and Type 2 input characteristics. Set PP low for Type 1/3 compatibility and set PP high for Type 2 compatibility.

In order to allow the DOI input voltage to go above the  $V_{DD}$  supply voltage and preventing race condition, an external Schottky diode can be placed in series with the  $V_{DD}$  supply, as shown in Figure 6. Alternatively, an external PMOS transistor can be placed in series with the 24V supply, as shown in Figure 7, to allow the DOI voltage to exceed  $V_{DD}$ . The gate of the PMOS can be driven by the open drain OV\_VDD output. When DI\_EN = high, the OV\_VDD pin turns the PMOS off permanently.

Therefore,  $V_{DD}$  is one forward diode voltage (of the PMOS) below the external 24V field supply, when the DOI voltage is less than the field supply voltage. The MAX14914 is parasitically powered by the external DOI input, when the DOI voltage is higher than the V<sub>DD</sub> supply.

Note that the power dissipation increases strongly when Type 2 DI mode is selected (PP = high), particularly with high DOI input voltages due to the 7mA (typ) current sink. When the VDOI voltage exceeds 42.5V (typ) the sink current is automatically decreased from 7mA (typ) to 2.3mA (typ) to reduce the power dissipation.



Figure 6. DO/DI Configuration with External Schottky Diode



Figure 7. DO/DI Configuration with External pMOSFET

# High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

### **Diagnostics and FAULT Conditions**

#### **Thermal Shutdown Fault**

The driver's temperature is constantly monitored while  $V_{DD} > V_{DD\_UV}$ . If the temperature of the driver rises above the thermal shutdown threshold of 170°C (typ), the channel is automatically turned off for protection.

After the temperature drops below 150°C, the drivers will be turned on again.

Both high-side and low-side drivers are thermally protected.

The V5 regulator is also thermally protected and it is switched off if chip temperature rises above the thermal shutdown threshold of  $150^{\circ}$ C (typ). When the driver turns off due to thermal shutdown a fault is indicated through the global FAULT output.

### **FAULT Conditions**

The  $\overline{FAULT}$  pin is a pulldown open-drain output. The pulldown transistor is turned on ( $\overline{FAULT}$  goes low) as soon as any of the following conditions becomes true:

- Driver Thermal-protection activated (DOI\_LVL low)
- Chip thermal-protection activated (DOI LVL low)
- Loss of ground event (DOI LVL high)

During a loss of ground event with large inductive load, the inductor energy might be partially dissipated by  $V_{DD}$  TVS diode. To avoid stress on TVS diode set IN pin low when Loss of ground event fault is detected.

FAULT does not go active for any other conditions, like over- or under-voltage. Therefore, monitoring both FAULT and DOI\_LVL by microcontroller is recommended.

### **Applications Information**

### **Power Supply Requirement**

If the MAX14914 is powered from a single 24V power supply, then the REGIN pin must be connected to the  $V_{DD}$  pin. In this case, the MAX14914 will be powered from the internal +5V voltage regulator. It is also possible to power the device from an external 5V supply. In this case, the REGIN pin should be connected to V5 pin, allowing the external power supply to power the chip through the V5 pin and bypassing the internal regulator.

In both cases, the VL pin should be provided with the appropriate logic level. All three supply pins ( $V_{DD}$ , V5, and VL) should be bypassed with at least 0.1µF low-ESR ceramic capacitor to ground.

### Layout Considerations

The PCB designer should follow some critical recommendations in order to get the best performance from the design.

- Keep the input/output traces as short as possible. Avoid using vias to make low-inductance paths for the signals.
- Have a solid ground plane underneath the highspeed signal layer.

A suppressor/TVS diode should be used between  $V_{DD}$  and PGND to clamp positive-surge transients on the  $V_{DD}$  supply input and surges from DOI. The standoff voltage should be higher than the maximum operating voltage of the device while the breakdown voltage should be below 65V.

As long field-supply cables can generate large voltage transients on the  $V_{DD}$  supply due to large dl/dt, it is recommended to add a large 10µF capacitor on  $V_{DD}$  at the point of field supply entry.

#### **Surge Protection**

DOI is protected against  $\pm 2kV/42\Omega$  surge pulses as per IEC61000-4-5. Thus, no external surge suppression is needed on DOI. A suppressor/TVS diode (SMBJ40A, for example) should be used between V<sub>DD</sub> and PGND to clamp high-surge transients on the V<sub>DD</sub> supply input and surges from DOI. The breakdown voltage of TVS should be higher than the maximum operating voltage of the equipment, while the maximum clamping voltage should be below 70V.

### **Conducted RF Immunity**

To insure that the DOI driver, configured for HS mode with the switch turned off, is not turned on during IEC61000-4-6 RF immunity testing, a 10nF capacitor should be applied between the DOI output and PGND. For PP mode a capacitor on DOI is not needed.

### **Reverse Current into DOI**

Reverse current flow into DOI pin in DO mode will heat up the device and can destroy it thermally. The allowed reverse current depends on  $V_{DD}$ , the ambient temperature and the thermal resistance. At 25°C ambient temperature the continuous reverse current into DOI pin should be limited to 250mA at  $V_{DD}$  = 40V and 400mA at  $V_{DD}$  = 24V.

Using a PMOS transistor or a Schottky diode (as shown in Figure 6 and Figure 7) removes the reverse current flow path into the 24V field supply.

# High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

## **Ordering Information**

| PART          | PACKAGE | BODY SIZE | PIN PITCH | TEMP RANGE (°C) |
|---------------|---------|-----------|-----------|-----------------|
| MAX14914ATE+  | TQFN16  | 4mm x 4mm | 0.65mm    | -40 to +125     |
| MAX14914ATE+T | TQFN16  | 4mm x 4mm | 0.65mm    | -40 to +125     |

+Denotes a lead (Pb)-free/RoHS-compliant package

T = Tape and Reel

### **Chip Information**

PROCESS: BICMOS

### **Package Information**

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | OUTLINE NO.    | LAND PATTERN NO. |
|--------------|--------------|----------------|------------------|
| 16 TQFN      | T1644-4C     | <u>21-0139</u> | <u>90-0070</u>   |

# High-Side Switch with Settable Current-Limiting, Push-Pull Driver Option and Digital Input Configuration

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                               | PAGES<br>CHANGED |
|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 12/16            | Initial release                                                                                                                                           | —                |
| 1                  | 7/17             | Corrected pin number in Pin Description section and updated various typos                                                                                 | 1, 10, 13        |
| 2                  | 12/17            | Updated Electrical Characteristics global specifications                                                                                                  | 2–5              |
| 3                  | 6/18             | Updated <i>Electrical Characteristics</i> table, Typical Operating Characteristics section, Pin Description table, Funcation Diagram, and Figures 4 and 5 | 5, 9, 10, 12–14  |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.