# SC4518H 600kHz, 2A Step-Down Switching Regulator ### **POWER MANAGEMENT** ### Description The SC4518H is a current mode switching regulator with an integrated switch, operating at 600kHz with separate sync and enable functions. The integrated switch allows for cost effective low power solutions (peak switch current 2 amps). The sync function allows customers to synchronize to a faster clock in order to avoid frequency beating in noise sensitive applications. High frequency of operation allows for very small passive components. Current mode operation allows for fast dynamic response and instantaneous duty cycle adjustment as the input varies (ideal for CPE applications where the input is a wall plug power). The low shutdown current makes it ideal for portable applications where battery life is important. The SC4518H is a 600kHz switching regulator synchronizable to a faster frequency from 750kHz to 1.2MHz. #### **Features** - ◆ Wide operating voltage range: 4.4V to 24V - Integrated 2 Amp switch - ◆ 600kHz frequency of operation - Current mode controller - Synchronizable to higher frequency up to 1.2MHz - Precision enable threshold - ◆ SO-8 EDP package. Lead free product, fully WEEE and RoHS compliant ### **Applications** - ◆ XDSL modems - ◆ CPE equipment - ◆ DC-DC point of load applications - Portable equipment ## Typical Application Circuit ### Absolute Maximum Ratings Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied. Exposure to Absolute Maximum rated conditions for extended periods of time may affect device reliability. | Parameter | Symbol | Limits | Units | |---------------------------------------|---------------------------------------|----------------------------|-------| | Input Supply Voltage | V <sub>IN</sub> | -0.3 to +28 <sup>(1)</sup> | V | | Boost Pin Above V <sub>sw</sub> | (V <sub>BST</sub> - V <sub>SW</sub> ) | 16 | V | | Boost Pin Voltage | V <sub>BST</sub> | -0.3 to +32 | V | | EN Pin Voltage | V <sub>EN</sub> | -0.3 to +24 | V | | FB Pin Voltage | V <sub>FB</sub> | -0.3 to +6 | V | | FB Pin Current | I <sub>FB</sub> | 1 | mA | | SYNC Pin Current | I <sub>SYNC</sub> | 1 | mA | | Thermal Impedance Junction to Ambient | $\theta_{\sf JA}$ | 36.5(2) | °C/W | | Operating Ambient Temperature Range | T <sub>A</sub> | -40 to +85 | °C | | Maximum Junction Temperature | T <sub>J</sub> | +150 | °C | | Storage Temperature Range | T <sub>STG</sub> | -65 to +150 | °C | | Lead Temperature (Soldering) 10 sec | T <sub>LEAD</sub> | 300 | °C | | ESD Rating (Human Body Model) | ESD | 2 | kV | #### Notes: - (1) For proper operation of device, $V_{IN}$ should be within maximum Operating Input Voltage as defined in Electrical Characteristics. - (2) Minimum pad size. ### Electrical Characteristics Unless specified: $V_{IN}$ = 12V, $V_{COMP}$ = 0.8V, $V_{BST}$ = $V_{IN}$ + 5V, EN = tied to $V_{IN}$ , SYNC = 0, SW = open. $T_A$ = $T_J$ = -40°C to 125°C. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------------|---------------------|--------------------------------|-----|-----|--------|-------| | Operating Input Voltage | V <sub>IN</sub> | | | | 24 (1) | V | | Maximum Switch Current Limit | I <sub>sw</sub> | T <sub>A</sub> = 25°C, D = 50% | 2.0 | | 3.0 | Α | | Oscillator Frequency | f <sub>osc</sub> | | 500 | 600 | 700 | kHz | | Switch On Voltage Drop | V <sub>D(SW)</sub> | I <sub>SW</sub> = 2A | | 330 | | mV | | V <sub>N</sub> Undervoltage Lockout | V <sub>UVLO</sub> | | | 3.9 | 4.4 | V | | V <sub>N</sub> UVLO Hysteresis | | | | 60 | | mV | | V <sub>N</sub> Supply Current | I <sub>Q</sub> | V <sub>FB</sub> = 1V | | 3 | 5 | mA | | Standby Current | I <sub>Q(OFF)</sub> | V <sub>EN</sub> = 0V | | 100 | 150 | μΑ | ### Electrical Characteristics (Cont.) Unless specified: $V_{IN}$ = 12V, $V_{COMP}$ = 0.8V, $V_{BST}$ = $V_{IN}$ + 5V, EN = tied to $V_{IN}$ , SYNC = 0, SW = open. $T_A = T_J = -40$ °C to 125°C. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------|-----------------|---------------------------------------------------|-------|-------|-------|-------| | FB Input Current | I <sub>FB</sub> | | | -0.25 | -1 | μA | | Feedback Voltage | | | 0.784 | 8.0 | 0.816 | V | | Feedback Voltage Line<br>Regulation | | $4.4V < V_{IN} < 24V^{(2)}$ | | +3 | | mV/V | | FB to V <sub>COMP</sub> Voltage Gain <sup>(3)</sup> | | $0.9V \le V_{COMP} \le 2.0V$ | 150 | 350 | | V/V | | FB to V <sub>COMP</sub> Transconductance <sup>(3)</sup> | | $\Delta$ I <sub>COMP</sub> = $\pm$ 10 $\mu$ A | 500 | 850 | 1300 | μMho | | V <sub>COMP</sub> Pin Source Current | | V <sub>FB</sub> = 0.6V | | 70 | 110 | μA | | V <sub>COMP</sub> Pin Sink Current | | V <sub>FB</sub> = 1.0V | | -70 | -110 | μA | | V <sub>COMP</sub> Pin to Switch Current Transconductance | | V <sub>COMP</sub> = 1.25V | | 3 | | A/V | | V <sub>COMP</sub> Pin Maximum Switching Threshold | | Duty cycle = 0% | | 0.6 | | V | | V <sub>COMP</sub> OCP Threshold | | V <sub>COMP</sub> rising | | 2 | | V | | V <sub>COMP</sub> Hiccup Retry Threshold | | V <sub>COMP</sub> falling | | 0.25 | | V | | Maximum Switch Duty Cycle | | V <sub>COMP</sub> = 1.2V, I <sub>SW</sub> = 400mA | 85 | | | % | | Minimum Boost Voltage<br>Above Switch (3) | | | | 2.7 | | V | | Boost Current | | I <sub>SW</sub> = 0.5A | | 10 | 15 | mA | | | | I <sub>SW</sub> = 2A | | 30 | 45 | | # Electrical Characteristics (Cont.) Unless specified: $V_{IN}$ = 12V, $V_{COMP}$ = 0.8V, $V_{BST}$ = $V_{IN}$ + 5V, EN = tied to $V_{IN}$ , SYNC = 0, SW = open. $T_A$ = $T_J$ = -40°C to 125°C. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|------------------|---------------------------|-----|-----|------|-------| | Enable Input Threshold Voltage | V <sub>ETH</sub> | | 1.1 | 1.3 | 1.5 | V | | Enable Output Bias Current | I <sub>EOL</sub> | EN = 50mV below threshold | | 8 | | μA | | | I <sub>EOH</sub> | EN = 50mV above threshold | | 10 | | μA | | SYNC Threshold Voltage | | | | 1.5 | | V | | SYNC Input Frequency (4) | | | 800 | | 1200 | kHz | | SYNC Pin Resistance | | V <sub>SYNC</sub> = 0.5V | | 20 | | kΩ | #### Notes: - (1) The device may not function properly outside its operating input voltage. - (2) The required input voltage for a regulated output depends on the output voltage and load condition. - (3) Guaranteed by design. - (4) Please contact factory for SYNC applications. # Pin Configurations # Ordering Information | Part Number (2) | Package <sup>(1)</sup> | |-----------------|------------------------| | SC4518HSETRT | SO-8 EDP | | SC4518HEVB | EVALUATION BOARD | #### Notes: - (1) Only available in tape and reel packaging. A reel contains 2500 devices. - (2) Lead free product. This product is fully WEEE and RoHS compliant. # Pin Descriptions | Pin # | Pin Name | Pin Function | |-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BST | This pin provides power to the internal NPN switch. The minimum turn on voltage for this switch is 2.7V. | | 2 | IN | Pin IN delivers all power required by control and power circuitry. This pin sees high di/dt during switching actions of the switch. A decoupling capacitor should be attached to this pin as close as possible. | | 3 | SW | Pin SW is the emitter of the internal switch. The external freewheeling diode should be connected as close as possible to this pin. | | 4 | GND | All voltages are measured with respect to this pin. The decoupling capacitor and the freewheeling diode should be connected to GND as short as possible. | | 5 | EN | This is the chip enable input. The regulator is switched on if EN is high, and it is off if EN is low. The regulator is in standby mode when EN is low, and the input supply current is reduced to a few microamperes. | | 6 | FB | Feedback input for adjustable output controllers. | | 7 | COMP | This is the output of the internal error amplifier and input of the peak current comparator. A compensation network is connected to this pin to achieve the specified performance. | | 8 | SYNC | This is synchronous control pin used to synchronize the internal oscillator to an external pulse control signal. When not used, it should be connected to GND. | | - | THERMAL<br>PAD | Pad for heatsinking purposes. Connect to ground plane using multiple vias. Not connected internally. | # Block Diagram # Typical Characteristic - OCP Limit ### **Application Information** #### **General Overview** The SC4518H is a high frequency current mode buck PWM regulator. It has an internal clock with fixed-frequency. The SC4518H uses two feedback loops (voltage loop and current loop) that control the duty cycle of the internal power switch. The error amplifier functions like that of the voltage mode controller. The output of the error amplifier provides a switch current reference. This technique effectively removes one of the double poles in the output LC filter stage. With this, it is easier to compensate a current mode converter for better performance. A minimum 2.7V voltage is required to saturate the NPN power switch when it is ON to reduce its conduction loss. #### **Current Limit and Over Current Protection** The current sense amplifier in the SC4518H monitors the switch current during each cycle. Overcurrent protection (OCP) is triggered when the current limit exceeds the upper limit of 2A, detected by a voltage on COMP being greater than about 2V. When an OCP fault is detected, the switch is turned off and the external COMP capacitor is discharged at the rate of $dv/dt = 3\mu A/$ $C_{\text{comp}}$ . Once the COMP voltage has fallen below 250mV, the part enters a normal startup cycle. $C_{comp}$ is the total capacitance value attached to COMP. In the case of sustained overcurrent or dead-short, the part will continually cycle through the retry sequence as described above, at a rate dependent on the value of Ccomp. During start up, the voltage on COMP rises roughly at the rate of $dv/dt = 120\mu A/C_{comp}$ . Therefore, the retry time for a sustained overcurrent can be approximately calculated as: $$T_{\text{retry}} = C_{\text{comp}} \bullet \frac{2V}{120uA} + C_{\text{comp}} \bullet \frac{2V}{3uA}$$ Figure 1 shows the voltage on COMP during a sustained overcurrent condition. Figure 1. Voltage on COMP for Startup and OCP #### **Enable** Pulling and holding the EN pin below 0.4V activates the shut down mode of the SC4518H which reduces the input supply current to less than 150 $\mu$ A. During the shut down mode, the switch is turned off. The SC4518H is turned on if the EN pin is pulled high. #### **Oscillator** Its internal free running oscillator sets the PWM frequency at 600kHz for the SC4518H without any external components to program the frequency. An external clock with a duty cycle from 20% to 80% connected to the SYNC pin activates synchronous mode. The frequency of the external clock can be from 750kHz to 1.2MHz. #### UVLO When the EN pin is pulled and held above 1.8V, the voltage on Pin IN determines the operation of the SC4518H. As VIN increases during power up, the internal circuit senses VIN and keeps the power transistor off until VIN reaches 4.4V. #### **Load Current** The peak current $I_{\text{peak}}$ in the switch is internally limited. For a specific application, the allowed load current $I_{\text{OMAX}}$ will change if the input voltage drifts away from the original design as given for continuous current mode: $$I_{OMAX} = 2 - \frac{V_O \cdot (1 - D)}{2 \cdot L \cdot f_s}$$ Where: fs = switching frequency, Vo = output voltage and D = duty ratio, Vo/VI V = input voltage. Figure 2 shows the theoretical maximum load current for the specific cases. In a real application, however, the allowed maximum load current also depends on the layout and the air cooling condition. Therefore, the maximum load current may need to be derated according to the thermal situation of the application. ### Application Information (Cont.) Figure 2. Theoretical maximum load current curves #### **Inductor Selection** The factors for selecting the inductor include its cost, efficiency, size and EMI. For a typical SC4518H application, the inductor selection is mainly based on its value, saturation current and DC resistance. Increasing the inductor value will decrease the ripple level of the output voltage while the output transient response will be degraded. Low value inductors offer small size and fast transient responses while they cause large ripple currents, poor efficiencies and more output capacitance to filter out the large ripple currents. The inductor should be able to handle the peak current without saturating and its copper resistance in the winding should be as low as possible to minimize its resistive power loss. A good trade-off among its size, loss and cost is to set the inductor ripple current to be within 15% to 30% of the maximum output current. The inductor value can be determined according to its operating point under its continuous mode and the switching frequency as follows: $$L = \frac{V_{O} \cdot (V_{I} - V_{O})}{V_{I} \cdot f_{s} \cdot \Delta I \cdot I_{OMAX}}$$ Where: fs = switching frequency, $\Delta I$ = ratio of the peak to peak inductor current to the output load current and $V_0$ = output voltage. The peak to peak inductor current is: $$I_{p-p} = \Delta I \bullet I_{OMAX}$$ $$I_{PEAK} = I_{OMAX} + \frac{I_{p-p}}{2}$$ After the required inductor value is selected, the proper selection of the core material is based on the peak inductor current and efficiency specifications. The core must be able to handle the peak inductor current $I_{\text{PEAK}}$ without saturation and produce low core loss during the high frequency operation. The power loss for the inductor includes its core loss and copper loss. If possible, the winding resistance should be minimized to reduce inductor's copper loss. The core must be able to handle the peak inductor current I without saturation and produce low core loss during the high frequency operation. The power loss for the inductor includes its core loss and copper loss. If possible, the winding resistance should be minimized to reduce inductor's copper loss. The core loss can be found in the manufacturer's datasheet. The inductor's copper loss can be estimated as follows: $$P_{COPPER} = I^2_{LRMS} \cdot R_{WINDING}$$ Where: $\boldsymbol{I}_{\text{LRMS}}$ is the RMS current in the inductor. This current can be calculated as follows: $$I_{LRMS} = I_{OMAX} \cdot \sqrt{1 + \frac{1}{3} \cdot \Delta I^2}$$ ### **Output Capacitor Selection** Basically there are two major factors to consider in selecting the type and quantity of the output capacitors. The first one is the required ESR (Equivalent Series Resistance) which should be low enough to reduce the output voltage deviation during load changes. The second one is the required capacitance, which should be high enough to hold up the output voltage. Before the SC4518H regulates the inductor current to a new value during a load transient, the output capacitor delivers all the additional current needed by the load. The ESR and ESL of the output capacitor, the loop parasitic inductance between the output capacitor and the load combined with inductor ripple current are all major contributors to the output voltage ripple. Surface mount ceramic capacitors are recommended. ### Application Information (Cont.) #### **Input Capacitor Selection** The input capacitor selection is based on its ripple current level, required capacitance and voltage rating. This capacitor must be able to provide the ripple current by the switching actions. For the continuous conduction mode, the RMS value of the input capacitor current $I_{\text{CIN/RMS}}$ can be calculated from: $$I_{\text{CIN(RMS)}} = I_{\text{OMAX}} \cdot \sqrt{\frac{V_{\text{O}} \cdot (V_{\text{I}} - V_{\text{O}})}{V_{\text{I}}^2}}$$ This current gives the capacitor's power loss through its $\mathbf{R}_{\text{CIN(ESR)}}$ as follows: $$P_{CIN} = I^2_{CIN(RMS)} \bullet R_{CIN(ESR)}$$ The input ripple voltage mainly depends on the input capacitor's ESR and its capacitance for a given load, input voltage and output voltage. Assuming that the input current of the converter is constant, the required input capacitance for a given voltage ripple can be calculated by: $$C_{IN} = I_{OMAX} \cdot \frac{D \cdot (1-D)}{fs \cdot (\Delta V_I - I_{OMAX} \cdot R_{CIN(ESR)})}$$ Where: $\Delta V_{i}$ = the given input voltage ripple. Because the input capacitor is exposed to the large surge current, attention is needed for the input capacitor. If tantalum capacitors are used at the input side of the converter, one needs to ensure that the RMS and surge ratings are not exceeded. For generic tantalum capacitors, it is suggested to derate their voltage ratings at a ratio of about two to protect these input capacitors. #### **Boost Capacitor and its Supply Source Selection** The boost capacitor selection is based on its discharge ripple voltage, worst case conduction time and boost current. The worst case conduction time $T_{\rm w}$ can be estimated as follows: $$\mathsf{T}_\mathsf{W} = \frac{1}{\mathsf{f}_\mathsf{s}} \cdot \mathsf{D}_\mathsf{max}$$ Where: f<sub>s</sub> = the switching frequency and Dmax = maximum duty ratio, 0.85 for the SC4518H. The required minimum capacitance for the boost capacitor will be: $$C_{boost} = \frac{I_B}{V_D} \cdot T_W$$ Where: $I_{B}$ = the boost current and $V_{D}$ = discharge ripple voltage. With $f_s = 600 \text{kHz}$ , $V_D = 0.5 \text{V}$ and $I_B = 0.045 \text{A}$ , the required minimum capacitance for the boost capacitor is: $$C_{boost} = \frac{I_B}{V_D} \cdot \frac{1}{f_s} \cdot D_{max} = \frac{0.045}{0.5} \cdot \frac{1}{600k} \cdot 0.85 = 128nF$$ The internal driver of the switch requires a minimum 2.7V to fully turn on that switch to reduce its conduction loss. If the output voltage is less than 2.7V, the boost capacitor can be connected to either the input side or an independent supply with a decoupling capacitor. But the Pin BST should not see a voltage higher than its maximum rating. #### **Freewheeling Diode Selection** This diode conducts during the switch's off-time. The diode should have enough current capability for full load and short circuit conditions without any thermal concerns. Its maximum repetitive reverse block voltage has to be higher than the input voltage of the SC4518H. A low forward conduction drop is also required to increase the overall efficiency. The freewheeling diode should be turned on and off fast with minimum reverse recovery because the SC4518H is designed for high frequency applications. SS13 Schottky rectifier is recommended for certain applications. The average current of the diode, $I_{D-AVG}$ can be calculated by: $$I_{DAVG} = I_{Omax} \cdot (1-D)$$ #### **Thermal Considerations** There are three major power dissipation sources for the SC4518H. The internal switch conduction loss, its switching loss due to the high frequency switching actions and the base drive boost circuit loss. These losses can be estimated as: $$P_{total} = I_o^2 \cdot R_{on} \cdot D + 10.8 \cdot 10^{-3} \cdot I_o \cdot V_I + \frac{10}{500} \cdot I_o \cdot D \cdot (V_{boost})$$ ### Application Information (Cont.) #### Where: $I_0$ = load current; $\ddot{R}$ = on-equivalent resistance of the switch; $V_{\text{BOOST}}^{\text{ON}}$ = input voltage or output based on the boost circuit connection. The junction temperature of the SC4518H can be further decided by: $$T_{J} = T_{A} + \theta_{JA} \cdot P_{total}$$ $\boldsymbol{\theta}_{\text{ JA}}$ is the thermal resistance from junction to ambient. Its value is a function of the IC package, the application layout and the air cooling system. The freewheeling diode also contributes a significant portion of the total converter loss. This loss should be minimized to increase the converter efficiency by using Schottky diodes with low forward drop (V<sub>c</sub>). $$P_{diode} = V_F \cdot I_o \cdot (1-D)$$ #### **Loop Compensation Design** The SC4518H has an internal error amplifier and requires a compensation network to connect between the COMP pin and GND pin as shown in Figure 3. The compensation network includes C4, C5 and R3. R1 and R2 are used to program the output voltage according to: $$V_0 = 0.8 \bullet (1 + \frac{R_1}{R_2})$$ Assuming the power stage ESR (equivalent series resistance) zero is an order of magnitude higher than the closed loop bandwidth, which is typically one tenth of the switching frequency, the power stage control to output transfer function with the current loop closed (Ridley model) for the SC4518H will be as follows: $$G_{VD}(s) = \frac{3 \cdot R_L}{1 + \frac{s}{R_L \cdot C}}$$ Where: R, - Load and C - Output capacitor. The goal of the compensation design is to shape the loop to have a high DC gain, high bandwidth, enough phase margin, and high attenuation for high frequency noises. Figure 3 gives a typical compensation network which offers 2 poles and 1 zero to the power stage: Figure 3. Compensation network provides 2 poles and 1 The compensation network gives the following characteristics: $$G_{\text{COMP}}(s) = \omega_1 \cdot \frac{1 + \frac{s}{\omega_Z}}{s \cdot (1 + \frac{s}{\omega_{P2}})} \cdot g_m \cdot \frac{R_2}{R_1 + R_2}$$ Where: $$\omega_1 = \frac{1}{C_4 + C_5}$$ $$\omega_Z = \frac{1}{R_3 \cdot C_4}$$ $$\omega_{P2} = \frac{C_4 + C_5}{R_3 \cdot C_4 \cdot C_5}$$ The loop gain will be given by: $$T(s) = G_{\text{COMP}}(s) \cdot G_{\text{VD}}(s) = 2.55 \cdot 10^{-3} \cdot \frac{R_L}{C_4} \cdot \frac{R_2}{R_1 + R_2} \cdot \frac{1}{s} \frac{1 + \frac{s}{\omega_Z}}{(1 + \frac{s}{\omega_{P1}}) \cdot (1 + \frac{s}{\omega_{P2}})}$$ ## Application Information (Cont.) Where: $$\omega_{p1} = \frac{1}{R_1 \cdot C}$$ One integrator is added at origin to increase the DC gain. $\omega_z$ is used to cancel the power stage pole $\omega_{\rm Pl}$ so that the loop gain has –20dB/dec rate when it reaches 0dB line. $\omega_{\rm Pl}$ is placed at half switching frequency to reject high frequency switching noises. Figure 4 gives the asymptotic diagrams of the power stage with current loop closed and its loop gain. Figure 4. Asymptotic diagrams of power stage with current loop closed and its loop gain. The design guidelines for the SC4518H applications are as following: - 1. Set the loop gain crossover corner frequency $\omega$ $_{\text{C}}$ for given switching corner frequency $\omega_{\text{C}}$ = $2\pi f$ . - 2. Place an integrator at the origin to increase DC and low frequency gains. - 3. Select $\omega_z$ such that it is placed at $\omega_{P1}$ to obtain a -20dB/dec rate to go across the 0dB line. - 4. Place a high frequency compensator pole $\omega_{\text{P2}}(\omega_{\text{P2}} = \pi f_{\text{s}})$ to get the maximum attenuation of the switching ripple and high frequency noise with the adequate phase lag at $\omega_{\text{c}}$ #### **Layout Guidelines:** In order to achieve optimal electrical and thermal performance for high frequency converters, special attention must be paid to the PCB layouts. The goal of layout optimization is to identify the high di/dt loops and minimize them. The following guidelines should be used to ensure proper operation of the converters. - A ground plane is suggested to minimize switching noises and trace losses and maximize heat transferring. - Start the PCB layout by placing the power components first. Arrange the power circuit to achieve a clean power flow route. Put all power connections on one side of the PCB with wide copper filled areas if possible. - 3. The $\rm V_{_{IN}}$ bypass capacitor should be placed next to the $\rm V_{_{IN}}$ and GND pins. - The trace connecting the feedback resistors to the output should be short, direct and far away from any noise sources such as switching node and switching components. - 5. Minimize the loop including input capacitor, the SC4518H and freewheeling diode D<sub>2</sub>. This loop passes high di/dt current. Make sure the trace width is wide enough to reduce copper losses in this loop. - Maximize the trace width of the loop connecting the inductor, freewheeling diode D<sub>2</sub> and the output capacitor. - 7. Connect the ground of the feedback divider and the compensation components directly to the GND pin of the SC4518H by using a separate ground trace. - 8. Connect Pin 4 to a large copper area to remove the IC heat and increase the power capability of the SC4518H. A few feedthrough holes are required to connect this large copper area to a ground plane to further improve the thermal environment of the SC4518H. The traces attached to other pins should be as wide as possible for the same purpose. # Application Information (Cont.) Design Example 1. 12V to 5V. # Bill of Materials | Item | Qty | Reference | Value | Part No./Manufacturer | |------|-----|-----------|------------------------|---------------------------| | 1 | 1 | C1 | 0.22uF, 25V, X7R, 0805 | Vishay P/N: VJ0805Y224KXX | | 2 | 1 | C2 | 47uF, 6.3V, 1210 | Murata | | 3 | 1 | C3 | 10uF, 25V, 1210 | Panasonic | | 4 | 1 | C4 | 6.8nF, 25V, 0805 | Vishay | | 5 | 1 | C5 | 180pF, 50V, 0805 | Vishay | | 6 | 1 | D3 | 1N4148WS, SOD-323 | | | 7 | 1 | D2 | SS23 | Fairchild P/N: SS23 | | 8 | 1 | L1 | 10uH | Cooper P/N: DR74-100 | | 9 | 1 | R1 | 52.3k, 1%, 0805 | SMTZONE | | 10 | 1 | R2 | 10k, 1%. 0805 | SMTZONE | | 11 | 1 | R3 | 8.06k, 0805 | SMTZONE | | 12 | 1 | R4 | 4.75k, 0805 | SMTZONE | | 13 | 1 | U1 | SC4518H | Semtech P/N: SC4518HSTRT | Unless specified, all resistors have 1% precision with 0603 package. Resistors are +/-1% and all capacitors are +/-20% # Application Information (Cont.) (COMPONENT - TOP) (COMPONENT - BOTTOM) (PCB - TOP) (PCB - BOTTOM) # Outline Drawing - SOIC-8L EDP #### NOTES: - 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES). - 2. DATUMS -A- AND -B- TO BE DETERMINED AT DATUM PLANE -H- - 3. DIMENSIONS "E1" AND "D" DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - 4. REFERENCE JEDEC STD MS-012, VARIATION BA. ### Land Pattern - SOIC-8L EDP | | DIMENSIONS | | | | | |-----|------------|-------------|--|--|--| | DIM | INCHES | MILLIMETERS | | | | | С | (.205) | (5.20) | | | | | D | .134 | 3.40 | | | | | E | .201 | 5.10 | | | | | F | .101 | 2.56 | | | | | G | .118 | 3.00 | | | | | Р | .050 | 1.27 | | | | | Χ | .024 | 0.60 | | | | | Υ | .087 | 2.20 | | | | | Z | .291 | 7.40 | | | | #### NOTES: - THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET. - 2. REFERENCE IPC-SM-782A, RLP NO. 300A. - THERMAL VIAS IN THE LAND PATTERN OF THE EXPOSED PAD SHALL BE CONNECTED TO A SYSTEM GROUND PLANE. FAILURE TO DO SO MAY COMPROMISE THE THERMAL AND/OR FUNCTIONAL PERFORMANCE OF THE DEVICE. ### **Contact Information** Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805)498-2111 FAX (805)498-3804