April 2002 Revised August 2003 ### 74LCXH32245 # Low Voltage 32-Bit Bidirectional Transceiver with 5V Tolerant Inputs and Outputs with Bushold ### **General Description** The LCXH32245 contains thirty-two non-inverting bidirectional buffers with 3-STATE outputs and is intended for bus oriented applications. The device is designed for low voltage (2.5V or 3.3V) $V_{CC}$ applications with capability of interfacing to a 5V signal environment. The device is byte controlled. Each byte has separate control inputs which could be shorted together for full 32-bit operation. The $T/\overline{R}$ inputs determine the direction of data flow through the device. The $\overline{OE}$ inputs disable both the A and B ports by placing them in a high impedance state. The LCXH32245 data inputs include bushold, eliminating the need for external pull-up/down resistors to hold unused inputs The LCXH32245 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining CMOS low power dissipation. ### **Features** - 5V tolerant inputs and outputs - 2.3V to 3.6V V<sub>CC</sub> specifications provided - 4.5 ns $t_{PD}$ max ( $V_{CC} = 3.3V$ ), 20 $\mu$ A $I_{CC}$ max - Power-off high impedance inputs and outputs - Bushold on inputs eliminates the need for external pull-up/down resistors - Supports live insertion/withdrawal (Note 1) - $\blacksquare$ ±24 mA output drive (V<sub>CC</sub> = 3.0V) - Uses patented noise/EMI reduction circuitry - Latch-up performance exceeds 500 mA - ESD performance: Human body model > 2000V Machine model > 200V ■ Packaged in plastic Fine-Pitch Ball Grid Array (FBGA) **Note 1:** To ensure the high-impedance state during power-up or down, OE should be tied to VCC through a pull-up resistor: the minimum value or the resistor is determined by the current-sourcing capability of the driver. ### **Ordering Code:** | - | Order Number | Package Number | Package Description | |---|-----------------------------------|----------------|---------------------------------------------------------------------| | | 74LCXH32245G<br>(Note 2) (Note 3) | BGA96A | 96-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide | Note 2: Ordering Code "G" indicates Trays Note 3: Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code ### **Logic Symbol** # **Connection Diagram** (Top Thru View) # **Pin Descriptions** | Pin Names | Description | |---------------------------------|----------------------------------| | <del>OE</del> <sub>n</sub> | Output Enable Input (Active LOW) | | T/R <sub>n</sub> | Transmit/Receive Input | | A <sub>0</sub> -A <sub>31</sub> | Side A Inputs/3-STATE Outputs | | B <sub>0</sub> -B <sub>31</sub> | Side B Inputs/3-STATE Outputs | # **FBGA Pin Assignments** | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----------------|-----------------|--------------------|------------------|-----------------|-----------------| | Α | B <sub>1</sub> | B <sub>0</sub> | T/R <sub>1</sub> | ŌE <sub>1</sub> | A <sub>0</sub> | A <sub>1</sub> | | В | B <sub>3</sub> | B <sub>2</sub> | GND | GND | A <sub>2</sub> | A <sub>3</sub> | | С | B <sub>5</sub> | B <sub>4</sub> | V <sub>CC1</sub> | V <sub>CC1</sub> | A <sub>4</sub> | A <sub>5</sub> | | D | B <sub>7</sub> | B <sub>6</sub> | GND | GND | A <sub>6</sub> | A <sub>7</sub> | | E | B <sub>9</sub> | B <sub>8</sub> | GND | GND | A <sub>8</sub> | A <sub>9</sub> | | F | B <sub>11</sub> | B <sub>10</sub> | V <sub>CC1</sub> | V <sub>CC1</sub> | A <sub>10</sub> | A <sub>11</sub> | | G | B <sub>13</sub> | B <sub>12</sub> | GND | GND | A <sub>12</sub> | A <sub>13</sub> | | Н | B <sub>14</sub> | B <sub>15</sub> | $T/\overline{R}_2$ | OE <sub>2</sub> | A <sub>15</sub> | A <sub>14</sub> | | J | B <sub>17</sub> | B <sub>16</sub> | T/R <sub>3</sub> | OE <sub>3</sub> | A <sub>16</sub> | A <sub>17</sub> | | K | B <sub>19</sub> | B <sub>18</sub> | GND | GND | A <sub>18</sub> | A <sub>19</sub> | | L | B <sub>21</sub> | B <sub>20</sub> | $V_{CC2}$ | $V_{CC2}$ | A <sub>20</sub> | A <sub>21</sub> | | М | B <sub>23</sub> | B <sub>22</sub> | GND | GND | A <sub>22</sub> | A <sub>23</sub> | | N | B <sub>25</sub> | B <sub>24</sub> | GND | GND | A <sub>24</sub> | A <sub>25</sub> | | Р | B <sub>27</sub> | B <sub>26</sub> | $V_{CC2}$ | $V_{CC2}$ | A <sub>26</sub> | A <sub>27</sub> | | R | B <sub>29</sub> | B <sub>28</sub> | GND | GND | A <sub>28</sub> | A <sub>29</sub> | | Т | B <sub>30</sub> | B <sub>31</sub> | T/R <sub>4</sub> | ŌE <sub>4</sub> | A <sub>31</sub> | A <sub>30</sub> | ### **Truth Tables** | Inp | uts | 2.1.1 | |-----------------|------------------|--------------------------------------------------------------------------------| | OE <sub>1</sub> | T/R <sub>1</sub> | Outputs | | L L | | Bus B <sub>0</sub> –B <sub>7</sub> Data to Bus A <sub>0</sub> –A <sub>7</sub> | | L H | | Bus A <sub>0</sub> –A <sub>7</sub> Data to Bus B <sub>0</sub> –B <sub>7</sub> | | H X | | HIGH–Z State on A <sub>0</sub> –A <sub>7</sub> ,B <sub>0</sub> –B <sub>7</sub> | | Inp | uts | 2 4 4 | |-----------------|------------------|----------------------------------------------------------------------------------| | OE <sub>2</sub> | T/R <sub>2</sub> | Outputs | | L L | | Bus B <sub>8</sub> -B <sub>15</sub> Data to Bus A <sub>8</sub> -A <sub>15</sub> | | L H | | Bus A <sub>8</sub> -A <sub>15</sub> Data to Bus B <sub>8</sub> -B <sub>15</sub> | | H X | | HIGH–Z State on A <sub>8</sub> –A <sub>15</sub> ,B <sub>8</sub> –B <sub>15</sub> | H = HIGH Voltage Level | Inputs | | 0 | |-----------------|------------------|------------------------------------------------------------------------------------| | OE <sub>3</sub> | T/R <sub>3</sub> | Outputs | | L | L | Bus B <sub>16</sub> –B <sub>23</sub> Data to Bus A <sub>16</sub> –A <sub>23</sub> | | L | Н | Bus A <sub>16</sub> -A <sub>23</sub> Data to Bus B <sub>16</sub> -B <sub>23</sub> | | Н | Χ | HIGH–Z State on A <sub>16</sub> –A <sub>23</sub> ,B <sub>16</sub> –B <sub>23</sub> | | Inp | uts | Out water | | | | |-----------------|------------------|------------------------------------------------------------------------------------|--|--|--| | OE <sub>4</sub> | T/R <sub>4</sub> | Outputs | | | | | L | L | Bus B <sub>24</sub> –B <sub>31</sub> Data to Bus A <sub>24</sub> –A <sub>31</sub> | | | | | L H | | Bus B <sub>24</sub> –A <sub>31</sub> Data to Bus B <sub>24</sub> –B <sub>31</sub> | | | | | H X I | | HIGH–Z State on A <sub>24</sub> –A <sub>31</sub> ,B <sub>24</sub> –B <sub>31</sub> | | | | L = LOW Voltage Level X = Immaterial Z = High Impedance # Logic Diagrams $\sqrt{\overline{R_1}} \sqrt{\overline{R_2}} \sqrt{\overline{R_2}$ Note: Please note that these diagrams are provided only for the understanding of logic operations and should not be used to estimate propagation delays. # **Absolute Maximum Ratings**(Note 4) | Symbol | Parameter | Value | Conditions | Units | |------------------|----------------------------------|--------------------------|--------------------------------------|-------| | V <sub>CC</sub> | Supply Voltage | -0.5 to +7.0 | | V | | V <sub>I</sub> | T/R, OE | -0.5 to +7.0 | | V | | | I/O Ports | $-0.5$ to $V_{CC} + 0.5$ | | V | | Vo | DC Output Voltage | -0.5 to +7.0 | Output in 3-STATE | V | | | | $-0.5$ to $V_{CC} + 0.5$ | Output in HIGH or LOW State (Note 5) | V | | I <sub>IK</sub> | DC Input Diode Current | -50 | V <sub>I</sub> < GND | mA | | lok | DC Output Diode Current | -50 | V <sub>O</sub> < GND | mA | | | | +50 | V <sub>O</sub> > V <sub>CC</sub> | IIIA | | I <sub>O</sub> | DC Output Source/Sink Current | ±50 | | mA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | ±100 | | mA | | $I_{GND}$ | DC Ground Current per Ground Pin | ±100 | | mA | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | | °C | # **Recommended Operating Conditions** (Note 6) | Symbol | Parameter | | Min | Max | Units | |----------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----------------|-------| | V <sub>CC</sub> | Supply Voltage | Operating | 2.0 | 3.6 | V | | | | Data Retention | 1.5 | 3.6 | V | | V <sub>I</sub> | Input Voltage | | 0 | V <sub>CC</sub> | V | | Vo | Output Voltage | HIGH or LOW State | 0 | $V_{CC}$ | V | | | | 3-STATE | 0 | 5.5 | V | | I <sub>OH</sub> /I <sub>OL</sub> | Output Current | $V_{CC} = 3.0V - 3.6V$ | | ±24 | | | | | $V_{CC} = 3.0V - 3.6V$ $V_{CC} = 2.7V - 3.0V$ $V_{CC} = 2.3V - 2.7V$ | | ±12 | mA | | | | $V_{CC} = 2.3V - 2.7V$ | | ±8 | | | T <sub>A</sub> | Free-Air Operating Temperature | | -40 | 85 | °C | | Δt/ΔV | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | | 0 | 10 | ns/V | Note 4: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | V <sub>CC</sub> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | |-----------------|---------------------------|--------------------------|-----------------|-----------------------------------------------|------|-------| | - Cyllibol | i arameter | Conditions | (V) | Min | Max | Onito | | V <sub>IH</sub> | HIGH Level Input Voltage | | 2.3 – 2.7 | 1.7 | | V | | | | | 2.7 – 3.6 | 2.0 | | v | | V <sub>IL</sub> | LOW Level Input Voltage | | 2.3 – 2.7 | | 0.7 | V | | | | | 2.7 – 3.6 | | 0.8 | v | | V <sub>OH</sub> | HIGH Level Output Voltage | $I_{OH} = -100 \mu A$ | 2.3 – 3.6 | V <sub>CC</sub> - 0.2 | | | | | | I <sub>OH</sub> = -8 mA | 2.3 | 1.8 | | | | | | I <sub>OH</sub> = -12 mA | 2.7 | 2.2 | | V | | | | I <sub>OH</sub> = -18 mA | 3.0 | 2.4 | | | | | | I <sub>OH</sub> = -24 mA | 3.0 | 2.2 | | | | V <sub>OL</sub> | LOW Level Output Voltage | I <sub>OL</sub> = 100 μA | 2.3 – 3.6 | | 0.2 | | | | | I <sub>OL</sub> = 8 mA | 2.3 | | 0.6 | | | | | I <sub>OL</sub> = 12 mA | 2.7 | | 0.4 | V | | | | I <sub>OL</sub> = 16 mA | 3.0 | | 0.4 | | | | | I <sub>OL</sub> = 24 mA | 3.0 | | 0.55 | | Note 5: I<sub>O</sub> Absolute Maximum Rating must be observed. Note 6: Floating or unused control inputs must be HIGH or LOW. # DC Electrical Characteristics (Continued) | Symbol I <sub>I</sub> I <sub>I(HOLD)</sub> I <sub>I(OD)</sub> | Parameter | Conditions | V <sub>cc</sub> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | |----------------------------------------------------------------|---------------------------------------|-----------------------------------------------|-----------------|-----------------------------------------------|------|--------| | Symbol | Farameter | Conditions | (V) | Min | Max | Ullits | | I | Input Leakage Current | 0 ≤ V <sub>1</sub> ≤ 5.5V | 2.3 – 3.6 | | ±5.0 | | | I <sub>I(HOLD)</sub> | Bushold Input Minimum | V <sub>IN</sub> = 0.7V | 2.3 | 45 | | | | | Drive Hold Current | V <sub>IN</sub> = 1.7V | 2.3 | -45 | | μΑ | | | | V <sub>IN</sub> = 0.8V | 3.0 | 75 | | | | | | V <sub>IN</sub> = 2.0V | 3.0 | -75 | | | | I <sub>I(OD)</sub> | Bushold Input Over-Drive | (Note 7) | 2.7 | 300 | | | | | Current to Change State | (Note 8) | 2.1 | -300 | | μА | | | | (Note 7) | 3.6 | 450 | | μА | | | | (Note 8) | 3.0 | -450 | | | | I <sub>OZ</sub> | 3-STATE I/O Leakage | 0 ≤ V <sub>O</sub> ≤ 5.5V | 2.3 – 3.6 | | ±5.0 | μА | | | | $V_I = V_{IH}$ or $V_{IL}$ | 2.5 – 3.0 | | ±3.0 | μΛ | | I <sub>OFF</sub> | Power-Off Leakage Current | $V_I$ or $V_O = 5.5V$ | 0 | | 10 | μΑ | | I <sub>CC</sub> | Quiescent Supply Current | $V_I = V_{CC}$ or GND | 2.3–3.6 | | 20 | μА | | | | $3.6V \le V_I, V_O \le 5.5V \text{ (Note 9)}$ | 2.3–3.6 | | ±20 | μΑ | | $\Delta I_{CC}$ | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$ | 2.3–3.6 | | 500 | μΑ | Note 7: An external driver must source at least the specified current to switch from LOW-to-HIGH. ## **AC Electrical Characteristics** | | | $T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, R_L = 500\Omega$ | | | | | | | |------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------|-----------|------------------------|-----|--------------------------|-----|--------| | Symbol | Parameter | V <sub>CC</sub> = 3.3 | 3V ± 0.3V | $V_{CC} = 2.7V$ | | $\rm V_{CC}=2.5V\pm0.2V$ | | Units | | Symbol | Faranietei | C <sub>L</sub> = 50 pF | | C <sub>L</sub> = 50 pF | | C <sub>L</sub> = 30 pF | | OiillS | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PHL</sub> | Propagation Delay | 1.0 | 4.5 | 1.0 | 5.2 | 1.0 | 5.4 | ns | | t <sub>PLH</sub> | A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | 1.0 | 4.5 | 1.0 | 5.2 | 1.0 | 5.4 | 115 | | t <sub>PZL</sub> | Output Enable Time | 1.0 | 6.5 | 1.0 | 7.2 | 1.0 | 8.5 | ns | | t <sub>PZH</sub> | | 1.0 | 6.5 | 1.0 | 7.2 | 1.0 | 8.5 | 115 | | t <sub>PLZ</sub> | Output Disable Time | 1.0 | 6.4 | 1.0 | 6.9 | 1.0 | 7.7 | ns | | t <sub>PHZ</sub> | | 1.0 | 6.4 | 1.0 | 6.9 | 1.0 | 7.7 | 113 | # **Dynamic Switching Characteristics** | Symbol | Parameter | Conditions | v <sub>cc</sub> | T <sub>A</sub> = 25°C | Units | |------------------|---------------------------------------------|-------------------------------------------------------------------|-----------------|-----------------------|-------| | | | | (V) | Typical | | | V <sub>OLP</sub> | Quiet Output Dynamic Peak V <sub>OL</sub> | $C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$ | 3.3 | 0.8 | V | | | | $C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{V}, V_{IL} = 0 \text{V}$ | 2.5 | 0.6 | V | | V <sub>OLV</sub> | Quiet Output Dynamic Valley V <sub>OL</sub> | $C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$ | 3.3 | -0.8 | V | | | | $C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{V}, V_{IL} = 0 \text{V}$ | 2.5 | -0.6 | V | # Capacitance | Symbol | Parameter | Conditions | Typical | Units | |------------------|-------------------------------|---------------------------------------------------------|---------|-------| | C <sub>IN</sub> | Input Capacitance | $V_{CC} = Open, V_I = 0V \text{ or } V_{CC}$ | 7 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$ | 8 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$ , $f = 10$ MHz | 20 | pF | Note 8: An external driver must sink at least the specified current to switch from HIGH-to-LOW. Note 9: Outputs disabled or 3-STATE only. # AC LOADING and WAVEFORMS Generic for LCX Family FIGURE 1. AC Test Circuit ( $C_L$ includes probe and jig capacitance) | Test | Switch | | |-------------------------------------|-------------------------------------------------------------------------------------|--| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | | t <sub>PZL</sub> , t <sub>PLZ</sub> | 6V at $V_{CC}$ = 3.3 $\pm$ 0.3V, and 2.7V $V_{CC}$ x 2 at $V_{CC}$ = 2.5 $\pm$ 0.2V | | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | | **Waveform for Inverting and Non-Inverting Functions** 3-STATE Output High Enable and Disable Times for Logic Propagation Delay. Pulse Width and $t_{\text{rec}}$ Waveforms Setup Time, Hold Time and Recovery Time for Logic 3-STATE Output Low Enable and Disable Times for Logic FIGURE 2. Waveforms (Input Characteristics; f =1MHz, $t_r = t_f = 3ns$ ) | Symbol | V <sub>cc</sub> | | | | |-----------------|------------------------|------------------------|-------------------------|--| | Cymber | $3.3V \pm 0.3V$ | 2.7V | 2.5V ± 0.2V | | | V <sub>mi</sub> | 1.5V | 1.5V | V <sub>CC</sub> /2 | | | V <sub>mo</sub> | 1.5V | 1.5V | V <sub>CC</sub> /2 | | | V <sub>x</sub> | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | | | V <sub>y</sub> | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.15V | | ### Physical Dimensions inches (millimeters) unless otherwise noted ### NOTES: - A. THIS PACKAGE CONFORMS TO JEDEC M0-205 - B. ALL DIMENSIONS IN MILLIMETERS - C. LAND PATTERN RECOMMENDATION: NSMD (Non Solder Mask Defined) .35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS D. DRAWING CONFORMS TO ASME Y14.5M-1994 BGA96ArevE 96-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA96A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com