### **General Description** MAX17673/MAX17673A power management integrated circuits (PMIC) integrate a 60V high voltage (HV), high efficiency synchronous DC-DC buck regulator and two 5.5V high efficiency synchronous DC-DC buck regulators. All three regulators offer integrated power MOSFETs. The HV regulator operates from a 4.5V to 60V input voltage range and the LV regulators operate from a 2.7V to 5.5V input voltage range. The HV regulator supports load currents up to 1.5A, and can regulate output voltages from 0.9V to 5.5V. The LV regulators support load currents up to 1A, and can regulate output voltages from 0.75V to 4.8V. MAX17673/MAX17673A offer independent peak current mode control, hiccup mode overcurrent protection, ENABLE input and Power OK signal in the three regulators. The switching frequency is adjustable between 1MHz and 4MHz in the LV regulators, and the HV regulator can be programmed to run at a fractional switching frequency of the LV regulators. The HV regulator offers an adjustable soft-start function, while the LV regulators present internally fixed soft-start. Users can choose to operate the devices in either pulse frequency modulation (PFM) or forced pulse width modulation (PWM) scheme. The MAX17673A offers external clock synchronization. The devices are available in a 28-pin, 5mm x 5mm TQFN package and operates over a -40°C to +125°C temperature range. ### **Applications** - Industrial Control Power Supplies - FPGA/CPLD Power Supplies - Distributed Supply Regulation - Base Station Power Supplies - High Voltage Single Board Systems Ordering Information appears at end of data sheet. #### **Benefits and Features** - Reduces External Components and Total Cost - Synchronous Operation for High Efficiency - Internal Compensation for a Wide Output Voltage Range - · All-Ceramic Capacitors, Compact Layout - Integrates Three DC-DC Regulators - Wide 4.5V to 60V Input Voltage Range for the HV Regulator. 2.7V to 5.5V Input Range for LV Regulators. - Adjustable 0.9V to 5.5V Output for the HV Regulator and 0.75V up to 4.8V Output for LV Regulators - Delivers up to 1.5A Load Current for the HV Regulator and 1A Load Current for LV Regulators - Adjustable Switching Frequency: 250KHz to 800KHz for HV Regulator and 1MHz to 4MHz for LV Regulators - Programmable LV / HV Switching Frequency Ratio (2, 3, 4, 5, 6, 7, 8) - EN/UVLO for HV buck and EN for LV regulators - Reduces Power Dissipation - 550µA in PFM and 10.2mA in PWM Mode Quiescent Current - Peak Efficiency > 92% - Auxiliary Bootstrap LDO for Improved Efficiency - · PFM Mode for High Light-Load Efficiency - 7.4µA Shutdown Current - Operates Reliably in Adverse Industrial Environments - Peak-Current Limit Protection - Hiccup Mode Overload Protection - Soft-Start Reduces Inrush Current During Startup (Adjustable for HV Regulator) - Built-In Output-Voltage Monitoring with POKH, POKA, and POKB - · Monotonic Startup into Prebiased Load - · Overtemperature Protection - Dynamic Mode Change for On-the-Fly Shift Between PFM and PWM Mode - -40°C to +125°C Operating Temperature Range - Complies with CISPR22(EN55022) Class B Conducted and Radiated Emissions ## Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### **Absolute Maximum Ratings** | INH to PGND | 0.3V to +65V | SSH, RT, FDIV to GND | $-0.3V$ to $(V_{CC} + 0.3V)$ | |---------------------------------|-----------------------------------|----------------------------------------------------|------------------------------| | ENH to GND | 0.3V to +65V | LXH Total RMS Current | | | BSTH to PGND | 0.3V to +70V | LXA, LXB Total RMS Current | ±1.1A | | LXH to PGND | 0.3V to (V <sub>INH</sub> + 0.3V) | PGNDA, PGNDB, PGNDH to GND | 0.3V to 0.3V | | BSTH to LXH | 0.3V to +6V | Output Short-Circuit Duration | Continuous | | BSTH to V <sub>CC</sub> | 0.3V to +65V | Continuous Power Dissipation | | | INA, INB to PGND | 0.3V to +6V | (Multilayer Board) (T <sub>A</sub> = +70°C, derate | | | ENA, ENB to GND | 0.3V to +6V | 34.5mW/°C above +70°C.) | 2758.6mW | | LXA to PGND | 0.3V to (V <sub>INA</sub> + 0.3V) | Operating Temperature Range (Note 1) | 40°C to +125°C | | LXB to PGND | 0.3V to (V <sub>INB</sub> + 0.3V) | Storage Temperature Range | 65°C to +160°C | | EXTVCC, V <sub>CC</sub> to GND | 0.3V to +6V | Lead Temperature (soldering, 10s) | +300°C | | FBH, FBA, FBB, POKH, POKA, POKE | 3, | | | | MODE/SYNC to GND | 0.3V to +6V | | | Note 1: Junction temperature greater than +125°C degrades operating lifetimes. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Information** | PACKAGE TYPE: 28 TQFN | | | | | | |----------------------------------------|----------|--|--|--|--| | Package Code | T2855+6C | | | | | | Outline Number | 21-0140 | | | | | | Land Pattern Number | 90-0026 | | | | | | THERMAL RESISTANCE, FOUR-LAYER BOARD: | | | | | | | Junction to Ambient (θ <sub>JA</sub> ) | +29° C/W | | | | | | Junction to Case $(\theta_{JC})$ | +2° C /W | | | | | For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. # Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### **Electrical Characteristics** $(V_{INH} = V_{ENH} = 24V, V_{EXTVCC} = V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, V_{FB} = 1V, C_{VCC} = 2.2 \mu F, R_{FDIV} = 0\Omega, RT = LX_ = SSH = POK_ = OPEN, V_{BST} to V_{LXH} = 5V, V_{MODE/SYNC} = V_{PGND} = V_{GND} = V_{SGND} = 0V, T_A = T_J = -40 ^{\circ}C to +125 ^{\circ}C, unless otherwise noted. Typical values are at T_A = +25 ^{\circ}C. All voltages are referenced to GND, unless otherwise noted.) (Note 2)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | |-----------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|--|--| | INPUT SUPPLY (VIN) | INPUT SUPPLY (V <sub>IN</sub> ) | | | | | | | | | Input Voltage Range for HV Regulator | V <sub>INH</sub> | | 4.5 | | 60 | V | | | | Input Voltage Range for LV Regulator A-B | V <sub>INA</sub> , V <sub>INB</sub> | | 2.7 | | 5.5 | V | | | | INH Shutdown Current | I <sub>IN_SH</sub> | V <sub>ENH</sub> = V <sub>ENA</sub> = V <sub>ENB</sub> = 0V<br>(shutdown mode), V <sub>EXTVCC</sub> = 0V) | | 7.3 | 15 | μA | | | | INA, INB Shutdown<br>Current | I <sub>INL_SH</sub> | V <sub>ENH</sub> = V <sub>ENA</sub> = V <sub>ENB</sub> = 0V (shutdown mode) | | 0.25 | 1.5 | μA | | | | INH Quiescent Current | I <sub>INH_QPWM</sub> | Normal switching, PWM mode,<br>$f_{SW\_HV} = 400 \text{kHz}, V_{FBH} = 0.9 \text{V}, \text{MODE} = 0 \text{V},$<br>$V_{EXTVCC} = 0 \text{V}$ | | 10.2 | | mA | | | | INA, INB Quiescent<br>Current | I <sub>INL_QPWM</sub> | Normal switching, PWM mode,<br>$f_{SW\_LV} = 2MHz$ , $V_{FBA} = V_{FBB} = 0.75V$ ,<br>$MODE = 0V$ , $V_{EXTVCC} = 0V$ | | 8.8 | | mA | | | | ENABLE/UVLO (EN) | | | | | | | | | | Enable Threshold for | V <sub>ENH_R</sub> | ENH rising | 1.175 | 1.200 | 1.225 | V | | | | HV Regulator | V <sub>ENH_F</sub> | ENH falling | 1.055 | 1.080 | 1.105 | | | | | Enable Input Leakage<br>Current for HV<br>Regulator | I <sub>ENH_LKG</sub> | V <sub>ENH</sub> = 1.25V, T <sub>A</sub> =25°C | -100 | | +100 | nA | | | | Enable threshold for LV | V <sub>ENL_R</sub> | ENA, ENB rising | 1.2 | | | V | | | | Regulator A-B | V <sub>ENL_F</sub> | ENA, ENB falling | | | 0.4 | V | | | | Enable Hysteresis for LV Regulator A-B | V <sub>ENL_HYS</sub> | | | 150 | | mV | | | | Enable Input Leakage<br>Current for LV Regula-<br>tor A-B | I <sub>ENL_LKG</sub> | $T_A = T_J = +25$ °C, $V_{ENA}$ , $V_{ENB} = 5.5V$ | -250 | | 250 | nA | | | | V <sub>CC</sub> LDO | | | | | | | | | | V <sub>CC</sub> Output Voltage<br>Range | V <sub>CC</sub> | $0mA \le I_{VCC} \le 15mA$ , $V_{EXTVCC} = 0V$ , $6V < V_{INH} < 60V$ | 4.75 | 5.00 | 5.25 | V | | | | V <sub>CC</sub> Current Limit | IVCC_MAX | V <sub>VCC</sub> = 3.5V, V <sub>INH</sub> = 4.5V | 20 | 54 | 100 | mA | | | | V <sub>CC</sub> Dropout | V <sub>CC_DO</sub> | V <sub>INH</sub> = 4.5V , I <sub>VCC</sub> = 15mA | | | 0.5 | V | | | | V <sub>CC</sub> UVLO | V <sub>CC_UVR</sub> | Undervoltage lockout rising | 2.50 | 2.62 | 2.70 | V | | | | VCC OVEO | V <sub>CC_UVF</sub> | C_UVF Undervoltage lockout falling 2.4 | 2.43 | 2.49 | 2.55 | V | | | # Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### **Electrical Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{EXTVCC} = V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, V_{FB} = 1V, C_{VCC} = 2.2 \mu F, R_{FDIV} = 0\Omega, RT = LX_ = SSH = POK_ = OPEN, V_{BST} to V_{LXH} = 5V, V_{MODE/SYNC} = V_{PGND} = V_{GND} = V_{SGND} = 0V, T_A = T_J = -40 ^{\circ}C to +125 ^{\circ}C, unless otherwise noted. Typical values are at T_A = +25 ^{\circ}C. All voltages are referenced to GND, unless otherwise noted.) (Note 2)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | |-----------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|--------|--|--| | EXTERNAL POWER SI | EXTERNAL POWER SUPPLY | | | | | | | | | EXTVCC Switchover | V <sub>EXTVCC_R</sub> | EXTVCC rising, V <sub>INH</sub> > 4.5V | 2.83 | 2.89 | 3.00 | V | | | | Voltage | V <sub>EXTVCC_</sub> F | EXTVCC falling, V <sub>INH</sub> > 4.5V | 2.80 | 2.86 | 2.95 | V | | | | EXTVCC Current Limit | I <sub>EXTVCC</sub> _ | V <sub>EXTVCC</sub> = 3.3V, V <sub>VCC</sub> = 3V, | 20 | 40 | 100 | mA | | | | EXTVCC Dropout | V <sub>EXTVCC_DO</sub> | V <sub>EXTVCC</sub> = 3.3V, I <sub>VCC</sub> = 15mA | | | 125 | mV | | | | HIGH-SIDE MOSFET & I | OW SIDE MOS | FET DRIVER | | | | | | | | High-Side MOSFET<br>On-Resistance for HV<br>Regulator | R <sub>HSH</sub> | I <sub>LXH</sub> = 0.1A, V <sub>EXTVCC</sub> = 5V (Note 3) | | 290 | 600 | mΩ | | | | Low-Side MOSFET<br>On-Resistance for HV<br>Regulator | R <sub>LSH</sub> | I <sub>LXH</sub> = 0.1A, V <sub>EXTVCC</sub> = 5V (Note 3) | | 170 | 350 | mΩ | | | | LX Leakage Current for HV Regulator | ILXH_LKG | $V_{LXH}$ = ( $V_{INH}$ - 1 $V$ ) to ( $V_{PGNDH}$ +1 $V$ );<br>$T_A$ = 25°C | -1 | | +1 | μA | | | | High-Side MOSFET<br>On-Resistance for LV<br>Regulator A-B | R <sub>HSL</sub> | V <sub>INA</sub> , V <sub>INB</sub> = 5V, I <sub>LXA</sub> , I <sub>LXB</sub> = 190mA,<br>V <sub>EXTVCC</sub> = 3.6V (Note 3) | | 120 | 300 | mΩ | | | | Low-Side MOSFET<br>On-Resistance for LV<br>Regulator A-B | R <sub>LSL</sub> | V <sub>INA</sub> , V <sub>INB</sub> = 5V, I <sub>LXA</sub> , I <sub>LXB</sub> = 190mA,<br>V <sub>EXTVCC</sub> = 3.6V (Note 3) | | 60 | 100 | mΩ | | | | LX Leakage Current for LV Regulator A-B | I <sub>LXL_LKG</sub> | LXA, LXB = GND, or V <sub>INA</sub> , V <sub>INB</sub> . T <sub>A</sub> = 25°C | -0.5 | | +0.5 | μA | | | | SOFT-START | | | | | | | | | | Soft-Start Current for HV Regulator | I <sub>SS_HV</sub> | V <sub>SSH</sub> = 0.5V | 4.25 | 5.00 | 5.75 | μA | | | | Soft-Start Time for LV<br>Regulators | t <sub>SS_LV</sub> | Time duration of output voltage ramp up | | 4096 | | cycles | | | | FEEDBACK (FBH, FBA, | FBB) | | | | | | | | | FBH Regulation Voltage for HV Regulator | V <sub>FBH</sub> | | 0.888 | 0.900 | 0.912 | V | | | | FBA, FBB Regulation<br>Voltage | V <sub>FBL_REG</sub> | | 0.740 | 0.750 | 0.760 | V | | | | FBH Input Bias Current for HV Regulator | I <sub>FB_HV</sub> | $0 \le V_{FBH} \le 1V$ , $T_A = 25$ °C. EXTVCC or INH valid | -150 | | +150 | nA | | | | FBA, FBB Input Bias<br>Current for LV<br>Regulator A-B | I <sub>FB_LKG</sub> | $0 < V_{FBA}$ , $V_{FBB} < 1V$ , $T_A = 25$ °C. EXTVCC or INH valid | -150 | | +150 | nA | | | # Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### **Electrical Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{EXTVCC} = V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, V_{FB} = 1V, C_{VCC} = 2.2 \mu F, R_{FDIV} = 0\Omega, RT = LX_ = SSH = POK_ = OPEN, V_{BST} to V_{LXH} = 5V, V_{MODE/SYNC} = V_{PGND} = V_{GND} = V_{SGND} = 0V, T_A = T_J = -40 ^{\circ}C to +125 ^{\circ}C, unless otherwise noted. Typical values are at T_A = +25 ^{\circ}C. All voltages are referenced to GND, unless otherwise noted.) (Note 2)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |--------------------------------------------------------------|------------------------------|--------------------------------------------------------------------|-------|--------|-------|--------|--| | PFM/HIBERNATE MODE | | | | | | | | | FBH PFM Skip<br>Threshold | V <sub>FBH_PFMR</sub> | V <sub>FBH</sub> rising | 102 | 102.75 | 103.7 | % | | | FBH PFM Resume<br>Threshold | V <sub>FBH_PFMF</sub> | V <sub>FBH</sub> falling | 100.4 | 101 | 101.8 | % | | | FBA, FBB PFM Skip<br>Threshold | V <sub>FBL_PFMR</sub> | V <sub>FBA</sub> , V <sub>FBB</sub> rising | 101.2 | 102.5 | 103.6 | % | | | FBA, FBB PFM Resume<br>Threshold | V <sub>FBL_PFMF</sub> | V <sub>FBA</sub> , V <sub>FBB</sub> falling | 100.5 | 101.7 | 102.8 | % | | | CURRENT LIMIT | | | | | | | | | Peak Current Limit<br>Threshold for HV<br>Regulator | I <sub>LXH_PKLMT</sub> | | 2.3 | 2.7 | 3.1 | А | | | Negative Current Limit<br>Threshold for HV<br>Regulator | I <sub>LIM_NEG_HV</sub> | Current entering into LXH pin | | 1.1 | | А | | | PFM Current Limit for HV Regulator | I <sub>LXH_PFM</sub> | | | 0.82 | | А | | | Peak Current Limit<br>Threshold for LV<br>Regulator A-B | I <sub>LX_PKLMT_</sub><br>LV | | 1.40 | 1.70 | 2.05 | А | | | Negative Current Limit<br>Threshold for LV<br>Regulator A-B | ILIM_NEG_LV | Current entering into the LXA, LXB pin | | 0.75 | | А | | | PFM Current Limit for LV Regulators A-B | I <sub>LXL_PFM</sub> | | | 0.54 | | А | | | RT/FDIV AND TIMINGS | | | | | | | | | | | $R_{FDIV} = 0\Omega$ | 1.78 | 2.00 | 2.22 | | | | Switching Frequency for LV Regulator A-B | f <sub>SW_LV</sub> | $R_{RT} = 29.93 k\Omega, R_{FDIV} > 1.35 k\Omega \text{ (Note 3)}$ | 3.36 | 4.00 | 4.64 | MHz | | | .s. 20 Nogalatol / CD | | $R_{RT}$ = 229.4kΩ, $R_{FDIV}$ > 1.35kΩ | 0.80 | 1.00 | 1.21 | | | | Cuitabia a Farance | | $R_{FDIV} = 0\Omega$ | 356 | 400 | 444 | | | | Switching Frequency for HV Regulator | f <sub>SW_HV</sub> | $R_{RT} = 29.93k\Omega$ , $R_{FDIV} = 15k\Omega$ | 672 | 800 | 928 | kHz | | | | | $R_{RT} = 90k\Omega, R_{FDIV} > 89k\Omega$ | 220 | 250 | 298 | | | | V <sub>FB</sub> _ Undervoltage Trip<br>Level to Cause HICCUP | V <sub>OUT_HICF</sub> | In percentage of V <sub>FB</sub> _ | 60 | 64 | 70 | % | | | HICCUP Timeout | | | | 32768 | | Cycles | | ## Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### **Electrical Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{EXTVCC} = V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, V_{FB} = 1V, C_{VCC} = 2.2 \mu F, R_{FDIV} = 0\Omega, RT = LX_ = SSH = POK_ = OPEN, V_{BST} to V_{LXH} = 5V, V_{MODE/SYNC} = V_{PGND} = V_{GND} = V_{SGND} = 0V, T_A = T_J = -40 ^{\circ}C to +125 ^{\circ}C, unless otherwise noted. Typical values are at T_A = +25 ^{\circ}C. All voltages are referenced to GND, unless otherwise noted.) (Note 2)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------------------|------------------------|---------------------------------------------------------------------------|-----------------------------|------|-----------------------------|--------|--| | Minimum On-Time for HV Regulator | ton_min_hv | V <sub>EXTVCC</sub> = 5V, V <sub>INH</sub> = 24V | | 73 | 105 | ns | | | MAX Duty Cycle for HV<br>Regulator | D <sub>MAX_HV</sub> | | | 93.2 | | % | | | Minimum On-Time for LV Regulator A-B | ton_min_lv | V <sub>EXTVCC</sub> = 5V, V <sub>INA</sub> = V <sub>INB</sub> = 5V | | 38 | 55 | ns | | | Minimum OFF time for LV regulator A-B | toff_MIN_LV | V <sub>EXTVCC</sub> = 5V, V <sub>INA</sub> = V <sub>INB</sub> = 3.6V | | 15 | | ns | | | MODE Threshold (MAX17673) | V <sub>IH</sub> | | 1.4 | | | V | | | MODE/SYNC Threshold (MAX17673A) | V <sub>IL</sub> | | | | 0.4 | V | | | Sync Frequency<br>Capture Range | fsync | f <sub>SW_LV</sub> = 1MHz and f <sub>SW_LV</sub> = 4MHz<br>MAX17673A Only | 0.9 x<br>f <sub>SW_LV</sub> | | 1.1 x<br>f <sub>SW_LV</sub> | MHz | | | Sync Pulse High Time | t <sub>SYNC_HIGH</sub> | | 25 | | | ns | | | Sync Pulse Low Time | tsync_low | | 25 | | | ns | | | POKH, POKA, POKB (P | OK_) | | | | | | | | POK_ Output Level Low | | I <sub>POK</sub> = 10mA | | | 250 | mV | | | POK_ Output Leakage<br>Current | | $T_A = T_J = 25$ °C | -0.25 | | +0.25 | μΑ | | | V <sub>OUT</sub> Threshold for POK_Assertion | V <sub>OUT_OKF</sub> | V <sub>FB</sub> _falling | 89.0 | 92.0 | 95.5 | % | | | V <sub>OUT</sub> Threshold for POK_ Deassertion | V <sub>OUT_OKR</sub> | V <sub>FB</sub> _rising | 92 | 95.0 | 98.5 | % | | | POK_ delay after FB reaches rising threshold | | | | 2048 | | Cycles | | | THERMAL SHUTDOWN | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown<br>Threshold | T <sub>SHDNR</sub> | Temp rising | | 165 | | °C | | | Thermal Shutdown<br>Hysteresis | T <sub>SHDNHY</sub> | | | 20 | | °C | | Note 2: All limits are production tested at $T_A$ = +25°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Note 3: Not production tested. Guaranteed by design. ### **Typical Operating Characteristics** $(V_{INH} = V_{ENH} = 24V, V_{GND} = V_{PGNDH} = V_{PGNDA} = V_{PGNDB} = FDIV = 0V, V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, R_{RT} = OPEN, C_{VCC} = 2.2\mu F, C_{BSTH} = 0.1\mu F, C_{SS} = 5600 pF, T_A = -40 °C to +125 °C, unless otherwise noted. Typical values are at T_A = +25 °C. All voltages are referenced to GND, unless otherwise noted.)$ ### **Typical Operating Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{GND} = V_{PGNDH} = V_{PGNDA} = V_{PGNDB} = FDIV = 0V, V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, R_{RT} = OPEN, C_{VCC} = 2.2\mu F, C_{BSTH} = 0.1\mu F, C_{SS} = 5600pF, T_A = -40°C to +125°C, unless otherwise noted. Typical values are at <math>T_A = +25°C$ . All voltages are referenced to GND, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{GND} = V_{PGNDH} = V_{PGNDA} = V_{PGNDB} = FDIV = 0V, V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, R_{RT} = OPEN, C_{VCC} = 2.2 \mu F, C_{BSTH} = 0.1 \mu F, C_{SS} = 5600 pF, T_A = -40 °C to +125 °C, unless otherwise noted. Typical values are at T_A = +25 °C. All voltages are referenced to GND, unless otherwise noted.)$ ### **Typical Operating Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{GND} = V_{PGNDH} = V_{PGNDA} = V_{PGNDB} = FDIV = 0V, V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, R_{RT} = OPEN, C_{VCC} = 2.2 \mu F, C_{BSTH} = 0.1 \mu F, C_{SS} = 5600 pF, T_A = -40 °C to +125 °C, unless otherwise noted. Typical values are at <math>T_A = +25 °C$ . All voltages are referenced to GND, unless otherwise noted.) 100us/div ### **Typical Operating Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{GND} = V_{PGNDH} = V_{PGNDA} = V_{PGNDB} = FDIV = 0V, V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, R_{RT} = OPEN, C_{VCC} = 2.2 \mu F, C_{BSTH} = 0.1 \mu F, C_{SS} = 5600 pF, T_A = -40 °C to +125 °C, unless otherwise noted. Typical values are at <math>T_A = +25 °C$ . All voltages are referenced to GND, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{GND} = V_{PGNDH} = V_{PGNDA} = V_{PGNDB} = FDIV = 0V, V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, R_{RT} = OPEN, C_{VCC} = 2.2 \mu F, C_{BSTH} = 0.1 \mu F, C_{SS} = 5600 pF, T_A = -40 °C to +125 °C, unless otherwise noted. Typical values are at <math>T_A = +25 °C$ . All voltages are referenced to GND, unless otherwise noted.) ### HV BUCK STEADY-STATE SWITCHING WAVEFORMS (V<sub>IN</sub> = 24V, V<sub>OUT</sub> = 5V, MODE = PFM, LOAD = 15mA) ### LV BUCK STEADY-STATE SWITCHING WAVEFORMS $(V_{IN} = 5V, V_{OUT} = 3.3V, MODE = PFM, LOAD = 10mA)$ ### LV BUCK STEADY-STATE SWITCHING WAVEFORMS ### HV BUCK STARTUP THROUGH ENABLE ### LV BUCK STARTUP THROUGH ENABLE #### LV BUCK STARTUP THROUGH ENABLE ### **Typical Operating Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{GND} = V_{PGNDH} = V_{PGNDA} = V_{PGNDB} = FDIV = 0V, V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, R_{RT} = OPEN, C_{VCC} = 2.2 \mu F, C_{BSTH} = 0.1 \mu F, C_{SS} = 5600 pF, T_A = -40 °C to +125 °C, unless otherwise noted. Typical values are at T_A = +25 °C. All voltages are referenced to GND, unless otherwise noted.)$ ### **Typical Operating Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{GND} = V_{PGNDH} = V_{PGNDA} = V_{PGNDB} = FDIV = 0V, V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, R_{RT} = OPEN, C_{VCC} = 2.2 \mu F, C_{BSTH} = 0.1 \mu F, C_{SS} = 5600 pF, T_A = -40 °C to +125 °C, unless otherwise noted. Typical values are at <math>T_A = +25 °C$ . All voltages are referenced to GND, unless otherwise noted.) 4ms/div ### **Typical Operating Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{GND} = V_{PGNDH} = V_{PGNDA} = V_{PGNDB} = FDIV = 0V, V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, R_{RT} = OPEN, C_{VCC} = 2.2 \mu F, C_{BSTH} = 0.1 \mu F, C_{SS} = 5600 pF, T_A = -40 °C to +125 °C, unless otherwise noted. Typical values are at T_A = +25 °C. All voltages are referenced to GND, unless otherwise noted.)$ ### **Typical Operating Characteristics (continued)** $(V_{INH} = V_{ENH} = 24V, V_{GND} = V_{PGNDH} = V_{PGNDA} = V_{PGNDB} = FDIV = 0V, V_{INA} = V_{INB} = V_{ENA} = V_{ENB} = 5V, R_{RT} = OPEN, C_{VCC} = 2.2\mu F, C_{BSTH} = 0.1\mu F, C_{SS} = 5600pF, T_A = -40°C to +125°C, unless otherwise noted. Typical values are at <math>T_A = +25°C$ . All voltages are referenced to GND, unless otherwise noted.) # Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### **Pin Configuration** ### **Pin Description** | PIN | NAME | FUNCTION | |--------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 7 | FBB, FBA | Feedback Inputs for LV Regulators. Connect FBA/FBB to the center of the external resistor-divider from the output of LV regulators to GND to set the output voltage. | | 2 | POKH | Open-Drain Power Good to Monitor the Output of the HV Regulator. The POKH output is driven low if FBH drops below 92% of its set value. POKH goes high 2048 clock cycles after FBH rises above 95% of its set value. POKH is valid only if INH or EXTVCC is present. | | 3, 5 | POKB,<br>POKA | Open-Drain Power Good to Monitor the Output of the LV Regulators. The POKA/POKB output is driven low if FBA/FBB drops below 92% of its set value. POKA/POKB goes high 2048 clock cycles after FBA/FBB rises above 95% of its set value. POKA/POKB is valid only if INH or EXTVCC is present. | | 4 | MODE<br>/SYNC | Mode Selection Pin. The MODE/SYNC pin configures the devices to operate in PWM and PFM modes of operation. Leave the MODE/SYNC pin unconnected or connected to V <sub>CC</sub> for PFM operation. Connect MODE/SYNC to SGND for constant-frequency PWM operation at all loads. MAX17673A can be synchronized to an external clock using this pin. See the MODE Selection and External Clock Synchronization section for more details. | | 6 | RT | LV Regulator Switching Frequency Selection Input. Connect a resistor from RT to GND to program the LV regulator switching frequency from 1MHz to 4MHz. | | 8, 28 | LXA, LXB | Switching Node of LV Regulators. Connect LXA and LXB pins to the switching node of the inductors. LXA and LXB are high impedance when the devices are in shutdown mode. | | 9, 27 | PGNDA,<br>PGNDB | Power Grounds for LV Regulators. | | 10, 26 | INA, INB | Power Supply Input for LV Regulators. The input supply range is 2.7V to 5.5V. | # Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### **Pin Description (continued)** | PIN | NAME | FUNCTION | |--------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11, 25 | ENA, ENB | LV Regulator Enable Input. Drive ENA/ENB high to enable the LV regulators output voltage. | | 12 | SSH | Soft-Start Input for HV regulator. Connect a capacitor from SSH to GND to set the soft-start time. | | 13 | FBH | Feedback Input for HV Regulator. Connect FBH to the center of the resistive divider between the HV regulator output voltage and GND. | | 14 | N.C. | No Connection. | | 15 | ENH | Enable Input. Drive ENH high to enable the HV regulator output voltage. Connect ENH to the center of a resistive divider between INH and GND to set the input voltage (undervoltage threshold) at which the devices turn on. Pull up to INH for always on operation. | | 16 | INH | Power-Supply Input for the HV Regulator. The input supply range is from 4.5V to 60V. | | 17 | PGNDH | Power Ground for the HV Regulator. Connect PGNDH externally to the power ground plane. Connect all GND and PGND pins together at one single point. | | 18 | LXH | Switching Node of the HV Regulator. Connect LXH to the switching side of the inductor. LXH is high impedance when the devices are in shutdown mode. | | 19 | BSTH | Bootstrap Capacitor for the HV Regulator. Connect a 0.1µF ceramic capacitor between BSTH and LXH. | | 20 | GND | Analog Ground. | | 21 | V <sub>CC</sub> | Internal LDO Output. Bypass V <sub>CC</sub> with 2.2µF ceramic capacitance to GND to enable proper operation. The internal regulator is turned on if ENH, ENA, or ENB is high. | | 22 | SGND | Substrate Ground. Connect to GND. | | 23 | EXTVCC | External Power Supply Input for the Internal LDO. Applying a voltage between 2.7V and 5.5V at the EXTVCC pin bypasses the internal LDO. If INH is present, EXTVCC is used only if it is above 3V (typ). | | 24 | FDIV | HV Regulator Frequency Selection. Connect a resistor from FDIV to GND to select an LV/HV regulator frequency ratio (2, 3, 4, 5, 6, 7, 8). Pin read only at startup (first rise of ENH, ENA, or ENB). | | _ | EP | Exposed pad. Connect to the GND pin. Connect a large copper plane below the IC to improve heat dissipation capability. Add thermal vias below the exposed pad. Refer to the MAX17673/MAX17673A EV kit data sheet for a layout example. | ### **Functional Diagram** ### **Detailed Description** MAX17673/MAX17673A power management integrated circuits (PMIC) integrate a 60V high voltage (HV), high efficiency synchronous DC-DC buck regulator and two 5.5V Low Voltage (LV) high efficiency synchronous DC-DC buck regulators. All three regulators offer integrated MOSFETs. The HV regulator and LV regulators are offered with independent input pins (INH, INA, and INB), ENABLE input pins (ENH, ENA, and ENB), switching nodes (LXH, LXA, and LXB pins), power ground pins (PGNDH, PGNDA, and PGNDB), and Power OK pins (POKH, POKA, and POKB). The controllers inside the devices are powered by linear regulators that generate the V<sub>CC</sub> supply from the INH input or from the EXTVCC input. A valid INH or EXTVCC is required for operation of all the regulators. The devices feature a peak current-mode control architecture. Output voltage regulation is achieved by sensing the output voltage through independent feedback pins (FBH, FBA, and FBB), comparing them against internal references, and setting the peak-current references for the independent peak current-mode control logic blocks. Stable operation is guaranteed by three independent internal error amplifiers with their compensation networks, and appropriate slope compensation in the peak current-mode controllers. The RT pin offers adjustable switching frequency of the LV regulators. The FDIV pin allows selection of HV regulator switching frequency as a fraction of the LV regulators switching frequency. The MODE and MODE/SYNC pins allow selection of operating mode of the three regulators, between pulse width modulation (PWM) and pulse frequency modulation (PFM) modes. The MODE/SYNC pin on the MAX17673A can be used to synchronize the internal oscillator to an external system clock. The HV regulator offers a programmable soft-start function through the SSH pin, while the LV regulators offer an internally clocked soft-start function. ### Linear Regulator and External Supply Input (EXTVCC) The devices offer an internal low dropout (LDO) linear regulator, to power the internal functions by generating the V<sub>CC</sub> Supply. The V<sub>CC</sub> can be generated either from the INH supply, with an internal LDO or from the EXTVCC pin. The LDO are enabled only when at least one of the ENABLE inputs (ENH, ENA, or ENB) are asserted. The internal LDO uses INH when INH is above EXTVCC and EXTVCC is below the switchover threshold (3V). If INH is below EXTVCC, the LDO is disabled and EXTVCC is used to generate V<sub>CC</sub>. A 2.2 $\mu$ F capacitor must be connected from the V<sub>CC</sub> pin to GND for proper operation of the linear regulators. The linear regulators offer a current limit feature on the $V_{CC}$ pin, and can handle a typical 54mA load current. The output of the HV regulator may be applied to the EXTVCC pin, if it is above the switchover threshold. Powering the quiescent current through the EXTVCC input reduces the current drawn from the high voltage input INH, and hence reduces the losses in the INH LDO. When not used, the EXTVCC pin must be connected to GND. ### **Enabling the Regulators** The devices offer independent ENABLE pins for the three internal regulators. The HV regulator enable input (ENH) offers a programmable UVLO threshold. The LV ENABLE inputs (ENA and ENB) offer a digital logic threshold to enable or disable the regulators. #### **Switching Frequency Selection** The switching frequency of the LV regulators is set by the internal clock of the devices and can be set between 1MHz to 4MHz by connecting a resistor ( $R_{RT}$ ) between the RT pin and GND. The switching frequency ( $f_{SW}$ ) is related to the $R_{RT}$ resistor by the following equation: $$R_{RT} = (266/f_{SW LV}) - 36.58$$ Where $f_{SW\_LV}$ is in MHz, and $R_{RT}$ is in $k\Omega$ . The LV regulators are internally clocked 180° apart to minimize the ripple current drawn from the low voltage input source. The switching frequency of the HV regulator is derived by dividing the LV regulator switching frequency by a programmable factor. The HV regulator switching frequency can be programmed by connecting a resistor (RFDIV) between the FDIV pin and GND. This resistor is read only at startup. The following table lists the value of RFDIV for different frequency division factors. Table 1. Switching Frequency Selection for HV Regulator | FDIV RESISTOR HV DIVIDING FACTOR (kΩ) (fsw_lv / fsw_hv) | | | | | |---------------------------------------------------------|------------------------------------------------------------------------|--|--|--| | < 1.35 | Internal RT<br>(f <sub>SW_LV</sub> = 2MHz, f <sub>SW_HV</sub> = 400kHz | | | | | 2.40 | 2 | | | | | 4.70 | 3 | | | | | 8.2 | 4 | | | | | 15 | 5 | | | | | 33 | 6 | | | | | 56 | 7 | | | | | > 89 | 8 | | | | ## Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### **Operating Input Voltage** The minimum and maximum operating input voltages for a given output voltage should be calculated as follows: $$\begin{split} V_{IN(MIN)} = \frac{V_O + I_{OUT}(\text{MAX}) (R_{DCR} + R_{LS})}{D_{MAX}} + I_{OUT(MAX)} (R_{HS} - R_{LS}) \\ V_{IN(MAX)} = \frac{V_O}{f_{SW(MAX)} \times t_{ON(MIN)}} \end{split}$$ where, $V_O$ = Steady-state output voltage $I_{OUT(MAX)}$ = Maximum load current $R_{DCR}$ = DC resistance of the inductor $f_{SW(MAX)}$ = Maximum switching frequency $t_{ON(MIN)}$ = Minimum switch on-time. ### MODE Selection and External Clock Synchronization The devices offer programmable PWM and PFM modes of operation. Connecting the MODE pin of MAX17673 or the MODE/SYNC pin of MAX17673A to GND operates the part in PWM operation. Connecting the MODE pin of MAX17673 or the MODE/SYNC pin of MAX17673A to $V_{CC}$ , or leaving the pin open, enables the part to operate in PFM mode. The chosen operating mode applies to all the three regulators. The MAX17673A offers external clock synchronization. The internal oscillator of the device can be synchronized to an external clock signal applied on the MODE/SYNC pin. The external synchronization frequency must be between 0.9 x f<sub>SW\_LV</sub> and 1.1 x f<sub>SW\_LV</sub>. Where f<sub>SW\_LV</sub> is the LV buck frequency programmed by the RT resistor. The MAX17673A operates in PWM mode when synchronized to an external clock. The MAX17673A highlights a phase-locked-loop (PLL) clock generator that allows seamless on-the-fly synchronization to external clocks. The user must apply a valid clock frequency for at least " $t_{min\ svnc}$ " time: $t_{min\_sync} = 1024/f_{sw\_LV} + 90us$ Where, $f_{SW}$ $_{LV} = LV$ buck frequency in Hz. #### **PWM** Pulse width modulation (PWM) mode operation provides constant switching frequency at all load conditions, and is useful in frequency sensitive applications. In PWM mode, the inductor current is allowed to go negative, and hence remains continuous. PWM mode results in lower efficiency at light loads, compared to PFM mode. #### **PFM** Pulse frequency modulation (PFM) mode operation disables the negative inductor current and additionally skips pulses at light loads for high efficiency. In PFM mode, the inductor current is forced to a fixed peak of 820mA for HV buck and 540mA for LV bucks, every clock cycle until the output rises to the PFM skip threshold (i.e., 102.75% typ for HV buck and 102.5% typ for LV bucks) of the nominal voltage. Once the output reaches the PFM skip threshold of the nominal voltage, both the highside and low-side FETs are turned off and the devices enter hibernate operation until the load current discharges the output voltage to the PFM resume threshold (i.e., 101% typ for HV buck and 101.7% typ for LV Buck) of the nominal voltage. Most of the internal blocks are turned off in hibernate operation to save quiescent current. After the outputs fall below the PFM resume threshold of the nominal voltage, the devices come out of hibernate operation, turns on all internal blocks, and again commences the process of delivering pulses of energy to the output until it reaches the PFM skip threshold of the nominal output voltage. The advantage of the PFM mode is higher efficiency at light loads because of lower quiescent current drawn from supply. The disadvantage is that the output-voltage ripple is higher compared to PWM modes of operation and switching frequency is not constant at light loads. ### Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### **Power Good Signal (POK)** The devices offer individual power good signals (POKH, POKA, and POKB) for the three internal regulators. The POK\_ pins are open-drain output pins. The POK\_ pins must be pulled up to the desired logic level voltages externally. The power good signals are driven high when the output voltage of the regulators reach 95% (typ) of the set values after soft-start is completed. The power good signals are pulled low during the soft-start period, and under fault conditions (thermal shutdown, or any of the corresponding ENABLE inputs are held low). #### Overcurrent and Hiccup Mode The devices are provided with a robust overcurrent protection scheme that protects the devices during overload and output short-circuit conditions. A cycle-by-cycle peak current limit turns off the high-side MOSFET whenever the high-side switch current exceeds an internal limit of 2.7A (typ) for HV buck and 1.7A (typ) for LV bucks. In addition, if due to a fault condition, feedback voltage (at FBH, FBA, or FBB pins) drops to 64% of the typical feedback voltage of the regulated value any time after soft-start is complete, hiccup mode is triggered. In hiccup mode, the converters are protected by suspending switching for a hiccup timeout period of 32,768 switching cycles. Once the hiccup timeout period expires, soft-start is attempted again. Hiccup mode of operation ensures low power dissipation under output short-circuit conditions. The overcurrent and hiccup mode operation for the HV regulator and LV regulators work independent of each other. #### **Prebiased Output** When the devices start into a prebiased output, both the high-side and the low-side switches are turned off so that the converter does not sink current from the output. High-side and low-side switches do not start switching until the PWM com- parator commands the first PWM pulse, at which point switching commences. The output voltage is then smoothly ramped up to the target value in alignment with the internal reference. #### **Thermal Shutdown Protection** Thermal shutdown protection limits total power dissipation in the devices. When the junction temperature of the devices exceeds +165°C, an on-chip thermal sensor shuts down the devices, allowing the devices to cool. The thermal sensor is common to all three regulators. The thermal sensor turns the devices on again after the junction temperature cools by 20°C. All three regulator soft-start cycle resets during thermal shutdown. Carefully evaluate the total power dissipation (see the *Power Dissipation* section) to avoid unwanted triggering of the thermal shutdown during normal operation. ### **Applications Information** ### **Input Capacitor Selection** The devices offer independent input terminals for the three internal regulators. Input capacitors must be placed near each of these input terminals (INH, INA, and INB) to reduce the peak currents drawn from the input power source, and to reduce the noise and voltage ripple on the input terminals. The input capacitor RMS current requirement (I<sub>RMS</sub>) is calculated using following equation: $$I_{RMS} = I_{OUT(MAX)} \times \frac{\sqrt{(V_{IN} - V_{OUT}) \times V_{OUT}}}{V_{IN}}$$ where, $I_{OUT(MAX)}$ is the maximum load current. $I_{RMS}$ has a maximum value when the input voltage equals twice the output voltage ( $V_{IN}$ = 2 x $V_{OUT}$ ), so $I_{RMS(MAX)}$ = $I_{OUT(MAX)}/2$ . Choose an input capacitor that exhibits less than +10°C temperature rise at the RMS input current for optimal long-term reliability. Use low-ESR ceramic capacitors with ## Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators high-ripple-current capability at the input. X7R capacitors are recommended in industrial applications for their temperature stability. Calculate the input capacitance using the following equation: $$C_{IN} = \frac{I_{OUT(MAX)} \times D \times (1 - D)}{\eta \times f_{SW} \times \Delta V_{IN}}$$ where, $D = V_{OUT}/V_{IN}$ is the duty ratio of the controller f<sub>SW</sub> = Switching frequency $\Delta V_{IN}$ = Allowable input voltage ripple $\eta = efficiency$ In applications where the source is located distant from the device input, an electrolytic capacitor should be added in parallel to the ceramic capacitor to provide necessary damping for potential oscillations caused by the inductance of the longer input power path and input ceramic capacitor. #### Inductor Selection The inductors for the three regulators must be specified for operation with the MAX17673/MAX17673A. The switching frequency and output voltage determine the inductance value as follows $$L = \frac{1.5 \times V_{OUT}}{f_{SW}}$$ where $f_{SW}$ is in Hertz. Select low DC resistance (DCR) inductors close to the calculated values. The saturation current rating ( $I_{SAT}$ ) of the inductor must be above the peak current limit of the regulator. ### **Output Capacitor Selection** www.maximintegrated.com X7R ceramic output capacitors are preferred due to their stability over temperature in industrial applications. The output capacitors are typically sized to support a step load of 50% of the maximum output current in the application, so the output voltage deviation is contained to 3% of the output voltage setpoint. The minimum required output capacitance can be calculated as follows: $$C_{OUT} = \frac{|STEP \times t_{RESPONSE}|}{2 \times \Delta V_{OUT}}$$ $$t_{RESPONSE} = (\frac{0.33}{f_C} + \frac{1}{f_{SW}})$$ where, Cour is in Farad ISTEP = Load current step $t_{RESPONSE}$ = Response time of the controller $\Delta V_{OUT}$ = Allowable output voltage deviation f<sub>C</sub> = Target closed-loop crossover frequency in Hz f<sub>SW</sub> = Switching frequency in Hz Select f<sub>C</sub> to be 1/10th of the switching frequency. DC and AC bias derating characteristics of ceramic capacitors must be considered while selecting output capacitors. Derating curves are available from all major ceramic capacitor manufacturers. ### **Soft-Start Capacitor Selection** The devices implement adjustable soft-start operation for the HV regulator and fixed soft-start time for the LV regulators to reduce inrush current. A capacitor connected from the SSH pin to GND programs the soft-start time for the HV regulator. The selected output capacitance (C<sub>SEL</sub>) and the output voltage (V<sub>OUT</sub>) determine the minimum required soft-start capacitor as follows: $$C_{SS} \ge 56 \times 10^{-06} \times C_{SEL} \times V_{OUT}$$ The soft-start time ( $t_{SS}$ ) is related to the capacitor connected at SS ( $C_{SS}$ ) by the following equation: $$t_{SS} = \frac{C_{SS}}{5.55 \times 10^{-06}}$$ For example, to program a 2ms soft-start time, a 12nF capacitor should be connected from the SSH pin to GND. ### Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### Setting the Input Undervoltage Lockout Level of the HV Regulator The devices offer an adjustable input undervoltage lockout level for the HV regulator. Set the voltage at which the device turns on with a resistive voltage-divider connected from V<sub>INH</sub> to GND (<u>Figure 1</u>). Connect the center node of the divider to the ENH pin. Choose R1 to be $3.3M\Omega$ and then calculate R2 as follows: $$R2 = \frac{R1 \times 1.2}{(V_{INU} - 1.2)}$$ where, $V_{INU}$ is the voltage at which the device must turns on. Ensure that $V_{INU}$ is higher than 0.8 x $V_{OUT}$ . To reduce voltage ringing, a minimum damping resistance of $1k\Omega$ should be placed in series with the ENH pin, when driven from an external signal source. ### **Adjusting Output Voltage** The devices offer independent control of output voltages, by allowing individual sense and feedback inputs. Set the output voltage of the three regulators by using a resistive divider from the output voltages to the respective feedback (FB\_) pins (Figure 2). Use the following expressions to choose the resistive divider values. For the HV regulator: $$R_U = 2165/(C_{OUT} \times f_{SW\_HV})$$ $R_B = \frac{R_U \times 0.9}{(V_{OUT} - 0.9)}$ For LV regulators: $$R_{U} = (721.5/(f_{SW\_LV} \times C_{OUT})) - (8.7 \times V_{OUT})$$ $$R_{B} = \frac{R_{U} \times 0.75}{(V_{OUT} - 0.75)}$$ where $V_{OUT}$ is in V, $R_U$ and $R_B$ are in $k\Omega,$ $C_{OUT}$ is in $\mu F,$ $f_{SW}$ $_{HV}$ and $f_{SW}$ $_{LV}$ are in MHz. Figure 1. Setting the Input Undervoltage Lockout Level for the HV Regulator Figure 2. Setting the Output Voltage ## Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### **Power Dissipation** The power dissipation inside the chip leads to an increase in the junction temperature of the MAX17673/MAX17673A. At a given operating condition, ensure that the junction temperature of the devices do not exceed +125°C. The power loss from the IC at full load can be calculated as follows: $$P_{ICLOSS} = I^{2}_{OH} \quad [[D \times 120m] + 170m]$$ $$+f_{SW\_HV}[28.515n + [V_{INH} \times I_{OH} \times 9n]]$$ $$+60m(I^{2}_{OA} \times D_{A} + I^{2}_{OB} \times D_{B}) + 60m(I^{2}_{OA} + I^{2}_{OB})$$ $$+f_{SW\_LV}[24.41n + 4n[V_{INA} \times I_{OA} + V_{INB} \times I_{OB}]]$$ where, D, $D_A$ , and $D_B$ = Duty cycle of the HV, LVA, and LVB regulators, respectively $f_{SW\_HV}$ and $f_{SW\_LV}$ = HV buck and LV buck switching frequencies $I_{OH}$ , $I_{OA}$ , and $I_{OB}$ = Output currents of the HV buck, LVA, and LVB buck converter. For more information regarding power losses at different load current, switching frequency, output voltage, and input voltage refer to EE-sim model of the MAX17673/MAX17673A. For a typical multilayer board, the thermal performance metrics for the package are given below: $$\theta_{JA} = 29^{\circ}C/W$$ $\theta_{JC} = 2^{\circ}C/W$ The junction temperature of the device can be estimated at any given maximum ambient temperature $(T_{A(MAX)})$ from the following equation: $$T_{J(MAX)} = T_{A(MAX)} + (\theta_{JA} \times P_{ICLOSS})$$ If the application has a thermal-management system that ensures that the exposed pad of the devices are maintained at a given temperature (T<sub>EP</sub>) by using proper heat sinks, the junction temperature of the device can be estimated as: $$T_{J(MAX)} = T_{EP} + (\theta_{JC} \times P_{ICLOSS})$$ Junction temperatures greater than +125°C degrade operating lifetimes. ### **PCB Layout Guidelines** All connections carrying pulsed currents must be very short and as wide as possible. The inductance of these connections must be kept to an absolute minimum due to the high di/dt of the currents. Since inductance of a current-carrying loop is proportional to the area enclosed by the loop, if the loop area is made very small, inductance is reduced. Additionally, small-current loop areas reduce radiated EMI. A ceramic input filter capacitor should be placed close to the IN\_ pins of the IC. This eliminates as much trace inductance effects as possible and gives the IC a cleaner voltage supply. A bypass capacitor for the $V_{\rm CC}$ pin also should be placed close to the pin to reduce effects of trace impedance. When routing the circuitry around the IC, the analog small-signal ground and the power ground for switching currents must be kept separate. They should be connected together at a point where switching activity is at a minimum, typically the return terminal of the $V_{CC}$ bypass capacitor. This helps to keep the analog ground quiet. The ground plane should be kept continuous/unbroken as far as possible. No trace carrying high switching current should be placed directly over any ground plane discontinuity. PCB layout also affects the thermal performance of the design. A number of thermal vias that connect to a large ground plane should be provided under the exposed pad of the part, for efficient heat dissipation. For a sample layout that ensures first pass success, refer to the MAX17673/MAX17673A evaluation kits layout available at www.maximintegrated.com. ### **Typical Application Circuit** ### **Ordering Information** | PART | PIN-PACKAGE | PACKAGE SIZE | FUNCTIONALITY | |---------------|-------------|--------------|---------------| | MAX17673ATI+ | 28 TQFN | 5mm x 5mm | _ | | MAX17673AATI+ | 28 TQFN | 5mm x 5mm | SYNC Feature | ### Integrated 4.5V to 60V Synchronous 1.5A HV Buck and Dual 2.7V to 5.5V, 1A Buck Regulators ### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 0 | 10/18 | Initial release | _ | | 1 | 10/19 | Updated the title, and the General Description, Benefits and Features, Electrial Characteristics, Typical Operating Characteristics, Pin Configuration and Pin Description, Functional Diagram, Detailed Description, Operating Input Voltage, PFM, Power Dissipation, Typical Application Circuit section, and added MAX17673AATI+ to the Ordering Information | 1–22 | | 2 | 11/19 | Updated TOC60 and TOC61, MODE Selection and External Clock Synchronization section, and Typical Application Circuit; corrected typo | 16, 21, 26 | For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.