#### **General Description** The MAX4947/MAX4948 analog switches operate from a single +1.8V to +5.5V supply. These switches feature a low 30pF (typ) capacitance for high-speed data switching applications. The MAX4947 is a triple double-pole/double-throw (DPDT) switch, and the MAX4748 is a hex single-pole/double-throw (SPDT) switch with one control logic input. The MAX4947 has three logic inputs to control the switches in pairs. The MAX4948 has one logic input and an enable input $(\overline{\text{EN}})$ to disable the switches. The MAX4947/MAX4948 are available in small 24-pin (4mm x 4mm) TQFN and 25-bump (2.5mm x 2.5mm) chip-scale packages (UCSP $^{TM}$ ). #### **Applications** USB Signal Switching UART Signal Switching SDIO/Memory Stick Cell Phones PDAs #### **Benefits and Features** - ♦ Multiplex SDIO or Memory Stick Interfaces - ♦ Ideal for High Speed Switching Applications Low On-Resistance 4Ω (typ) Low-Capacitance Switches, 30pF (typ) - Minimize Switching Footprint through High Integration MAX4947 triple double-pole/double-throw (DPDT) switch MAX4748 hex single-pole/double-throw (SPDT) switch One control logic input Small 25-Bump UCSP™ (2.5mm x 2.5mm) or 24- - ♦ Wide Supply Capability 1.8V to 5.5V Supply Voltage Range Rail-to-Rail Signal Handling TQFN (4mm x 4mm) Ordering Information and Typical Operating Circuit appears at end of data sheet. UCSP is a trademark of Maxim Integrated Products, Inc. ### **Functional Diagram** #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>CC</sub> to GND0.3V to +6.0V | |-------------------------------------------------------| | All other pins to GND (Note 1)0.3V to VCC + 0.3V | | Continuous Current | | NO_, NC_, COM±100mA | | Peak Current NO_, NC_, COM_ | | (pulsed at 1ms, 50% Duty Cycle)±200mA | | (pulsed at 1ms, 10% Duty Cycle)±300mA | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | | 25-Bump UCSP (derate 12.2mW/°C above +70°C)976mW | | 24-Pin TQFN (derate 20.8mW/°C above +70°C)1667mW | | Operating Temperature Range | | |--------------------------------|----------------| | Junction Temperature | 150°C | | Storage Temperature Range | 65°C to +150°C | | Bump Temperature (soldering) | | | Infrared (15s) | +220°C | | Vapor Phase (60s) | +215°C | | Lead Temperature (soldering) | +300°C | | Soldering Temperature (reflow) | | | | | Note 1: Signals on CB\_, NO\_, NC\_, COM\_, $\overline{\text{EN}}$ exceeding VCC or GND are clamped by internal diodes. Limit forward-diode current to maximum current rating. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{CC} = +2.7V \text{ to } +5.5V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{CC} = +3V, T_A = +25^{\circ}\text{C}.)$ (Notes 2, 3) | PARAMETER | SYMBOL | CONDITIONS | TA | MIN | TYP | MAX | UNITS | |------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------|-----|-----|-----------------|-------| | POWER SUPPLY | | | | | | | | | Power-Supply Range | V <sub>CC</sub> | | T <sub>MIN</sub> to T <sub>MAX</sub> | 1.8 | | 5.5 | V | | | | $V_{CC} = 5.5V$ , $V_{CB} = 0V$ or $V_{CC}$ | | | | 1.0 | μΑ | | Power-Supply Current | Icc | $V_{CC} = 2.7V, V_{CB} = 1.6V \text{ or } 0.5V$ | T <sub>MIN</sub> to | | | 5 | | | | | $V_{CC} = 5.5V, V_{CB} = 1.6V \text{ or } 0.5V$ | IVIAX | | | 10 | | | ANALOG SWITCH | | | | | | | | | Analog Signal Range | V <sub>NO</sub> _, V <sub>NC</sub> _,<br>V <sub>COM</sub> _, | | T <sub>MIN</sub> to | 0 | | V <sub>CC</sub> | V | | On-Resistance (Note 4) | | V <sub>CC</sub> = 2.7V, I <sub>COM</sub> = 10mA;<br>V <sub>NC</sub> or V <sub>NO</sub> = 0 or V <sub>CC</sub> | +25°C | | 4.0 | 5.5 | Ω | | | Ron | | T <sub>MIN</sub> to T <sub>MAX</sub> | | | 6.5 | | | 0.5 | ΔR <sub>ON</sub> | V <sub>CC</sub> = 2.7V, I <sub>COM</sub> = 10mA;<br>V <sub>NO</sub> or V <sub>NC</sub> = 0 or V <sub>CC</sub> | +25°C | | 0.3 | 0.5 | Ω | | On-Resistance Match Between<br>Channels (Notes 4, 5) | | | T <sub>MIN</sub> to T <sub>MAX</sub> | | | 0.6 | | | On Desistance Flatures | R <sub>FLAT</sub> | V <sub>CC</sub> = 2.7V, I <sub>COM</sub> = 10mA;<br>V <sub>NC</sub> or V <sub>NO</sub> = 0 or V <sub>CC</sub> | +25°C | | 0.5 | 1 | | | On-Resistance Flatness (Notes 4, 6) | | | T <sub>MIN</sub> to | | | 1.2 | Ω | | NO_ or NC_ Off-Leakage<br>Current | INO_(OFF) or<br>INC_(OFF) | V <sub>CC</sub> = 3.6V; V <sub>COM</sub> = 3.6V, 0;<br>V <sub>NO</sub> or V <sub>NC</sub> = 0, 3.6V | +25°C | -3 | | +3 | | | | | | T <sub>MIN</sub> to T <sub>MAX</sub> | -10 | | +10 | nA | | | | V <sub>CC</sub> = 3.6V; V <sub>COM</sub> = 3.6V, 0; | +25°C | -6 | | +6 | | | COM_ On-Leakage Current | I <sub>NO</sub> (ON) | V <sub>NO</sub> or V <sub>NC</sub> = 3.6V, 0 or unconnected | T <sub>MIN</sub> to T <sub>MAX</sub> | -10 | | +10 | nA | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = +2.7V \text{ to } +5.5V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{CC} = +3V, T_A = +25^{\circ}\text{C}.)$ (Notes 2, 3) | PARAMETER | SYMBOL | CONDITIONS | TA | MIN | TYP | MAX | UNITS | | |----------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------|-----|-----|-----|-------|--| | | | V <sub>CC</sub> = 3.6V (MAX4948); | +25°C | -6 | | +6 | | | | COM_ Off-Leakage Current | ICOM_(OFF) | V <sub>COM</sub> = 3.3V, 0.3V;<br>V <sub>NO</sub> or V <sub>NC</sub> = 0, 3V, 3.3V | T <sub>MIN</sub> to<br>T <sub>MAX</sub> | -10 | | +10 | nA | | | DYNAMIC | | | | | | | | | | | | $V_{CC} = 2.7V; V_{NO} \text{ or } V_{NC} = 1.5V;$ | +25°C | | 400 | 800 | | | | Turn-On Time | ton | $R_L = 50\Omega;$<br>$C_L = 35pF$ , Figure 1 | T <sub>MIN</sub> to T <sub>MAX</sub> | | | 800 | ns | | | | | $V_{CC} = 2.7V; V_{NO} \text{ or } V_{NC} = 1.5V;$ | +25°C | | 300 | 800 | ns | | | Turn-Off Time | toff | $R_L = 50\Omega;$<br>$C_L = 35pF, Figure 1$ | T <sub>MIN</sub> to T <sub>MAX</sub> | | | 800 | | | | | | $V_{CC} = 2.7V; V_{NO} \text{ or } V_{NC} = 1.5V;$ | +25°C | | 100 | | | | | Break-Before-Make | tBBM | $R_L = 50\Omega$ ; $C_L = 35pF$ , Figure 2 (Note 7) | T <sub>MIN</sub> to T <sub>MAX</sub> | 2 | | | ns | | | HIGH-SPEED TIMING CHARAC | CTERISTICS (ris | sing time = 20ns) | | | | | • | | | Skew | tskew | $V_{CC}$ = 2.7V; $R_S$ = 39 $\Omega$ ; $C_L$ = 50pF, Figure 3 | T <sub>MIN</sub> to T <sub>MAX</sub> | | 0.2 | | ns | | | Charge Injection | Q | $V_{GEN} = 0$ , $R_{GEN} = 0$ , $C_L = 1$ nF , Figure 4 | +25°C | | 10 | | рС | | | -3dB Bandwidth | BW | Signal = 0dBm, $C_L = 5pF$ , $R_L = 50\Omega$ , Figure 5 | +25°C | | 300 | | MHz | | | Off-Isolation | V <sub>ISO</sub> | $C_L$ = 5pF; $R_L$ = 50 $\Omega$ ;<br>$V_{COM}$ = 1 $V_{P-P}$ , $f$ = 1MHz,<br>Figure 5 (Note 8) | +25°C | | -70 | | dB | | | Crosstalk | VCT | $C_L = 5pF$ ; $R_L = 50\Omega$ ; $f = 1MHz$ , $V_{COM} = 1V_{P-P}$ , Figure 5 (Note 9) | +25°C | | -90 | | dB | | | NC_ or NO_ Off-Capacitance | C <sub>NC_</sub> (OFF)<br>C <sub>NO_</sub> (OFF) | NC_ = NO_ = 0V, f = 1MHz<br>Figure 6 | +25°C | | 15 | | pF | | | COM_ Off-Capacitance | CCOM_(OFF) | V <sub>COM</sub> = GND, f = 1MHz<br>(MAX4948), Figure 6 | +25°C | | 25 | | pF | | | COM_ On-Capacitance | C <sub>COM</sub> (ON) | COM_ = 0V, f = 1MHz, Figure 6 | +25°C | | 30 | | pF | | | DIGITAL I/O (EN, CB_) | | | | | | | | | | Input-Logic High | VIH | | T <sub>MIN</sub> to T <sub>MAX</sub> | 1.6 | | | V | | | Input-Logic Low | VIL | | T <sub>MIN</sub> to<br>T <sub>MAX</sub> | | | 0.5 | V | | | Input Leakage Current | I <sub>CB</sub> | V <sub>CB</sub> _ = 0 or V <sub>CC</sub> | T <sub>MIN</sub> to T <sub>MAX</sub> | | | 1 | μΑ | | #### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = +2.7 \text{V to } +5.5 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{CC} = +3 \text{V}, T_A = +25 ^{\circ}\text{C}.)$ (Notes 2, 3) - Note 2: The algebraic convention is used. The most negative value is shown in the minimum column. - **Note 3**: UCSP parts are 100% tested at T<sub>A</sub> = +25°C. Limits across the full temperature range are guaranteed by correlation and design. TQFN parts are guaranteed by correlation and design at T<sub>A</sub> = --40°C. - Note 4: R<sub>ON</sub> and ΔR<sub>ON</sub> matching specifications are guaranteed by design. - **Note 5:** $\Delta R_{ON} = R_{ON(MAX)} R_{ON(MIN)}$ . - **Note 6:** Flatness is defined as the difference between the maximum and minimum value of on-resistance as measured over the specified analog signal ranges. - Note 7: Guaranteed by design, not production tested. - Note 8: Off-Isolation = 20log<sub>10</sub> [V<sub>COM\_</sub> / (V<sub>NO\_</sub> or V<sub>NC\_</sub>)], V<sub>COM\_</sub> = output, V<sub>NO\_</sub> or V<sub>NC\_</sub> = input to off switch. - Note 9: Between any two switches. ### \_Typical Operating Characteristics $(V_{CC} = 3V, T_A = +25^{\circ}C, unless otherwise noted.)$ ### Operating Characteristics (continued) $(V_{CC} = +3V, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ## **Pin Description** | | Р | IN | | NAME | FUNCTION | | |-----------------|---------------|-------|---------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MAX4947 MAX4948 | | | | | | | | TQFN | UCSP | TQFN | UCSP | | | | | 1 | D2 | 1 | D2 | NC6 | Analog Switch 6. Normally Closed Terminal 6. | | | 2 | D1 | 2 | D1 | NO5 | Analog Switch 5. Normally Open Terminal 5. | | | 3 | C1 | 3 | C1 | COM5 | Analog Switch 5. Common Terminal 5. | | | 4 | C2 | 4 | C2 | NC5 | Analog Switch 5. Normally Closed Terminal 5. | | | 5 | B1 | _ | _ | CB56 | Digital Control Input for Analog Switches 5 and 6 | | | 6, 21 | A1, C3,<br>D3 | 6, 21 | A1, C3,<br>D3 | GND | Ground | | | 7 | B2 | 7 | B2 | COM4 | Analog Switch 4. Common Terminal 4. | | | 8 | A2 | 8 | A2 | NO4 | Analog Switch 4. Normally Open Terminal 4. | | | 9 | В3 | 9 | В3 | NC4 | Analog Switch 4. Normally Closed Terminal 4. | | | 10 | A3 | 10 | А3 | NO3 | Analog Switch 3. Normally Open Terminal 3. | | | 11 | A4 | 11 | A4 | COM3 | Analog Switch 3. Common Terminal 3. | | | 12 | B4 | 12 | B4 | NC3 | Analog Switch 3. Normally Closed Terminal 3. | | | 13 | A5 | _ | _ | CB34 | Digital Control Input for Analog Switches 3 and 4 | | | 14 | B5 | _ | _ | CB12 | Digital Control Input for Analog Switches 1 and 2 | | | 15 | C4 | 15 | C4 | NC2 | Analog Switch 2. Normally Closed Terminal 2. | | | 16 | C5 | 16 | C5 | COM2 | Analog Switch 2. Common Terminal 2. | | | 17 | D5 | 17 | D5 | NO2 | Analog Switch 2. Normally Open Terminal 2. | | | 18 | D4 | 18 | D4 | NC1 | Analog Switch 1. Normally Closed Terminal 1. | | | 19 | E5 | 19 | E5 | NO1 | Analog Switch 1. Normally Open Terminal 1. | | | 20 | E4 | 20 | E4 | COM1 | Analog Switch 1. Common Terminal 2. | | | 22 | E3 | 22 | E3 | VCC | Positive Supply Voltage | | | 23 | E2 | 23 | E2 | COM6 | Analog Switch 6. Common Terminal 6. | | | 24 | E1 | 24 | E1 | NO6 | Analog Switch 6. Normally Open Terminal 6. | | | _ | _ | 5 | B1 | ĒN | Enable-Logic In. Drive $\overline{\text{EN}}$ high to set all switches into high-impedance mode. | | | _ | _ | 13 | A5 | N.C. | No Connection. Leave N.C. unconnected. | | | _ | _ | 14 | B5 | СВ | Digital Control Input for Analog Switches 1–6. Drive CB low to connect COM_ to NC_ for all six switches. Drive CB high to connect COM_ to NO_ for all six switches. CB is valid only when $\overline{\text{EN}}$ is driven low. If $\overline{\text{EN}}$ is driven high then all switches are high impedance. | | | EP | _ | EP | | EP | Exposed Pad. Connect exposed pad to ground. | | ### Pin Configurations/Truth Tables #### **Detailed Description** The MAX4947 triple DPDT and the MAX4948 hex SPDT analog switches operate from a single +1.8V to +5.5V supply. These devices are fully specified for +3V applications. The MAX4947/MAX4948 have a guaranteed $4\Omega$ (typ) onresistance and a low 30pF (typ) capacitance that makes the switch ideal for data switching applications. The MAX4947 has three logic inputs to control two switches in pairs and the MAX4948 has one logic control input and an enable input $(\overline{\text{EN}})$ to disable the switches. ### **Applications Information** #### **Digital Control Inputs** The MAX4947/MAX4948 provide a digital control logic input, CB\_. CB\_ controls the position of the switches as shown in the *Pin Configurations/Truth Tables*. Driving CB\_ rail-to-rail minimizes power consumption. The MAX4948 features an $\overline{\text{EN}}$ input to turn all switches on or off. When $\overline{\text{EN}}$ is driven high, CB is disabled, and the analog inputs enter a high-impedance state. Drive $\overline{\text{EN}}$ low to turn the switches on and enable CB. #### **Analog Signal Levels** The on-resistance of the MAX4947/MAX4948 is very low and stable as the analog input signals are swept from ground to VCC (see the *Typical Operating Characteristics*). These switches are bidirectional, allowing NO\_, NC\_, and COM\_ to be configured as either inputs or outputs. #### **Power-Supply Biasing** Power-supply bypassing improves noise margin and prevents switching noise to propagate from $V_{CC}$ supply to other components. A $0.1\mu F$ capacitor connected from V+ to GND is adequate for most applications. #### **Power-Supply Sequencing** CMOS devices require proper power-supply sequencing. Always apply VCC before the analog signals, especially if the input signal is not current limited. #### \_UCSP Applications Information For the latest application details on UCSP construction, dimensions, tape carrier information, printed circuit board techniques, bump-pad layout, and recommended reflow temperature profile, as well as the latest information on reliability testing results, go to the Maxim website at www.maxim-ic.com/ucsp for the Application Note: UCSP-A Wafer-Level Chip-Scale Package. ### **Timing Circuits/Timing Diagrams** Figure 1. Switching Time ### Timing Circuits/Timing Diagrams (continued) Figure 2. Break-Before-Make-Interval Figure 3. Input/Output Skew Timing Diagram ### Timing Circuits/Timing Diagrams (continued) Figure 4. Charge Injection Figure 5. On-Loss, Off-Isolation, and Crosstalk Figure 6. On-Loss, Off-Isolation, and Crosstalk ## Typical Operating Circuit \_\_\_\_\_Chip Information PROCESS: CMOS ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |--------------|----------------|-------------| | MAX4947ERA+* | -40°C to +85°C | 25 UCSP-25 | | MAX4947ETG+ | -40°C to +85°C | 24 TQFN-EP | | MAX4948ERA+ | -40°C to +85°C | 25 UCSP-25 | | MAX4948ETG+ | -40°C to +85°C | 24 TQFN-EP | <sup>\*</sup> Future product—contact factory for availability. EP = Exposed paddle. ### **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/package">www.maximintegrated.com/package</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE NO. | LAND<br>PATTERN NO. | |-----------------|-----------------|----------------|--------------------------------| | 25 UCSP | R252A2+1 | <u>21-0466</u> | Refer to Application Note 1891 | | 24 TQFN-EP | T2444+4 | <u>21-0139</u> | 90-0022 | <sup>+</sup> Denotes lead-free package. ### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|----------------------------------------------------------------------|------------------| | 0 | 11/06 | Initial release | _ | | 1 | 1/07 | Updated Ordering Information table | 1 | | 2 | 12/14 | Future product asterisk removed, product name updated to MAX4948ERA+ | 1, 2, 4, 12 | Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.