# **High Current IGBT Gate Drivers** ## NCV5705B, NCD5705B The NCV/NCD5705B is a high—current, high—performance stand—alone IGBT driver for high power automotive applications that include PTC heaters, traction inverters, high voltage DC–DC and other auxiliary subsystems. The device offers a cost—effective solution by eliminating external output buffer. Device's protection features include accurate Under—voltage—lockout (UVLO), desaturation protection (DESAT) and Active open—drain FAULT output. The driver also features an accurate 5.0 V output. The driver is designed to accommodate a wide voltage range of bias supplies including unipolar and even bipolar voltages. NCV5705B is available in 8—pin SOIC package. #### **Features** - High Current Output (+4/-6 A) at IGBT Miller Plateau Voltages - Low Output Impedance for Enhanced IGBT Driving - Short Propagation Delay with Accurate Matching - Direct Interface to Digital Isolator/Opto-coupler/Pulse Transformer for Isolated Drive, Logic Compatibility for Non-isolated Drive - DESAT Protection with Programmable Delay - Tight UVLO Thresholds for Bias Flexibility - Wide Bias Voltage Range - This Device is Pb-Free, Halogen-Free and RoHS Compliant - Negative Output Voltage for Enhanced IGBT Driving #### **Typical Applications** - PTC Heaters - Traction Inverters - HV DC-DC - OBC #### ON Semiconductor® www.onsemi.com SOIC-8 NB CASE 751-07 #### MARKING DIAGRAM NCx5705B = Specific Device Code x = D or V A = Assembly Location L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package #### PIN CONNECTIONS NCV5705B, NCD5705B #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 6 of this data sheet. Figure 1. Simplified Application Schematics Figure 2. Detailed Block Diagram NCV5705B Figure 3. Simplified Block Diagram NCV5705B **Table 1. PIN FUNCTION DESCRIPTION** | Pin Name | No. | I/O/x | Description | |----------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VIN | 1 | I | Input signal to control the output. In applications which require galvanic isolation, VIN is generated at the opto output, the pulse transformer secondary or the digital isolator output. VO (VOH/VOL) signal is in phase with VIN. VIN is internally clamped to GND and has a pull—down resistor of 1 M to ensure that an output is low in the absence of an input signal. A minimum pulse—width is required at VIN before VO (VOH/VOL) is activated. | | VREF | 2 | 0 | 5 V Reference generated within the driver is brought out to this pin for external bypassing and for powering low bias circuits (such as digital isolators). | | FLT | 3 | 0 | Fault open drain output (active low) that allows communication to the main controller that the driver has encountered a fault condition and has deactivated the output. Open drain allows easy setting of (inactive) high level and parallel connection of multiple fault signals. Connect to 10k pull–up resistor recommended. Truth Table is provided in the datasheet to indicate conditions under which this signal is asserted. Capable of driving optos or digital isolators when isolation is required. | | DESAT | 4 | ı | Input for detecting the desaturation of IGBT due to a fault condition. A capacitor connected to this pin allows a programmable blanking delay every ON cycle before DESAT fault is processed, thus preventing false triggering. | | VCC | 5 | х | Positive bias supply for the driver. The operating range for this pin is from UVLO to the maximum. A good quality bypassing capacitor is required from this pin to GND and should be placed close to the pins for best results. | | VO | 6 | 0 | Driver output that provides the appropriate drive voltage, source and sink current to the IGBT gate. VO is actively pulled low during start—up and under Fault conditions. | | GND | 7 | х | This pin should connect to the IGBT Emitter with a short trace. All power pin bypass capacitors should be referenced to this pin and kept at a short distance from the pin. | | VEE | 8 | х | A negative voltage with respect to GND can be applied to this pin and that will allow VO to go to a negative voltage during OFF state. A good quality bypassing capacitor is needed from VEE to GND. If a negative voltage is not applied or available, this pin must be connected to GND. | Table 2. ABSOLUTE MAXIMUM RATINGS (Note 1) | Parameter | Symbol | Minimum | Maximum | Unit | |--------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------|-----------------------|------| | Differential Power Supply | V <sub>CC</sub> - V <sub>EE</sub> (V <sub>max</sub> ) | 0 | 36 | V | | Positive Power Supply | V <sub>CC</sub> -GND | -0.3 | 22 | V | | Negative Power Supply | V <sub>EE</sub> -GND | -18 | 0.3 | V | | Gate Output High | (V <sub>O</sub> ,V <sub>OH</sub> )-GND | | V <sub>CC</sub> + 0.3 | V | | Gate Output Low | (V <sub>O</sub> ,V <sub>OL</sub> )-GND | V <sub>EE</sub> - 0.3 | | V | | Input Voltage | V <sub>IN</sub> -GND | -0.3 | 5.5 | V | | DESAT Voltage | V <sub>DESAT</sub> -GND | -0.3 | V <sub>CC</sub> + 0.3 | V | | FLT Current Sink | I-SINK | | 20 | mA | | Power Dissipation SO-8 package | PD | | 700 | mW | | Maximum Junction Temperature | TJ(max) | | 150 | °C | | Storage Temperature Range | TSTG | | -65 to 150 | °C | | ESD Capability, Human Body Model (Note 2) | ESDHBM | | 4 | kV | | ESD Capability, Machine Model (Note 2) | ESDMM | | 200 | V | | Moisture Sensitivity Level | MSL | | 1 | _ | | Lead Temperature Soldering Reflow (SMD Styles Only), Pb-Free Versions (Note 3) | TSLD | | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. - 2. This device series incorporates ESD protection and is tested by the following methods: - ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114). - ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115). - Latchup Current Maximum Rating: ≤100 mA per JÈDEC standard: JESD78, 25°C. - 3. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **Table 3. THERMAL CHARACTERISTICS** | Parameter | Symbol | Value | Unit | |----------------------------------------------|-------------------|-------|------| | Thermal Characteristics, SOIC-8 (Note 4) | R <sub>θ</sub> JA | 176 | °C/W | | Thermal Resistance, Junction-to-Air (Note 5) | | | | - 4. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. - 5. Values based on copper area of 100 mm2 (or 0.16 in2) of 1 oz copper thickness and FR4 PCB substrate. #### Table 4. OPERATING RANGES (Note 6) | Parameter | Symbol | Min | Max | Unit | |---------------------------|-------------------------------------------------------|------|-----|------| | Differential Power Supply | V <sub>CC</sub> - V <sub>EE</sub> (V <sub>max</sub> ) | | 30 | V | | Positive Power Supply | Vcc | UVLO | 20 | V | | Negative Power Supply | VEE | -15 | 0 | V | | Input Voltage | VIN | 0 | 5 | V | | Input pulse width | ton | 40 | | ns | | Ambient Temperature | TA | -40 | 125 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 6. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area. **Table 5. ELECTRICAL CHARACTERISTICS** $V_{CC} = 15 \text{ V}$ , $V_{EE} = 0 \text{ V}$ , Kelvin GND connected to $V_{EE}$ . For typical values $T_A = 25^{\circ}C$ , for min/max values, $T_A$ is the operating ambient temperature range that applies, unless otherwise noted. | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------|----------------------|---------------------------------|----------| | LOGIC INPUT AND OUTPUT | | | | | | | | Input Threshold Voltages High-state (Logic 1) Required Low-state (Logic 0) Required No state change | Pulse–Width = 150 ns, V <sub>EN</sub> = 5 V<br>Voltage applied to get output to go low<br>Voltage applied to get output to go high<br>Voltage applied without change in output state | VIN-H1<br>VIN-L1<br>VIN-NC | 4.3<br>1.2 | | 0.75<br>3.7 | V | | Input Current<br>High-state<br>Low-state | V <sub>IN-H</sub> = 4.5 V<br>V <sub>IN-L</sub> = 0.5 V | IIN-H<br>IIN-L | | | 10<br>1 | A | | Input Pulse—Width<br>No Response at the Output<br>Guaranteed Response at the<br>Output | Voltage thresholds consistent with input specs | ton-min1<br>ton-min2 | 30 | | 10 | ns | | Threshold Voltage<br>Low State<br>High State | (İ.sınk = 15 mA)<br>External pull-up | VFLT-L<br>VFLT-H | | 0.5 | 1.0<br>V <sub>CC</sub> +<br>0.3 | V | | DRIVE OUTPUT | • | | | | .1 | <u>.</u> | | Output Low State | I <sub>sink</sub> = 200 mA, T <sub>A</sub> = 25°C<br>I <sub>sink</sub> = 200 mA, T <sub>A</sub> = -40°C to 125°C<br>I <sub>sink</sub> = 1.0 A, T <sub>A</sub> = 25°C | VOL1<br>VOL2<br>VOL3 | | 0.1<br>0.2<br>0.8 | 0.2<br>0.5<br>1.2 | V | | Output High State | $I_{SIC}$ = 200 mA, $T_A$ = 25°C<br>$I_{SIC}$ = 200 mA, $T_A$ = -40°C to 125°C<br>$I_{SIC}$ = 1.0 A, $T_A$ = 25°C | VOH1<br>VOH2<br>VOH3 | 14.5<br>14.2<br>13.8 | 14.8<br>14.7<br>14.1 | | V | | Peak Driver Current, Sink<br>(Note 7) | $R_G = 0.1$ , $V_{CC} = 15$ V, $V_{EE} = -8$ V $V_O = 13$ V $V_O = 9$ V (near Miller Plateau) | IPK-snk1<br>IPK-snk2 | | 6.8<br>6.1 | | A | | Peak Driver Current, Source (Note 7) | $R_G = 0.1$ , $V_{CC} = 15$ V, $V_{EE} = -8$ V $V_O = -5$ V $V_O = 9$ V (near Miller Plateau) | IPK-src1<br>IPK-src2 | | 7.8<br>4.0 | | А | | DYNAMIC CHARACTERISTICS | 3 | • | • | • | | • | | Turn-on Delay<br>(see timing diagram) | Negative input pulse width = 10 s | tpd-on | 45 | 59 | 75 | ns | | Turn-off Delay<br>(see timing diagram) | Positive input pulse width = 10 s | tpd-off | 45 | 54 | 75 | ns | | Propagation Delay Distortion (=tpd-on- tpd-off) | For input or output pulse width $>$ 150 ns, $T_A = 25^{\circ}C$ $T_A = -40^{\circ}C$ to 125°C | tdistort1<br>tdistort2 | -5<br>-25 | 5 | 15<br>25 | ns | | Prop Delay Distortion between Parts (Note 7) | | tdistort -tot | -30 | 0 | 30 | ns | | Rise Time (Note 7) (see timing diagram) | C <sub>load</sub> = 1.0 nF | trise | | 9.2 | | ns | | Fall Time (Note 7) (see timing diagram) | C <sub>load</sub> = 1.0 nF | tfall | | 7.9 | | ns | | Delay from FLT under UVLO/<br>TSD to VO/VOL | | td1-OUT | 10 | 12 | 15 | μs | | Delay from DESAT to VO/<br>VOL (Note 7) | | td2-OUT | | 220 | | ns | | Delay from UVLO/TSD to FLT (Note 7) | | td3-FLT | | 7.3 | | μs | **Table 5. ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 15 V, $V_{EE}$ = 0 V, Kelvin GND connected to $V_{EE}$ . For typical values $T_A$ = 25°C, for min/max values, $T_A$ is the operating ambient temperature range that applies, unless otherwise noted. | | • | | - | | | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------|-------|------|------| | | | | | | - | | | VDESAT<br>-THR | 6.0 | 6.35 | 7.0 | V | | | IDESAT<br>-CHG | 0.20 | 0.24 | 0.28 | mA | | | IDESAT<br>-DIS | | 30 | | mA | | | • | | • | • | | | | VUVLO<br>-OUT-ON | 7.5 | 8.0 | 8.5 | V | | | VUVLO<br>-OUT-OFF | 6.5 | 7.0 | 7.5 | V | | | Vuvlo<br>-HYST | 0.45 | 1.0 | 1.2 | V | | | | | | | | | I <sub>REF</sub> = 10 mA | VREF | 4.85 | 5.00 | 5.15 | V | | | IREF | | | 20 | mA | | | CVREF | 100 | | | nF | | | | | | | | | V <sub>CC</sub> = 15 V | ICC-SB | | 0.9 | 1.5 | mA | | Standby (No load on output, FLT, VREF) | | | | | | | V <sub>EE</sub> = -10 V | IEE-SB | -0.2 | -0.14 | | mA | | Standby (No load on output, FLT, VREF) | | | | | | | | <u>I</u> | I | | | I | | | Tsp | | 188 | | °C | | | Тѕн | | 33 | | °C | | | V <sub>CC</sub> = 15 V Standby (No load on output, FLT, VREF) $V_{EE} = -10 \text{ V}$ Standby (No load on output, FLT, VREF) | THR IDESAT | THR | O | O.20 | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 7. Values based on design and/or characterization. ## ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |--------------|-----------|-----------------------| | NCD5705BDR2G | SOIC-8 | 2500 / Topo & Book | | NCV5705BDR2G | (Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### APPLICATIONS AND OPERATING INFORMATION This section lists the details about key features and operating guidelines for the NCV5705B. #### **High Drive Current Capability** The NCV5705B driver is equipped with many features which facilitate a superior performance IGBT driving circuit. Foremost amongst these features is the high drive current capability. The drive current of an IGBT driver is a function of the differential voltage on the output pin (VCC-VOH/VO for source current, VOL/VO-VEE for sink current) as shown in Figure 4. Figure 4 also indicates that for a given VOH/VOL value, the drive current can be increased by using higher VCC/VEE power supply). The drive current tends to drop off as the output voltage goes up (for turn—on event) or goes down (for turn—off event). As explained in many IGBT application notes, the most critical phase of IGBT switching event is the Miller plateau region where the gate voltage remains constant at a voltage (typically in 9-11 V range depending on IGBT design and the collector current), but the gate drive current is used to charge/discharge the Miller capacitance (C<sub>GC</sub>). By providing a high drive current in this region, a gate driver can significantly reduce the duration of the phase and help reducing the switching losses. The NCV5705B addresses this requirement by providing and specifying a high drive current in the Miller plateau region. Most other gate driver ICs merely specify peak current at the start of switching – which may be a high number, but not very relevant to the application requirement. It must be remembered that other considerations such as EMI, diode reverse recovery performance, etc., may lead to a system level decision to trade off the faster switching speed against low EMI and reverse recovery. However, the use of NCV5705B does not preclude this trade-off as the user can always tune the drive current by employing external series gate resistor. Important thing to remember is that by providing a high internal drive current capability, the NCV5705B facilitates a wide range of gate resistors. Another value of the high current at the Miller plateau is that the initial switching transition phase is shorter and more controlled. Finally, the high gate driver current (which is facilitated by low impedance internal FETs), ensures that even at high switching frequencies, the power dissipation from the drive circuit is primarily in the external series resistor and more easily manageable. Experimental results have shown that the high current drive results in reduced turn—on energy (EON) for the IGBT switching. Figure 4. Output Current vs. Output Voltage Drop When driving larger IGBTs for higher current applications, the drive current requirement is higher, hence lower $R_G$ is used. Larger IGBTs typically have high input capacitance. On the other hand, if the NCV5705B is used to drive smaller IGBT (lower input capacitance), the drive current requirement is lower and a higher $R_G$ is used. Thus, for most typical applications, the driver load RC time constant remains fairly constant. Caution must be exercised when using the NCV5705B with a very low load RC time constant. Such a load may trigger internal protection circuitry within the driver and disable the device. Figure 4 shows the recommended minimum gate resistance as a function of IGBT gate capacitance and gate drive trace inductance. Figure 5. Recommended Minimum Gate Resistance as a Function of IGBT Gate Capacitance #### **Gate Voltage Range** The negative drive voltage for gate (with respect to GND, or Emitter of the IGBT) is a robust way to ensure that the gate voltage does not rise above the threshold voltage due to the Miller effect. In systems where the negative power supply is available, the VEE option offered by NCV5705B allows not only a robust operation, but also a higher drive current for turn—off transition. Adequate bypassing between VEE pin and GND pin is essential if this option is used. The V<sub>CC</sub> range for the NCV5705B is quite wide and allows the user the flexibility to optimize the performance or use available power supplies for convenience. #### **Under Voltage Lock Out (UVLO)** This feature ensures reliable switching of the IGBT connected to the driver output. At the start of the driver's operation when $V_{CC}$ is applied to the driver, the output remains turned—off. This is regardless of the signals on $V_{IN}$ until the $V_{CC}$ reaches the UVLO Output Enabled $(V_{UVLO-OUT-ON})$ level. After the $V_{CC}$ rises above the $V_{UVLO-OUT-ON}$ level, the driver is in normal operation. The state of the output is controlled by signal at $V_{IN}$ . #### If the V<sub>CC</sub> falls below the UVLO Output Disabled (VUVLO-OUT-OFF) level during the normal operation of the driver, the Fault output is activated and the output is shut—down (after a delay) and remains in this state. The driver output does not start to react to the input signal on VIN until the VCC rises above the VUVLO-OUT-ON again. The waveform showing the UVLO behavior of the driver is in Figure 6. A UVLO event ( $V_{CC}$ voltage going below $V_{UVLO-OUT}$ -OFF) also triggers activation of FLT output after a delay of td3-FLT. This indicates to the controller that the driver has encountered an issue and corrective action needs to be taken. However, a nominal delay td1-OUT = 12 $\mu$ s is introduced between the initiation of the FLT output and actual turning off of the output. This delay provides adequate time for the controller to initiate a more orderly/sequenced shutdown. In case the controller fails to do so, the driver output shutdown ensures IGBT protection after $t_{d1-OUT}$ . Figure 6. UVLO Function and Limits Figure 7. Timing Waveforms (Other Drivers) Figure 8. NCV5705B Timing Waveforms #### **Timing Delays and Impact on System Performance** The gate driver is ideally required to transmit the input signal pulse to its output without any delay or distortion. In the context of a high-power system where IGBTs are typically used, relatively low switching frequency (in tens of kHz) means that the delay through the driver itself may not be as significant, but the matching of the delay between different drivers in the same system as well as between different edges has significant importance. With reference to Figure 7, two input waveforms are shown. They are typical complementary inputs for high-side (HS) and low-side (LS) of a half-bridge switching configuration. The dead-time between the two inputs ensures safe transition between the two switches. However, once these inputs are through the driver, there is potential for the actual gate voltages for HS and LS to be quite different from the intended input waveforms as shown in Figure 8. The end result could be a loss of the intended dead-time and/or pulse-width distortion. The pulse-width distortion can create an imbalance that needs to be corrected, while the loss of dead-time can eventually lead to cross-conduction of the switches and additional power losses or damage to the system. #### **Desaturation Protection (DESAT)** This feature monitors the collector—emitter voltage of the IGBT in the turned—on state. When the IGBT is fully turned on, it operates in a saturation region. Its collector—emitter voltage (called saturation voltage) is usually low, well below 3 V for most modern IGBTs. It could indicate an overcurrent or similar stress event on the IGBT if the collector—emitter voltage rises above the saturation voltage, after the IGBT is fully turned on. Therefore the DESAT protection circuit compares the collector—emitter voltage with a voltage level VDESAT—THR to check if the IGBT didn't leave the saturation region. It will activate FLT output and shut down driver output (thus turn—off the IGBT), if the saturation voltage rises above the VDESAT—THR. This protection works on every turn—on phase of the IGBT switching period. At the beginning of turning—on of the IGBT, the collector—emitter voltage is much higher than the saturation voltage level which is present after the IGBT is fully turned on. It takes almost 1 µs between the start of the IGBT turn—on and the moment when the collector—emitter voltage falls to the saturation level. Therefore the comparison is delayed by a configurable time period (blanking time) to prevent false triggering of DESAT protection before the IGBT collector—emitter voltage falls below the saturation level. Blanking time is set by the value of the capacitor CBLANK. The exact principle of operation of DESAT protection is described with reference to Figure 9. At the turned—off output state of the driver, the DESAT pin is shorted to ground via the discharging transistor (Q<sub>DIS</sub>). Therefore, the inverting input holds the comparator output at low level. At the turned—on output state of the driver, the current IDESAT—CHG from current source starts to flow to the blanking capacitor CBLANK, connected to DESAT pin. Appropriate value of this capacitor has to be selected to ensure that the DESAT pin voltage does not rise above the threshold level $V_{DESAT-THR}$ before the IGBT fully turns on. The blanking time is given by following expression. According to this expression, a 47 pF CBLANK will provide a blanking time of (47p \*6.5/0.25m =) 1.22 s. $$t_{BLANK} = C_{BLANK} \times \frac{V_{DESAT-THR}}{I_{DESAT-CHG}}$$ (eq. 1) After the IGBT is fully turned—on, the IDESAT—CHG flows through the DESAT pin to the series resistor RS—DESAT and through the high voltage diode and then through the collector and IGBT to the emitter. Care must be taken to select the resistor RS—DESAT value so that the sum of the saturation voltage, drop on the HV diode and drop on the RS—DESAT caused by current IDESAT—CHG flowing from DESAT source current is smaller than the DESAT threshold voltage. Following expression can be used: $$\begin{split} &V_{DESAT-THR} > & \text{(eq. 2)} \\ &R_{S-DESAT} \times I_{DESAT-CHG} + V_{F\_HV\_diode} + V_{CESAT\_IGBT} \end{split}$$ Important part for DESAT protection to work properly is the high voltage diode. It must be rated for at least same voltage as the low side IGBT. The safety margin is application dependent. The typical waveforms for IGBT overcurrent condition are outlined in Figure 10. Figure 9. Desaturation Protection Schematic Figure 10. Desaturation Protection Waveforms #### **Input Signal** Figure 11. Opto-coupler or Pulse Transformer At Input The input signal controls the gate driver output. Figure 11 shows the typical connection diagrams for isolated applications where the input is coming through an opto—coupler or a pulse transformer. The relationship between gate driver input signal from a pulse transformer (Figure 12) or opto—coupler (Figure 13) and the output is defined by many time and voltage values. The time values include output turn—on and turn—off delays ( $t_{pd-on}$ and $t_{pd-off}$ ), output rise and fall times ( $t_{rise}$ and $t_{fall}$ ) and minimum input pulse—width (ton—min). Note that the delay times are defined from 50% of input transition to first 10% of the output transition to eliminate the load dependency. The input voltage parameters include input high (VIN—H1) and low (V<sub>IN</sub>—L1) thresholds as well as the input range for which no output change is initiated (VIN—NC). Figure 12. Input and Output Signal Parameters for Pulse Transformer Figure 13. Input and Output Signal Parameters for Opto-coupler #### **Use of VREF Pin** The NCV5705B provides an additional 5.0 V output (VREF) that can serve multiple functions. This output is capable of sourcing up to 10 mA current for functions such as opto—coupler interface or external comparator interface. The VREF pin should be bypassed with at least a 100 nF capacitor (higher the better) irrespective of whether it is being utilized for external functionality or not. VREF is highly stable over temperature and line/load variations #### **Fault Output Pin** This pin provides the feedback to the controller about the driver operation. The situations in which the signal becomes active(low value) are summarized in the Table 6. **Table 6. FLT LOGIC TRUTH TABLE** | VIN | UVLO | DESAT | Internal TSD | VOUT | FLT | Notes | |-----|----------|-------|--------------|------|------------|-----------------------------------------------------------------------------------------------------------------------------| | L | Inactive | L | L | L | Open drain | Normal operation - Output Low | | Н | Inactive | L | L | Н | Open drain | Normal operation - Output High | | Х | Active | Х | L | L | L | UVLO activated - FLT Low (t <sub>d3</sub> -FLT), Output Low (t <sub>d3</sub> -FLT + t <sub>d1</sub> -OUT) | | L | Inactive | Н | L | L | L | DESAT activated (only when $V_{\text{IN}}$ is low) – Output Low $(t_{\text{d2\_OUT}})$ , FLT Low | | Х | Inactive | Х | Н | L | L | Internal Thermal Shutdown $-$ FLT Low (t <sub>d3</sub> -FLT ), Out-put Low (t <sub>d3</sub> -FLT $^+$ t <sub>d1</sub> -OUT) | #### **Thermal Shutdown** The NCV5705B also offers thermal shutdown function that is primarily meant to self—protect the driver in the event that the internal temperature gets excessive. Once the temperature crosses the $T_{SD}$ threshold, the FLT output is activated after a delay of $t_{d3\text{-FLT}}$ . After a delay of $t_{d1\text{-OUT}}$ (12 $\mu$ s), the output is pulled low and many of the internal circuits are turned off. The 12 $\mu$ s delay is meant to allow the controller to perform an orderly shutdown sequence as appropriate. Once the temperature goes below the second threshold, the part becomes active again. SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIN | IETERS | INC | HES | | |-----|----------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | C | 1.35 | 1.75 | 0.053 | 0.069 | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | G | 1.27 BSC | | 0.050 BSC | | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | 7 | 0.19 | 0.25 | 0.007 | 0.010 | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | М | 0 ° | 8 ° | 0 ° | 8 ° | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | S | 5.80 | 6.20 | 0.228 | 0.244 | | #### **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | | | ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. #### SOIC-8 NB CASE 751-07 ISSUE AK ### DATE 16 FEB 2011 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. PINS 2 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 STYLE 7: PIN 1. IMPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 | 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE 2. SOURCE | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND | PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 | PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE 2. SOURCE | | PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND | PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2 | PIN 1. SOURCE<br>2. SOURCE | | 6. BIAS 2<br>7. INPUT<br>8. GROUND | 5. DRAIN 2<br>6. DRAIN 2<br>7. DRAIN 1<br>8. DRAIN 1 | 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN | | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 8. CATHODE 9. COMMON CATHODE/VCC 9. COMMON CATHODE/VCC 1. I/O LINE 1 2. COMMON CATHODE/VCC 1. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 5 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. COMMON ANODE/GND 8. I/O LINE 5 8. COMMON ANODE/GND 8. SOURCE 9. I/O LINE 5 8. COMMON ANODE/GND 8. VILLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILLIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC 8. VCC 8. VCC 8. VCC 8. VCC 8. SOURCE 2 4. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 | PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 8. N-DRAIN 7. CATHODE, COMMON 8. N-DRAIN 8. CATHODE, COMMON CATHODE 9IN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 4. GATE 2 5. DRAIN 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 8. COMMON CATHODE/VCC 1. COMMON CATHODE/VCC 1. COMMON CATHODE/VCC 1. (/O LINE 1 2. COMMON CATHODE/VCC 1. (/O LINE 3 5. COMMON ANODE/GND 6. (/O LINE 4 7. (/O LINE 5 8. COMMON ANODE/GND 8. LINE 2 OUT 9. COMMON ANODE/GND 8. LINE 1 OUT STYLE 26: PIN 1. GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 27: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 28: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. LINE 1 OUT STYLE 29: PIN 1. ILIMIT 9. COMMON ANODE/GND 9. LINE 2 OUT COMMON ANODE/GND 9. LINE 2 OUT 9. COMMON ANODE/GND 9. COMM | | DOCUMENT NUMBER: | 98ASB42564B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|---------------------------------------------------------------------------------------------|--|-------------|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | | ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative