### **General Description** The MAX8588 power-management IC is optimized for devices using Intel X-Scale™ microprocessors, including smartphones, PDAs, internet appliances, and other portable devices requiring substantial computing and multimedia capability at low power. The IC integrates seven high-performance, low-operatingcurrent power supplies along with supervisory and management functions. Included are three step-down DC-DC outputs, three linear regulators, and a seventh always-on output. DC-DC converters power I/O, memory, and the CPU core. The I/O supply can be preset to 3.3V or adjusted to other values. The DRAM supply is preset for 3.3V or 2.5V, or it can be adjusted with external resistors. The CPU core supply is serial programmed for dynamic voltage management and can supply up to 0.5A. Linear-regulated outputs are provided for SRAM, PLL, and USIM supplies. To minimize guiescent current, critical power supplies have bypass "sleep" LDOs that can be activated when output current is very low. Other functions include separate on/off control for all DC-DC converters, low-battery and dead-battery detection, a reset and power-OK output, a backup-battery input, and a two-wire serial interface. All DC-DC outputs use fast, 1MHz PWM switching and small external components. They operate with fixed-frequency PWM control and automatically switch from PWM to skip-mode operation at light loads to reduce operating current and extend battery life. The core output can be forced into PWM mode at all loads to minimize noise. A 2.6V to 5.5V input voltage range allows 1-cell lithium-ion (Li+), 3-cell NiMH, or a regulated 5V input. The MAX8588 is available in a tiny 6mm x 6mm, 48-pin thin QFN package. ### **Applications** PDA. Palmtop, and Wireless Handhelds Third-Generation Smart Cell Phones Internet Appliances and Web-Books ### Features - ♦ Six Regulators in One Package Step-Down DC-DC for I/O at 1.3A Step-Down DC-DC for Memory at 0.9A Step-Down Serial-Programmed DC-DC for CORE Up to 0.5A - Three LDO Outputs for SRAM, PLL, and USIM Always-On Output for VCC BATT - **♦ Low Operating Current** 60µA in Sleep Mode (Sleep LDOs On) 130µA with DC-DCs On (Core Off) 200µA All Regulators On, No Load **5µA Shutdown Current** - **♦ Optimized for X-Scale Processors** - ♦ Backup-Battery Input - ♦ 1MHz PWM Switching Allows Small External Components - ♦ Tiny 6mm x 6mm, 48-Pin Thin QFN Package ### **Ordering Information** | | PART | TEMP RANGE | PIN-PACKAGE | |---|------------|----------------|-------------------------| | П | MAX8588ETM | -40°C to +85°C | 48 Thin QFN (6mm x 6mm) | Pin Configuration appears at end of data sheet. ## Simplified Diagram X-Scale is a trademark of Intel Corp. MIXIM Maxim Integrated Products 1 ### **ABSOLUTE MAXIMUM RATINGS** | IN, IN45, IN6, MR, LBO, DBO, F | RSO, POK, SCL, SDA,<br>M3 to GND0.3V to +6V | |--------------------------------|---------------------------------------------| | REF, CC_, ON_, FB_, DBI, LBI, | | | MR to GND | 0.3V to (V <sub>IN</sub> + 0.3V) | | PV1, PV2, PV3, SLPIN to IN | 0.3V to +0.3V | | V4, V5 to GND | 0.3V to $(V_{IN45} + 0.3V)$ | | V6 to GND | 0.3V to (V <sub>IN6</sub> + 0.3V) | | PV1 to PG1 | 0.3V to +6.0V | | PV2 to PG2 | 0.3V to +6.0V | | PV3 to PG3 | 0.3V to +6.0V | | LX1 Continuous Current | 1.30A to +1.30A | | | | | 0.9A to +0.9A | |------------------| | 0.5A to + 0.5A | | 0.3V to +0.3V | | Continuous | | | | | | 2105mW | | 0°C to +85°C | | +150°C | | °C to +150°C | | +300°C | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** $(V_{IN} = 3.6V, V_{BKBT} = 3.0V, V_{LBI} = 1.1V, V_{DBI} = 1.35V,$ circuit of Figure 5, $T_A = 0^{\circ}C$ to +85°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) | PARAMETER | | CONDITIONS | MIN | TYP | MAX | UNITS | | |--------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------|--------|------|--------|-------|--| | PV1, PV2, PV3, SLPIN, IN Supply<br>Voltage Range | PV1, PV2, PV3, IN, and SLPIN must connect together externally | | 2.6 | | 5.5 | ٧ | | | IN45, IN6 Supply Voltage Range | | | 2.4 | | 5.5 | V | | | IN Undervoltage-Lockout (UVLO) | V <sub>IN</sub> rising | | 2.25 | 2.40 | 2.55 | V | | | Threshold | V <sub>IN</sub> falling | | 2.200 | 2.35 | 2.525 | V | | | | | Only V7 on, $V_{IN} = 3.0V$ | | 32 | | | | | Ocionard Comment | No load (I <sub>PV1</sub> + I <sub>PV2</sub> + I <sub>PV3</sub> + I <sub>IN</sub> + | REG1 and REG2 on in switch mode, REG3 off | | 130 | | μΑ | | | Quiescent Current | ISLPIN + IIN45 +<br>IIN6) | REG1 and REG2 on in sleep mode, REG3 off | | 60 | | | | | | | All REGs on | | 225 | | | | | DVDT Input Current | ON1 = 0 | | | 4 | | | | | BKBT Input Current | ON1 = IN | | | 0.8 | | μA | | | REF Output Voltage | 0 to 10µA load | | 1.2375 | 1.25 | 1.2625 | V | | | SYNCHRONOUS-BUCK PWM REG | | | | | | | | | REG1 Voltage Accuracy | FB1 = GND, 3.6V ≤ | $V_{PV1} \le 5.5V$ , load = 0 to 1300mA | 3.25 | 3.3 | 3.35 | V | | | FB1 Voltage Accuracy | FB1 used with external resistors, 3.6V ≤ V <sub>PV1</sub> ≤ 5.5V, load = 0 to 1300mA | | 1.231 | 1.25 | 1.269 | V | | | FB1 Input Current | FB1 used with external resistors | | | | 100 | nA | | | Error-Amplifier Transconductance | Referred to FB | | | 87 | | μS | | | Drangut Voltage (Note 1) | Load = 800mA | | | 180 | 280 | mV | | | Dropout Voltage (Note 1) | Load = 1300mA | | | 293 | 450 | 1110 | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = 3.6V, V_{BKBT} = 3.0V, V_{LBI} = 1.1V, V_{DBI} = 1.35V$ , circuit of Figure 5, $T_A = 0^{\circ}C$ to +85°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) | PARAMETER | COND | ITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------|-------|--------|-------|-------| | a Observation Desistants | $I_{LX1} = -180 \text{mA}$ | | | 0.18 | 0.3 | | | p-Channel On-Resistance | $I_{LX1} = -180 \text{mA}, V_{PV1} = 2.6 \text{V}$ | | 0.21 | 0.35 | Ω | | | | $I_{LX1} = 180 \text{mA}$ | | | 0.13 | 0.225 | | | n-Channel On-Resistance | $I_{LX1} = 180 \text{mA}, V_{PV1} = 2.6 \text{V}$ | | | 0.15 | 0.25 | Ω | | Current-Sense Transresistance | | | | 0.5 | | V/A | | p-Channel Current-Limit Threshold | | | -1.55 | -1.80 | -2.10 | А | | PWM Skip-Mode Transition Load<br>Current | Decreasing load current (No | Decreasing load current (Note 2) | | 30 | | mA | | OUT1 Maximum Output Current | 2.6V ≤ V <sub>PV1</sub> ≤ 5.5V (Note 3) | | 1.3 | | | А | | LX1 Leakage Current | V <sub>PV1</sub> = 5.5V, LX1 = GND or PV1, V <sub>ON1</sub> = 0V | | -20 | +0.1 | +20 | μΑ | | SYNCHRONOUS-BUCK PWM REG | 2 | | | | | | | DECOMPLETE A CONTROL | $FB2 = GND, 3.6V \le V_{PV2} \le 5.5V, load = 0 to 900mA$ | | 2.463 | 2.5 | 2.537 | V | | REG2 Voltage Accuracy | FB2 = IN, $3.6V \le V_{PV2} \le 5.5V$ , load = 0 to 900mA | | 3.25 | 3.3 | 3.35 | V | | FB2 Voltage Accuracy | FB2 used with external resistors, 3.6V ≤ V <sub>PV2</sub> ≤ 5.5V, load = 0 to 900mA | | 1.231 | 1.25 | 1.269 | V | | FB2 Input Current | FB2 used with external resist | ors, V <sub>FB2</sub> = 1.25V | | | 100 | nA | | Error-Amplifier Transconductance | Referred to FB | | | 87 | | μS | | Dropout Voltage | Load = 900mA (Note 1) | | | 243 | 380 | mV | | p-Channel On-Resistance | $I_{LX2} = -180 \text{mA}$ | | | 0.225 | 0.375 | Ω | | p-Chainer On-Nesistance | $I_{LX2} = -180 \text{mA}, V_{PV2} = 2.6 \text{V}$ | | | 0.26 | 0.425 | 52 | | n-Channel On-Resistance | $I_{LX2} = 180 \text{mA}$ | | | 0.15 | 0.25 | Ω | | Ti-Chaille Off-Resistance | $I_{LX2} = 180 \text{mA}, V_{PV2} = 2.6 \text{V}$ | | | 0.17 | 0.275 | 52 | | Current-Sense Transresistance | | | | 0.7 | | V/A | | p-Channel Current-Limit Threshold | | | -1.10 | -1.275 | -1.50 | Α | | PWM Skip-Mode Transition Load<br>Current | Decreasing load current (No | Decreasing load current (Note 2) | | 30 | | mA | | OUT2 Maximum Output Current | 2.6V ≤ V <sub>PV2</sub> ≤ 5.5V (Note 3) | | 0.9 | | | А | | LX2 Leakage Current | V <sub>PV2</sub> = 5.5V, LX2 = GND or PV2, V <sub>ON2</sub> = 0V | | -10 | +0.1 | +10 | μΑ | | SYNCHRONOUS-BUCK PWM REG | | | • | | | • | | REG3 Voltage Accuracy | REG3 from 0.7V to 1.475V,<br>2.6V ≤ V <sub>PV3</sub> ≤ 5.5V | 11030 - 0105000 | | | +1.5 | % | | Error-Amplifier Transconductance | | | | 68 | | μS | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = 3.6V, V_{BKBT} = 3.0V, V_{LBI} = 1.1V, V_{DBI} = 1.35V,$ circuit of Figure 5, **T<sub>A</sub> = 0°C to +85°C**, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|------------------------------------------------------------------|-------|-------------------|-------|-------------------| | p-Channel On-Resistance | $I_{LX3} = -180 \text{mA}$ | | 0.225 | 0.375 | Ω | | p-Chaillei On-nesistance | $I_{LX2} = -180 \text{mA}, V_{PV3} = 2.6 \text{V}$ | | 0.26 | 0.425 | 52 | | n-Channel On-Resistance | $I_{LX3} = 180mA$ | | 0.15 | 0.25 | Ω | | III-Citatillei Oti-nesistatice | $I_{LX3} = 180 \text{mA}, V_{PV3} = 2.6 \text{V}$ | | 0.17 | 0.275 | 52 | | Current-Sense Transresistance | | | 1.1 | | V/A | | p-Channel Current-Limit Threshold | | -0.60 | -0.7 | -0.85 | А | | PWM Skip-Mode Transition Load<br>Current | Decreasing load current (Note 2) | | 30 | | mA | | OUT3 Maximum Output Current | 2.6V ≤ V <sub>PV3</sub> ≤ 5.5V (Note 3) | 0.5 | | | А | | LX3 Leakage Current | V <sub>PV3</sub> = 5.5V, LX3 = GND or PV2, V <sub>ON3</sub> = 0V | -10 | +0.1 | +10 | μΑ | | LDOS V4, V5, V6, V1 SLEEP, V2 SL | EEP, AND V7 OUTPUT | • | | | • | | V4, V5, V6, V1 SLEEP, V2 SLEEP<br>Output Current | | 35 | | | mA | | V7 Output Current | | 30 | | | mA | | REG4 Output Voltage | Load = 0.1mA to 35mA | 1.261 | 1.3 | 1.339 | V | | REG4 Noise | With 1µF C <sub>OUT</sub> and 0.01µF C <sub>BYP</sub> | | 15 | | μV <sub>RMS</sub> | | REG5 Output Voltage | Load = 0.1mA to 35mA | 1.067 | 1.1 | 1.133 | V | | IN45, IN6 Input Voltage Range | | 2.4 | | 5.5 | V | | | 0V setting (either ON6 low or serial programmed) | | 0 | | | | REG6 Output Voltage (POR Default | 1.8V setting, load = 0.1mA to 35mA | 1.746 | 1.8 | 1.854 | \ \ \ | | to 0V, Set by Serial Input) | 2.5V setting, load = 0.1mA to 35mA | 2.425 | 2.5 | 2.575 | | | | 3.0V setting, load = 0.1mA to 35mA | 2.91 | 3.0 | 3.09 | | | V7 Output Voltage | V1 on and in regulation | | V <sub>V1</sub> | | V | | V7 Output Voltage | V1 off | | V <sub>BKBT</sub> | | V | | V1 and V2 SLEEP Output Voltage Accuracy | Set to same output voltage as REG1 and REG2 | -3.0 | | +3.0 | % | | V1 and V2 SLEEP Dropout Voltage | Load = 20mA | | 75 | 150 | mV | | V6 Dropout Voltage | 3V mode, load = 30mA, 2.5V mode, load = 30mA | | 110 | 200 | mV | | V7 Switch Voltage Drop | Load = 20mA, V <sub>BKBT</sub> = V <sub>V1</sub> = 3.0V | | 100 | 200 | mV | | V4, V5, V6 Output Current Limit | | 40 | 90 | | mA | | BKBT Leakage | | | | 1 | μΑ | | OSCILLATOR | | | | | | | PWM Switching Frequency | | 0.93 | 1 | 1.07 | MHz | | SUPERVISORY/MANAGEMENT FU | NCTIONS | | | | | | POK Trip Threshold (Note 4) | Rising | 92 | 94.75 | 97 | 0/ | | | Falling | 88.5 | 90.5 | 92.5 | % | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = 3.6V, V_{BKBT} = 3.0V, V_{LBI} = 1.1V, V_{DBI} = 1.35V$ , circuit of Figure 5, $T_A = 0^{\circ}C$ to +85°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|-------|-------|-------|-------| | | | LBI = IN (for preset) | 3.51 | 3.6 | 3.69 | | | LBI Threshold (Falling) | Hysteresis is 5% (typ) | With resistors at LBI | 0.98 | 1.00 | 1.02 | V | | DDI Thursterle (Fallings) | | DBI = IN (for preset) | 3.024 | 3.15 | 3.276 | | | DBI Threshold (Falling) | Hysteresis is 5% (typ) | With resistors at LBI | 1.208 | 1.232 | 1.256 | V | | RSO Threshold (Falling) | Voltage on REG7, hystere | sis is 5% (typ) | 2.25 | 2.41 | 2.56 | V | | RSO Deassert Delay | | | 61 | 65.5 | 70 | ms | | LBI Input Bias Current | | | -50 | -5 | | nA | | DBI Input Bias Current | | | | 15 | 50 | nA | | Thermal-Shutdown Temperature | T <sub>J</sub> rising | | | +160 | | °C | | Thermal-Shutdown Hysteresis | | | | 15 | | °C | | LOGIC INPUTS AND OUTPUTS | | | | | | | | LBO, DBO, POK, RSO, SDA Output<br>Low Level | $2.6V \le V7 \le 5.5V$ , sinking | 1mA | | | 0.4 | V | | LBO, DBO, POK, RSO Output Low<br>Level | V7 = 1V, sinking 100μA | | | | 0.4 | V | | LBO, DBO, POK, RSO Output-High Leakage Current | Pin = 5.5V | Pin = 5.5V | | | 0.2 | μΑ | | ON_, SCL, SDA, SLP, PWM3, MR, SRAD Input High Level | $2.6V \le V_{\text{IN}} \le 5.5V$ | | 1.6 | | | V | | ON_, SCL, SDA, SLP, PWM3, MR, SRAD Input Low Level | $2.6V \le V_{\text{IN}} \le 5.5V$ | | | | 0.4 | V | | ON_, SCL, SDA, SLP, PWM3, MR, SRAD Input Leakage Current | Pin = GND, 5.5V | | -1 | | +1 | μΑ | | SERIAL INTERFACE | | | | | | | | Clock Frequency | | | | | 400 | kHz | | Bus Free Time Between START and STOP | | | 1.3 | | | μs | | Hold Time Repeated START Condition | | | 0.6 | | | μs | | CLK Low Period | | | 1.3 | | | μs | | CLK High Period | | | 0.6 | | | μs | | Setup Time Repeated START Condition | | | 0.6 | | | μs | | DATA Hold Time | | | 0 | | | μs | | DATA Setup Time | | | 100 | | | ns | | Maximum Pulse Width of Spikes that<br>Must be Suppressed by the Input<br>Filter of Both DATA and CLK Signals | | | | 50 | | ns | | Setup Time for STOP Condition | | | 0.6 | | | μs | ### **ELECTRICAL CHARACTERISTICS** $(V_{IN} = 3.6V, V_{BKBT} = 3.0V, V_{LBI} = 1.1V, V_{DBI} = 1.35V, circuit of Figure 5, T_A = -40°C to +85°C, unless otherwise noted.) (Note 5)$ | PARAMETER | CONDITIONS | MIN | MAX | UNITS | | |--------------------------------------------------|------------------------------------------------------------------------------------|-------|-------|-------|--| | PV1, PV2, PV3, SLPIN, IN Supply<br>Voltage Range | PV1, PV2, PV3, IN, and SLPIN must connect together externally | 2.6 | 5.5 | V | | | IN45, IN6 Supply Voltage Range | | 2.4 | 5.5 | V | | | IN Undervoltage-Lockout (UVLO) | V <sub>IN</sub> rising | 2.25 | 2.55 | V | | | Threshold | V <sub>IN</sub> falling | 2.200 | 2.525 | V | | | SYNCHRONOUS-BUCK PWM REG | 1 | | | | | | REG1 Voltage Accuracy | FB1 = GND, $3.6V \le V_{PV1} \le 5.5V$ , load = 0 to 1300mA | 3.25 | 3.35 | V | | | FB1 Voltage Accuracy | FB1 used with external resistors, $3.6V \le V_{PV1} \le 5.5V$ , load = 0 to 1300mA | 1.231 | 1.269 | V | | | FB1 Input Current | FB1 used with external resistors | | 100 | nA | | | Duals and Malkana | Load = 800mA (Note 1) | | 280 | \/ | | | Dropout Voltage | Load = 1300mA (Note 1) | | 450 | mV | | | | $I_{LX1} = -180 \text{mA}$ | | 0.3 | Ω | | | p-Channel On-Resistance | $I_{LX1} = -180 \text{mA}, V_{PV1} = 2.6 \text{V}$ | | 0.35 | | | | n-Channel On-Resistance | $I_{LX1} = 180 \text{mA}$ | | 0.225 | 0 | | | n-Channel On-Resistance | $I_{LX1} = 180 \text{mA}, V_{PV1} = 2.6 \text{V}$ | | 0.25 | Ω | | | p-Channel Current-Limit Threshold | | -1.55 | -2.10 | А | | | OUT1 Maximum Output Current | 2.6V ≤ V <sub>PV1</sub> ≤ 5.5V (Note 3) | 1.30 | | Α | | | LX1 Leakage Current | V <sub>PV1</sub> = 5.5V, LX1 = GND or PV1, V <sub>ON1</sub> = 0V | -10 | +10 | μΑ | | | SYNCHRONOUS-BUCK PWM REG | 2 | | | | | | DECO Voltogo Aggurgos | FB2 = GND, $3.6V \le V_{PV2} \le 5.5V$ , load = 0 to 900mA | 2.463 | 2.537 | M | | | REG2 Voltage Accuracy | $FB2 = IN, 3.6V \le V_{PV2} \le 5.5V, load = 0 to 900mA$ | 3.25 | 3.35 | V | | | FB2 Voltage Accuracy | FB2 used with external resistors, $3.6V \le V_{PV2} \le 5.5V$ , load = 0 to 900mA | 1.231 | 1.269 | V | | | FB2 Input Current | FB2 used with external resistors, V <sub>FB2</sub> = 1.25V | | 100 | nA | | | Dropout Voltage | Load = 900mA (Note 1) | | 380 | mV | | | a Observation Desistants | $I_{LX2} = -180 \text{mA}$ | | 0.375 | 0 | | | p-Channel On-Resistance | $I_{LX2} = -180 \text{mA}, V_{PV2} = 2.6 \text{V}$ | | 0.425 | Ω | | | a Observation Desistants | $I_{LX2} = -180 \text{mA}$ | | 0.25 | | | | n-Channel On-Resistance | $I_{LX2} = -180 \text{mA}, V_{PV2} = 2.6 \text{V}$ | | 0.275 | Ω | | | p-Channel Current-Limit Threshold | | -1.1 | -1.50 | А | | | OUT2 Maximum Output Current | 2.6V ≤ V <sub>PV2</sub> ≤ 5.5V (Note 3) | 0.9 | | Α | | | LX2 Leakage Current | V <sub>PV2</sub> = 5.5V, LX2 = GND or PV2, V <sub>ON2</sub> = 0V | -10 | +10 | μΑ | | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = 3.6V, V_{BKBT} = 3.0V, V_{LBI} = 1.1V, V_{DBI} = 1.35V, circuit of Figure 5, T_A = -40^{\circ}C to +85^{\circ}C, unless otherwise noted.) (Note 5)$ | PARAMETER | COI | NDITIONS | MIN | MAX | UNITS | | |--------------------------------------------------------------|------------------------------------------------------------|-------------------------------|-------|-------|-------|--| | SYNCHRONOUS-BUCK PWM REG | 3 | | | | | | | REG3 Output Voltage Accuracy | REG3 from 0.7V to 1.475V<br>2.6V ≤ V <sub>PV3</sub> ≤ 5.5V | Load = 0 to 500mA | -1.5 | +1.5 | % | | | p-Channel On-Resistance | $I_{LX3} = -180 \text{mA}$ | | | 0.375 | Ω | | | p-Chariner On-nesistance | $I_{LX2} = -180 \text{mA}, V_{PV3} = 2.6$ | V | | 0.425 | 22 | | | n-Channel On-Resistance | $I_{LX3} = 180 \text{mA}$ | | | 0.25 | Ω | | | II-CHAIII ei OII-i lesistalice | $I_{LX3} = 180 \text{mA}, V_{PV3} = 2.6$ | 1 | | 0.275 | 52 | | | p-Channel Current-Limit Threshold | | | -0.60 | -0.85 | А | | | OUT3 Maximum Output Current | $2.6V \le V_{PV3} \le 5.5V$ (Note 3 | 3) | 0.5 | | А | | | LX3 Leakage Current | V <sub>PV3</sub> = 5.5V, LX3 = GND c | or PV2, V <sub>ON3</sub> = 0V | -10 | +10 | μΑ | | | LDOs V4, V5, V6, V1 SLEEP, V2 SL | EEP, AND V7 OUTPUT | | | | | | | V4, V5, V6, V1 SLEEP, V2 SLEEP<br>Output Current | | | 35 | | mA | | | V7 Output Current | | 30 | | mA | | | | REG4 Voltage Accuracy | Load = 0.1mA to 35mA | oad = 0.1mA to 35mA | | 1.346 | V | | | REG5 Voltage Accuracy | Load = 0.1mA to 35mA | Load = 0.1mA to 35mA | | 1.139 | V | | | IN45, IN6 Input Voltage Range | | | 2.4 | 5.5 | V | | | | 1.8V setting, load = 0.1mA to 35mA | | 1.737 | 1.863 | V | | | REG6 Output Voltage (POR Default to 0V, Set by Serial Input) | 2.5V setting, load = 0.1mA to 35mA | | 2.412 | 2.588 | | | | to ov, set by serial input) | 3.0V setting, load = 0.1mA to 35mA | | 2.895 | 3.105 | | | | V1 and V2 SLEEP Output Voltage<br>Accuracy | Set to same output voltage | e as REG1 and REG2 | -3.5 | +3.5 | % | | | V1 and V2 SLEEP Dropout Voltage | Load = 20mA | | | 150 | mV | | | V6 Dropout Voltage | 3V mode, load = 30mA; 2.5 | V mode, load = 30mA | | 200 | mV | | | V7 Switch Voltage Drop | Load = 20mA, V <sub>BKBT</sub> = V <sub>V</sub> | $r_1 = 3.0V$ | | 200 | mV | | | V4, V5, V6 Output Current Limit | | | 40 | | mA | | | BKBT Leakage | | | | 1 | μΑ | | | OSCILLATOR | | | | | | | | PWM Switching Frequency | | | 0.93 | 1.07 | MHz | | | SUPERVISORY/MANAGEMENT FU | NCTIONS | | | | | | | POK Trip Threshold (Note 4) | Rising | | 92 | 97 | % | | | TOX THP THESHOLD (NOTE 4) | Falling | | 88.5 | 92.5 | 70 | | | LBI Threshold (Falling) | Hyetorogic ic 59/ (typ) | LBI = IN (for preset) | 3.51 | 3.69 | V | | | בטו וווופטווטוע (ו מוווווע) | Hysteresis is 5% (typ) | With resistors at LBI | 0.98 | 1.02 | v v | | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = 3.6V, V_{BKBT} = 3.0V, V_{LBI} = 1.1V, V_{DBI} = 1.35V, circuit of Figure 5, T_A = -40^{\circ}C to +85^{\circ}C, unless otherwise noted.) (Note 5)$ | PARAMETER | CONDITIONS | | MIN | MAX | UNITS | | |----------------------------------------------------------|-------------------------------|-----------------------|-------|-------|-------|--| | | | DBI = IN (for preset) | 2.993 | 3.307 | | | | DBI Threshold (Falling) | Hysteresis is 5% (typ) | With resistors at LBI | 1.208 | 1.256 | V | | | RSO Threshold (Falling) | Voltage on REG7, hystere | esis is 5% (typ) | 2.25 | 2.60 | V | | | RSO Deassert Delay | | | 62 | 69 | ms | | | LBI Input Bias Current | | | -50 | | nA | | | DBI Input Bias Current | | | | 75 | nA | | | LOGIC INPUTS AND OUTPUTS | | | | | | | | LBO, DBO, POK, RSO, SDA Output Low Level | 2.6V ≤ V7 ≤ 5.5V, sinking | 1mA | | 0.4 | V | | | LBO, DBO, POK, RSO, SDA Output Low Level | V7 = 1V, sinking 100μA | | | 0.4 | V | | | LBO, DBO, POK, RSO Output-High Leakage Current | Pin = 5.5V | | | 0.2 | μΑ | | | ON_, SCL, SDA, SLP, PWM3, MR, SRAD Input High Level | 2.6V ≤ V <sub>IN</sub> ≤ 5.5V | | 1.6 | | V | | | ON_, SCL, SDA, SLP, PWM3, MR, SRAD Input Low Level | 2.6V ≤ V <sub>IN</sub> ≤ 5.5V | | | 0.4 | V | | | ON_, SCL, SDA, SLP, PWM3, MR, SRAD Input Leakage Current | Pin = GND, 5.5V | | -1 | +1 | μΑ | | | SERIAL INTERFACE | | | - | | | | | Clock Frequency | | | | 400 | kHz | | | Bus Free Time Between START and STOP | | | 1.3 | | μs | | | Hold Time Repeated START Condition | | | 0.6 | | μs | | | CLK Low Period | | | 1.3 | | μs | | | CLK High Period | | | 0.6 | | μs | | | Setup Time Repeated START Condition | | | 0.6 | | μs | | | DATA Hold Time | | | 0 | | μs | | | DATA Setup Time | | | 100 | | ns | | | Setup Time for STOP Condition | | | 0.6 | | μs | | ### **ELECTRICAL CHARACTERISTICS (continued)** **Note 1:** Dropout voltage is guaranteed by the p-channel switch resistance and assumes a maximum inductor resistance of $45 \text{m}\Omega$ . Note 2: The PWM-skip-mode transition has approximately 10mA of hysteresis. Note 3: The maximum output current is guaranteed by the following equation: $$I_{OUTmax} = \frac{I_{LIM} - \frac{V_{OUT} (1 - D)}{2 \times f \times L}}{1 + (R_N + R_L) \frac{(1 - D)}{2 \times f \times L}}$$ where: $$D = \frac{V_{OUT} + I_{OUT(MAX)} (R_N + R_L)}{V_{IN} + I_{OUT(MAX)} (R_N - R_P)}$$ and $R_N = n$ -channel synchronous rectifier $R_{DS(ON)}$ $R_P = p$ -channel power switch $R_{DS(ON)}$ R<sub>L</sub> = external inductor ESR IOUT(MAX) = maximum required load current f = operating frequency minimum L = external inductor value $I_{LIM}$ can be substituted for $I_{OUT(MAX)}$ (desired) when solving for D. This assumes that the inductor ripple current is small relative to the absolute value. **Note 4:** POK only indicates the status of supplies that are enabled (except V7). When a supply is turned off, POK does not trigger low. When a supply is turned on, POK immediately goes low until that supply reaches regulation. POK is forced low when all supplies (except V7) are disabled. Note 5: Specifications to -40°C are guaranteed by design, not production tested. ### **Typical Operating Characteristics** (Circuit of Figure 6, V<sub>IN</sub> = 3.6V, T<sub>A</sub> = +25°C, unless otherwise noted.) REG3 1.3V OUTPUT WITH FORCED-PWM EFFICIENCY vs. LOAD CURRENT ## REG2 SLEEP LDO 2.5V OUTPUT EFFICIENCY vs. LOAD CURRENT ## QUIESCENT CURRENT vs. SUPPLY VOLTAGE ### **Typical Operating Characteristics (continued)** (Circuit of Figure 6, V<sub>IN</sub> = 3.6V, T<sub>A</sub> = +25°C, unless otherwise noted.) ## Typical Operating Characteristics (continued) (Circuit of Figure 6, V<sub>IN</sub> = 3.6V, T<sub>A</sub> = +25°C, unless otherwise noted.) ### Typical Operating Characteristics (continued) (Circuit of Figure 6, $V_{IN}$ = 3.6V, $T_A$ = +25°C, unless otherwise noted.) ### **REG3 LOAD-TRANSIENT RESPONSE** ## REG3 OUTPUT VOLTAGE CHANGING FROM 1.3V TO 1.0V WITH DIFFERENT VALUES OF CRAMP #### **REG6 USIM TRANSITIONS** ## **Pin Description** | PIN | NAME | FUNCTION | |-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | LBI | Dual-Mode <sup>TM</sup> , Low-Battery Input. Connect to IN to set the low-battery threshold to 3.6V (no resistors needed). Connect LBI to a resistor-divider for an adjustable LBI threshold. When IN is below the set threshold, \overline{LBO} output switches low. \overline{LBO} is deactivated and forced low when IN is below the dead-battery (DBI) threshold and when all REGs are disabled. | | 2 | CC1 | REG1 Compensation Node. Connect a series resistor and capacitor from CC1 to GND to compensate the regulation loop. See the <i>Compensation and Stability</i> section. | | 3 | FB1 | REG1 Feedback Input. Connect FB1 to GND to set V1 to 3.3V. Connect FB1 to external feedback resistors for other output voltages. | | 4 | BKBT | Input Connection for Backup Battery. This input can also accept the output of an external boost converter. | | 5 | V7 | Also known as VCC_BATT. V7 is always active if main or backup power is present. It is the first regulator that powers up. V7 has two states: 1) V7 tracks V1 if ON1 is high and V1 is in regulation. 2) V7 tracks VBKBT when ON1 is low or V1 is out of regulation. | | 6 | V1 | REG1 Voltage-Sense Input. Connect directly to the REG1 output voltage. The output voltage is set by FB1 to either 3.3V or adjustable with resistors. | | 7 | SLPIN | Input to V1 and V2 Sleep Regulators. The input to the standby regulators at V1 and V2. Connect SLPIN to IN. | | 8 | V2 | REG2 Voltage-Sense Input. Connect directly to the REG2 output voltage. The output voltage is set by FB2 to either 3.3V/2.5V or adjustable with resistors. | | 9 | FB2 | REG2 Feedback Input. Connect to GND to set V2 to 2.5V on all devices. Connect FB2 to IN to set V2 to 3.3V. Connect FB2 to external feedback resistors for other voltages. | | 10 | CC2 | REG2 Compensation Node. Connect a series resistor and capacitor from CC2 to GND to compensate the regulation loop. See the <i>Compensation and Stability</i> section. | | 11 | POK | Power-OK Output. Open-drain output that is low when any of the V1–V6 outputs are below their regulation threshold. When all activated outputs are in regulation, POK is high impedance. POK maintains a valid low output with V7 as low as 1V. POK does not flag an out-of-regulation condition while REG3 is transitioning between voltages set by serial programming. POK also does not flag for any REG channel that has been turned off; however, if <i>all</i> REG channels are off (V1–V6), then POK is forced low. If IN < UVLO, then POK is low. POK is expected to connect to nVCC_FAULT. | | 12 | SCL | Serial Clock Input | | 13 | SDA | Serial Data Input. Serial data programs the REG3 (core) and REG6 (VCC_USIM) voltage. REG3 and REG6 can be programmed even when off, but at least one of the ON_ pins must be logic-high to activate the serial interface. On power-up, REG3 defaults to 1.3V and REG6 defaults to 0V. | | 14 | PWM3 | Force V3 to PWM at All Loads. Connect PWM3 to GND for normal operation (skip mode at light loads). Drive or connect high for forced-PWM operation at all loads for V3 only. | | 15 | LBO | Low-Battery Output. Open-drain output that goes low when IN is below the threshold set by LBI. | Dual Mode is a trademark of Maxim Integrated Products, Inc. ## Pin Description (continued) | PIN | NAME | FUNCTION | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | PV2 | REG2 Power Input. Bypass to PG2 with a 4.7µF or greater low-ESR capacitor. PV1, PV2, PV3, and IN must connect together externally. | | 17 | LX2 | REG2 Switching Node. Connects to REG2 inductor. | | 18 | PG2 | REG2 Power Ground. Connect directly to a power-ground plane. Connect PG1, PG2, PG3, and GND together at a single point as close to the IC as possible. | | 19 | IN | Main Battery Input. This input provides power to the IC. | | 20 | RAMP | V3 Ramp-Rate Control. A capacitor connected from RAMP to GND sets the rate-of-change when V3 is changed. The output impedance of RAMP is $100 \text{k}\Omega$ . FB3 regulates to $1.28 \times \text{V}_{\text{RAMP}}$ . | | 21 | GND | Analog Ground | | 22 | REF | Reference Output. Output of the 1.25V reference. Bypass to GND with a 0.1µF or greater capacitor. | | 23 | BYP | Low-Noise LDO Bypass. Low-noise bypass pin for V4 LDO. Connect a 0.01µF capacitor from BYP to GND. | | 24 | DBO | Dead or Missing Battery Output. DBO is an open-drain output that goes low when IN is below the threshold set by DBI. DBO does not deactivate any regulator outputs. DBO is expected to connect to nBATT_FAULT on Intel CPUs. | | 25 | ON2 | On/Off Input for REG2. Drive high to turn on. When enabled, the REG2 output soft-starts. ON2 has hysteresis so an RC can be used to implement manual sequencing with respect to other inputs. It is expected that ON1, ON2, and ON6 are connected to SYS_EN. | | 26 | ON4 | On/Off Input for REG4. Drive high to turn on. When enabled, the REG4 output activates. ON4 has hysteresis so an RC can be used to implement manual sequencing with respect to other inputs. It is expected that ON4 is connected to PWR_EN. | | 27 | V4 | Also Known as VCC_PLL. 1.3V, 35mA linear-regulator output for PLL. Regulator input is IN45. | | 28 | IN45 | Power Input to V4 and V5 LDOs. Typically connected to V2, but can also connect to IN or another voltage from 2.5V to V <sub>IN</sub> . | | 29 | V5 | Also Known as VCC_SRAM. 1.1V, 35mA linear-regulator output for CPU SRAM. Regulator input is IN45. | | 30 | ON5 | On/Off Input for REG5. Drive high to turn on. When enabled, the MAX8588 soft-starts the REG5 output. ON5 has hysteresis so an RC can be used to implement manual sequencing with respect to other inputs. It is expected that ON5 is connected to PWR_EN. | | 31 | PG3 | REG3 Power Ground. Connect directly to a power-ground plane. Connect PG1, PG2, PG3, and GND together at a single point as close to the IC as possible. | | 32 | LX3 | REG3 Switching Node. Connects to the REG3 inductor. | | 33 | PV3 | REG3 Power Input. Bypass to PG3 with a 4.7μF or greater low-ESR ceramic capacitor. PV1, PV2, PV3, and IN must connect together externally. | | 34 | ON3 | On/Off Input for REG3 (Core). Drive high to turn on. When enabled, the REG3 output ramps up. ON3 has hysteresis so an RC can be used to implement manual sequencing with respect to other inputs. It is expected that ON3 is driven from CPU SYS_EN. | ## Pin Description (continued) | PIN | NAME | FUNCTION | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 35 | SRAD | Serial Address Bit. SRAD allows the serial address to be changed in case it conflicts with another serial device. If SRAD = GND, A1 = 0. If SRAD = IN, A1 = 1. | | 36 | RSO | Open-Drain Reset Output. Deasserts when V7 exceeds 2.55V (typ rising). Has 65ms delay before release. RSO is expected to connect to nRESET on the CPU. | | 37 | MR | Manual Reset Input. A low input at $\overline{\text{MR}}$ causes the $\overline{\text{RSO}}$ output to go low and also resets the V3 output to its default 1.3V setting. $\overline{\text{MR}}$ impacts no other functions. | | 38 | CC3 | REG 3 Compensation Node. Connect a series resistor and capacitor from CC3 to GND to compensate the regulation loop. See the <i>Compensation and Stability</i> section. | | 39 | FB3 | REG3 Feedback-Sense Input. Connect directly to the REG3 output voltage. Output voltage is set by the serial interface. | | 40 | ON6 | On/Off Input for REG6. Drive high to turn on. When enabled, the REG6 output activates. ON6 has hysteresis so an RC can be used to implement manual sequencing with respect to other inputs. It is expected that ON1, ON2, and ON6 are connected to SYS_EN. | | 41 | V6 | Also known as VCC_USIM. Linear-regulator output. This voltage is programmable through the I <sup>2</sup> C interface to 0V, 1.8V, 2.5V, or 3.0V. The default voltage is 0V. REG6 is activated when ON6 is high. | | 42 | IN6 | Power Input to the V6 LDO. Typically connected to V1, but can also connect to IN. | | 43 | PG1 | REG1 Power Ground. Connect directly to a power-ground plane. Connect PG1, PG2, PG3, and GND together at a single point as close to the IC as possible. | | 44 | LX1 | REG1 Switching Node. Connects to the REG1 inductor. | | 45 | PV1 | REG1 Power Input. Bypass to PG2 with a 4.7µF or greater low-ESR ceramic capacitor. PV1, PV2, PV3, and IN must connect together externally. | | 46 | ON1 | On/Off Input for REG1. Drive high to turn on REG1. When enabled, the REG1 output soft-starts. ON1 has hysteresis so an RC can be used to implement manual sequencing with respect to other inputs. It is expected that ON1, ON2, and ON6 connect to SYS_EN. | | 47 | SLP | Sleep Input. SLP selects which regulators ON1 and ON2 turn on. SLP = high is normal operation (ON1 and ON2 are the enables for the V1 and V2 DC-DC converters). SLP = low is sleep operation (ON1 and ON2 are the enables for the V1 and V2 LDOs). | | 48 | DBI | Dual-Mode, Dead-Battery Input. Connect DBI to IN to set the dead-battery falling threshold to 3.15V (no resistors needed). Connect DBI to a resistor-divider for an adjustable DBI threshold. | | EP | EP | Exposed Metal Pad. Connect the exposed pad to ground. Connecting the exposed pad to ground does not remove the requirement for proper ground connections to the appropriate ground pins. | Figure 1. MAX8588 Functional Diagram ### Detailed Description The MAX8588 power-management IC is optimized for devices using Intel X-Scale microprocessors, including third-generation smart cell phones, PDAs, internet appliances, and other portable devices requiring substantial computing and multimedia capability at low power. The MAX8588 complies with Intel Processor Power specifications. The IC integrates seven high-performance, low-operating-current power supplies along with supervisory and management functions. Regulator outputs include three step-down DC-DC outputs (V1, V2, and V3), three linear regulators (V4, V5, and V6), and one always-on output, V7 (Intel VCC\_BATT). The V1 step-down DC-DC converter provides 3.3V or adjustable output voltage for I/O and peripherals. The V2 step-down DC-DC converter is preset for 3.3V or 2.5V. V2 can also be adjusted with external resistors on all parts. The V3 step-down DC-DC converter provides a serial-programmed output for powering microprocessor cores. The three linear regulators (V4, V5, and V6) provide power for PLL, SRAM, and USIM. To minimize sleep-state quiescent current, V1 and V2 have bypass "sleep" LDOs that can be activated to minimize battery drain when output current is very low. Other functions include separate on/off control for all DC-DC converters, low-battery and dead-battery detection, a power-OK output, a backup-battery input, and a two-wire serial interface. All DC-DC outputs use fast, 1MHz PWM switching and small external components. They operate with fixed-frequency PWM control and automatically switch from PWM to skip-mode operation at light loads to reduce operating current and extend battery life. The V3 core output is capable of forced-PWM operation at all loads. The 2.6V to 5.5V input voltage range allows 1-cell Li+, 3-cell NiMH, or a regulated 5V input. The following power-supply descriptions include the Intel terms for the various voltages in parenthesis. For example, the V1 output is referred to as VCC\_IO in Intel documentation. See Figure 1. ## V1 and V2 (VCC\_IO, VCC\_MEM) Step-Down DC-DC Converters V1 is a 1MHz current-mode step-down converter. The V1 output voltage can be preset to 3.3V or adjusted using a resistor voltage-divider. V1 supplies loads up to 1300mA. V2 is also a 1MHz current-mode step-down converter. The V2 step-down DC-DC converter is preset for 3.3V or 2.5V. V2 can also be adjusted with external resistors on all parts. V2 supplies loads up to 900mA. Under moderate to heavy loading, the converters operate in a low-noise PWM mode with constant frequency and modulated pulse width. Switching harmonics generated by fixed-frequency operation are consistent and easily filtered. Efficiency is enhanced under light loading (<30mA typ), by assuming an Idle Mode™ during which the converter switches only as needed to service the load. ### Synchronous Rectification Internal n-channel synchronous rectifiers eliminate the need for external Schottky diodes and improve efficiency. The synchronous rectifier turns on during the second half of each cycle (off-time). During this time, the voltage across the inductor is reversed, and the inductor current falls. In normal operation (not forced PWM), the synchronous rectifier turns off at the end of the cycle (at which time another on-time begins) or when the inductor current approaches zero. ### 100% Duty-Cycle Operation If the inductor current does not rise sufficiently to supply the load during the on-time, the switch remains on, allowing operation up to 100% duty cycle. This allows the output voltage to maintain regulation while the input voltage approaches the regulation voltage. Dropout voltage is approximately 180mV for an 800mA load on V1 and 220mV for an 800mA load on V2. During dropout, the high-side p-channel MOSFET turns on, and the controller enters a low-current-consumption mode. The device remains in this mode until the regulator channel is no longer in dropout. #### Sleep LDOs In addition to the high-efficiency step-down converters, V1 and V2 can also be supplied with low-quiescent current, low-dropout (LDO) linear regulators that can be used in sleep mode or at any time when the load current is very low. The sleep LDOs can source up to 35mA. To enable the sleep LDOs, drive SLP low. When SLP is high, the switching step-down converters are active. The output voltage of the sleep LDOs is set to be the same as the switching step-down converters as described in the Setting the Output Voltages section. SLPIN is the input to the V1 and V2 sleep LDOs and must connect to IN. Idle Mode is a trademark of Maxim Integrated Products, Inc. ## V3 (VCC\_CORE) Step-Down DC-DC Converter V3 is a 1MHz current-mode step-down converter. It supplies loads up to 500mA. The V3 output is set by the I<sup>2</sup>C serial interface to between 0.7V and 1.475V in 25mV increments. The default output voltage on power-up, and after a reset, is 1.3V. See the *Serial Interface* section for programming details. See the *Applications Information* for instructions on how to increase the V3 output voltage. #### Forced PWM on REG3 Under moderate to heavy loading, the V3 always operates in a low-noise PWM mode with constant frequency and modulated pulse width. Switching harmonics generated by fixed-frequency operation are consistent and easily filtered. With light loads (<30mA) and PWM3 low, V3 operates in an enhanced-efficiency idle mode during which the converter switches only as needed to service the load. With PWM3 high, V3 operates in low-noise forced-PWM mode under all load conditions. ## **Linear Regulators (V4, V5, and V6)**V4 (VCC\_PLL) V4 is a linear regulator that provides a fixed 1.3V output and supplies loads up to 35mA. The power input for the V4 and V5 linear regulators is IN45, which is typically connected to V2. To enable V4, drive ON4 high, or drive ON4 low for shutdown. V4 is intended to connect to VCC PLL. ### V5 (VCC\_SRAM) V5 is a linear regulator that provides a fixed 1.1V output and supplies loads up to 35mA. The power input for the V4 and V5 linear regulators is IN45, which is typically connected to V2. To enable V5, drive ON5 high, or drive ON5 low for shutdown. V5 is intended to connect to VCC\_SRAM. ### V6 (VCC USIM) V6 is a linear regulator that supplies loads up to 35mA. The V6 output voltage is programmed with the I<sup>2</sup>C serial interface to 0V, 1.8V, 2.5V, or 3.0V. The power-up default for V6 is 0V. See the *Serial Interface* section for details on changing the voltage. The power input for the V6 linear regulator is IN6, which is typically connected to V1. To enable V6, drive ON6 high, or drive ON6 low for shutdown. V6 is intended to connect to VCC\_USIM. ### V7 Always-On Output (VCC\_BATT) The V7 output is always active if V1 is enabled and in regulation or if backup power is present. When ON1 is high and V1 is in regulation, V7 is sourced from V1 by an internal MOSFET switch. When ON1 is low or V1 is out of regulation, V7 is sourced from BKBT by a second on-chip MOSFET. V7 can supply loads up to 30mA. V7 is intended to connect to VCC BATT on Intel CPUs. Due to variations in system implementation, BKBT and V7 can be utilized in different ways. See the *Backup-Battery Configurations* section for information on how to use BKBT and V7. ## Quiescent Operating Current in Various States The MAX8588 is designed for optimum efficiency and minimum operating current for all typical operating modes, including sleep and deep sleep. These states are outlined in Table 1. **Table 1. Quiescent Operating Current in Various States** | OPERATING POWER MODE | DESCRIPTION | TYPICAL NO-LOAD<br>OPERATING CURRENT | | | | |----------------------|----------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--| | RUN | All supplies on and running. | | | | | | IDLE | All supplies on and running, peripherals on. | 0054 | | | | | SENSE | All supplies on, minimal loading, peripherals monitored. | 225µA | | | | | STANDBY | All supplies on, minimal loading, peripherals not monitored. | | | | | | SLEEP | PWR_EN controlled voltages (V3, V4, V5) are off. V1 and V2 on. | 60μA if V1 and V2 SLEEP LDOs on;<br>130μA if V1, V2 step-down DC-DCs enabled | | | | | DEEP SLEEP | All supplies off except V7. V7 biased from backup battery. | 32μA if IN > DBI threshold;<br>4μA if IN < DBI threshold | | | | ## Voltage Monitors, Reset, and Undervoltage-Lockout Functions ### **Undervoltage Lockout** When the input voltage is below 2.35V (typ), an under-voltage-lockout (UVLO) circuit disables the IC. The inputs remain high impedance while in UVLO, reducing battery load under this condition. All serial registers are maintained with the input voltage down to at least 2.35V. ### Reset Output (RSO) and MR Input The reset output (RSO) is low when the MR input is low or when V7 is below 2.425V. V7 is powered from V1 (when enabled) or the backup-battery input (BKBT). RSO normally goes low: - When power is first applied in configurations with no separate backup battery (external diode from IN to BKBT). - When power is removed in configurations with no separate backup battery (external diode from IN to BKBT). - 3) If the backup battery falls below 2.425V when V1 is off or out of regulation. - 4) When the manual reset button is pressed (MR goes low). If $V_{IN} > 2.4V$ , an internal timer delays the release of $\overline{RSO}$ for 65ms after V7 rises above 2.3V. However, if $V_{IN} < 2.4V$ when V7 exceeds 2.3V, or if $V_{IN}$ and V7 rise at the same time, $\overline{RSO}$ deasserts immediately with no 65ms delay. There is no delay in the second case because the timer circuitry is deactivated to minimize operating current during $V_{IN}$ undervoltage lockout. If it is desired to have a 65ms $\overline{RSO}$ release delay for any sequence of $V_{IN}$ and V7, the circuit in Figure 2 may be used. An RC connected from IN to $\overline{MR}$ delays the rise of $\overline{MR}$ until after $V_{IN}$ powers up. The 65ms timer is valid for either sequence of V7 and $V_{IN}$ and does not release until 65ms after both are up. The only regulator output that affects $\overline{RSO}$ is V7. $\overline{RSO}$ will not respond to V1–V6, which are monitored by POK. Also, $\overline{RSO}$ is high impedance and does not function if BKBT is not powered. MR is a manual reset input for hardware reset. A low input at MR causes the RSO output to go low for at least 65ms and also resets the V3 output to its default 1.3V setting and turns off the V6 output. MR impacts no other MAX8588 functions. ## Dead-Battery and Low-Battery Comparators—DBI, LBI The DBI and LBI inputs monitor input power (usually a battery) and trigger the DBO and LBO outputs. The dead-battery comparator triggers DBO when the battery Figure 2. An RC delay connected from IN to $\overline{MR}$ ensures that the 65ms $\overline{RSO}$ release delay remains in effect for any sequence of IN and V7. Figure 3. Setting the Low-Battery and Dead-Battery Thresholds with One Resistor Chain. The values shown set a DBI threshold of 3.3V and an LBI threshold of 3.5V (no resistors are needed for the factory preset thresholds). (V<sub>IN</sub>) discharges to the dead-battery threshold. The factory-set 3.15V threshold is selected by connecting DBI to IN, or the threshold can be programmed with a resistor-divider at DBI. The low-battery comparator has a factory-set 3.6V threshold that is selected by connecting LBI to IN, or its threshold can be programmed with a resistor-divider at LBI. One three-resistor-divider can set both DBI and LBI (R1, R2, and R3 in Figure 3) according to the following equations: - 1) Choose R3 to be less than $250k\Omega$ - 2) $R1 = R3 V_{LB} (1 (1.232 / V_{DB}))$ - 3) $R2 = R3 (1.232 \times (V_{LB} / V_{DB}) 1)$ where $V_{LB}$ is the low-battery threshold and $V_{DB}$ is the dead-battery threshold. Figure 4. Setting the Low-Battery and Dead-Battery Thresholds with Separate Resistor-Dividers. The values shown set a DBI threshold of 3.3V and an LBI threshold of 3.5V (no resistors are needed for factory-preset thresholds). Alternately, LBI and DBI can be set with separate two-resistor-dividers. Choose the lower resistor of the divider chain to be 250k $\Omega$ or less (R5 and R7 in Figure 4). The equations for upper divider-resistors as a function of each threshold are then: $$R4 = R5 (V_{DB} / 1.232) - 1)$$ $R6 = R7 (V_{LB} - 1)$ When resistors are used to set $V_{LB}$ , the threshold at LBI is 1.00V. When resistors are used to set $V_{DB}$ , the threshold at DBI is 1.232V. A resistor-set threshold can also be used for only one of DBI or LBI. The other threshold can then be factory set by connecting the appropriate input to IN. If BKBT is not powered, DBO does not function and is high impedance. DBO is expected to connect to nBATT\_FAULT on Intel CPUs. If BKBT is not powered, LBO does not function and is high impedance. #### Power-OK Output (POK) POK is an open-drain output that goes low when any activated regulator (V1–V6) is below its regulation threshold. POK does not monitor V7. When all active output voltages are within 10% of regulation, POK is high impedance. POK does not flag an out-of-regulation condition while V3 is transitioning between voltages set by serial programming or when any regulator channel has been turned off. POK momentarily goes low when any regulator is turned on, but returns high when that regulator reaches regulation. When all regulators (V1–V6) are off, POK is forced low. If the input voltage is below the UVLO threshold, POK is held low and maintains a valid low output with IN as low as 1V. If BKBT is not powered, POK does not function and is high impedance. ## Connection to Processor and Power Sequencing Typical processor connections have only power-control pins, typically labeled PWR\_EN and SYS\_EN. The MAX8588 provides numerous on/off control pins for maximum flexibility. In a typical application, many of these pins are connected together. ON1, ON2, and ON6 typically connect to SYS\_EN. ON3, ON4, and ON5 typically connect to PWR\_EN. V7 remains on as long as the main or backup power is connected. Sequencing is not performed internally on the MAX8588; however, all ON\_ inputs have hysteresis and can connect to RC networks to set sequencing. For typical connections to Intel CPUs, no external sequencing is required. ### **Backup-Battery Input** The backup-battery input (BKBT) provides backup power for V7 when V1 is disabled. Normally, a primary or rechargeable backup battery is connected to this pin. If a backup battery is not used, then BKBT should connect to IN through a diode or external regulator. See the *Backup-Battery Configurations* section for information on how to use BKBT and V7. ### Serial Interface An I<sup>2</sup>C-compatible, two-wire serial interface controls REG3 and REG6. The serial interface operates when IN exceeds the 2.40V UVLO threshold and at least one of ON1–ON6 is asserted. The serial interface is shut down to minimize off-current drain when no regulators are enabled. The serial interface consists of a serial data line (SDA) and a serial clock line (SCL). Standard I<sup>2</sup>C-compatible write-byte commands are used. Figure 4 shows a timing diagram for the I<sup>2</sup>C protocol. The MAX8588 is a slave-only device, relying upon a master to generate a clock signal. The master (typically a microprocessor) initiates data transfer on the bus and generates SCL to permit data transfer. A master device communicates to the MAX8588 by transmitting the proper address followed by the 8-bit data code (Table 2). Each transmit sequence is framed by a START (A) condition and a STOP (L) condition. Each word transmitted over the bus is 8 bits long and is always followed by an acknowledge clock pulse. Table 2 shows the serial data codes used to program V3 and V6. The default power-up voltage for V3 is 1.3V and for V6 is 0V. Table 2. V3 and V6 Serial Programming Codes | D7 | D6 | D5<br>0 = PROG V3<br>1 = PROG V6 | D4 | D3 | D2 | D1 | D0 | OUTPUT<br>(V) | DESCRIPTION | |----|----|----------------------------------|----|----|----|----|----|---------------|----------------------| | | | 0 | 0 | 0 | 0 | 0 | 0 | 0.700 | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0.725 | | | | | 0 | 0 | 0 | 0 | 1 | 0 | 0.750 | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 0.775 | 1 | | | | 0 | 0 | 0 | 1 | 0 | 0 | 0.800 | 1 | | | | 0 | 0 | 0 | 1 | 0 | 1 | 0.825 | 1 | | | | 0 | 0 | 0 | 1 | 1 | 0 | 0.850 | 1 | | | | 0 | 0 | 0 | 1 | 1 | 1 | 0.875 | 1 | | | | 0 | 0 | 1 | 0 | 0 | 0 | 0.900 | 1 | | | | 0 | 0 | 1 | 0 | 0 | 1 | 0.925 | ] | | | | 0 | 0 | 1 | 0 | 1 | 0 | 0.950 | 1 | | | | 0 | 0 | 1 | 0 | 1 | 1 | 0.975 | V3, CORE<br>VOLTAGES | | | | 0 | 0 | 1 | 1 | 0 | 0 | 1.000 | | | | | 0 | 0 | 1 | 1 | 0 | 1 | 1.025 | | | | | 0 | 0 | 1 | 1 | 1 | 0 | 1.050 | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1.075 | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 1.100 | | | X | Χ | 0 | 1 | 0 | 0 | 0 | 1 | 1.125 | | | ^ | ^ | 0 | 1 | 0 | 0 | 1 | 0 | 1.150 | | | | | 0 | 1 | 0 | 0 | 1 | 1 | 1.175 | | | | | 0 | 1 | 0 | 1 | 0 | 0 | 1.200 | | | | | 0 | 1 | 0 | 1 | 0 | 1 | 1.225 | 1 | | | | 0 | 1 | 0 | 1 | 1 | 0 | 1.250 | | | | | 0 | 1 | 0 | 1 | 1 | 1 | 1.275 | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 1.300 | | | | | 0 | 1 | 1 | 0 | 0 | 1 | 1.325 | | | | | 0 | 1 | 1 | 0 | 1 | 0 | 1.350 | | | | | 0 | 1 | 1 | 0 | 1 | 1 | 1.375 | | | | | 0 | 1 | 1 | 1 | 0 | 0 | 1.400 | | | | | 0 | 1 | 1 | 1 | 0 | 1 | 1.425 | ] | | | | 0 | 1 | 1 | 1 | 1 | 0 | 1.450 | ] | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1.475 | | | | | 1 | X | Х | Х | 0 | 0 | 0 | _ | | | | 1 | Χ | Χ | X | 0 | 1 | 1.8 | V6, USIM | | | | 1 | Χ | Χ | X | 1 | 0 | 2.5 | VOLTAGES | | | | 1 | Χ | Χ | Χ | 1 | 1 | 3.0 | | Figure 5. I<sup>2</sup>C-Compatible Serial-Interface Timing Diagram #### Bit Transfer One data bit is transferred during each SCL clock cycle. The data on SDA must remain stable during the high period of the SCL clock pulse. Changes in SDA while SCL is high are control signals (see the *START and STOP Conditions* section). Both SDA and SCL idle high when the bus is not busy. ### START and STOP Conditions When the serial interface is inactive, SDA and SCL idle high. A master device initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 5). A START condition from the master signals the beginning of a transmission to the MAX8588. The master terminates transmission by issuing a not acknowledge followed by a STOP condition (see the *Acknowledge Bit* section). The STOP condition frees the bus. When a STOP condition or incorrect address is detected, the MAX8588 internally disconnects SCL from the serial interface until the next START condition, minimizing digital noise and feedthrough. #### Acknowledge Bit (ACK) The acknowledge bit (ACK) is the ninth bit attached to every 8-bit data word. The receiving device always generates ACK. The MAX8588 generates an ACK when receiving an address or data by pulling SDA low during the ninth clock period. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master should reattempt communication at a later time. #### Serial Address A bus master initiates communication with a slave device by issuing a START condition followed by the 7-bit slave address (Table 3). When idle, the MAX8588 waits for a START condition followed by its slave address. The serial interface compares each address value bit by bit, allowing the interface to power down immediately if an incorrect address is detected. The LSB of the address word is the read/write (R/ $\overline{W}$ ) bit. R/ $\overline{W}$ indicates whether the master is writing or reading (RD/ $\overline{W}$ 0 = write, RD/ $\overline{W}$ 1 = read). The MAX8588 only supports the SEND BYTE format; therefore, RD/ $\overline{W}$ is required to be 0. After receiving the proper address, the MAX8588 issues an ACK by pulling SDA low for one clock cycle. The MAX8588 has two user-programmed addresses (Table 3). Address bits A6 through A1 are fixed, while A1 is controlled by SRAD. Connecting SRAD to GND sets A1 = 0. Connecting ADD to IN sets A1 = 1. ### V3 Output Ramp-Rate Control When V3 is dynamically changed with the serial interface, the output voltage changes at a rate controlled by a capacitor (CRAMP) connected from RAMP to ground. The voltage change is a conventional RC exponential described by: $Vo(t) = Vo(0) + dV(1 - exp(-t / (100k\Omega C_{RAMP})))$ ### **Table 3. Serial Address** | SRAD | A7 | A6 | <b>A</b> 5 | A4 | А3 | A2 | <b>A</b> 1 | A0<br>RD/W | |------|----|----|------------|----|----|----|------------|------------| | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | A useful approximation is that it takes approximately 2.2 RC time constants for V3 to move from 10% to 90% of the voltage difference. For $C_{RAMP} = 1500 pF$ , this time is 330 $\mu$ s. For a 1V to 1.3V change, this equates to 1mV/ $\mu$ s. See the *Typical Operating Characteristics* for examples of different ramp-rate settings. The maximum capacitor value that can be used at RAMP is 2200pF. If larger values are used, the V3 ramp rate is still controlled according to the above equation, but when V3 is first activated, POK indicates an "in regulation" condition before V3 reaches its final voltage. The RAMP pin is effectively the reference for REG3. FB3 regulates to 1.28 times the voltage on RAMP. ### Design Procedure ### **Setting the Output Voltages** The outputs V1 and V2 have preset output voltages, but can also be adjusted using a resistor voltage-divider. To set V1 to 3.3V, connect FB1 to GND. V2 can be preset to 3.3V or 2.5V. To set V2 to 3.3V, connect FB2 to IN. To set to 2.5V, connect FB2 to GND. To set V1 or V2 to other than the preset output voltages, connect a resistor voltage-divider from the output voltage to the corresponding FB input. The FB\_ input bias current is less than 100nA, so choose the low-side (FB\_to-GND) resistor (RL) to be $100k\Omega$ or less. Then calculate the high-side (output-to-FB\_) resistor (RH) using: $$R_H = R_L [(V_{OUT} / 1.25) - 1]$$ The V3 (VCC\_CORE) output voltage is set from 0.7V to 1.475V in 25mV steps by the I<sup>2</sup>C serial interface. See the *Serial Interface* section for details. Linear regulator V4 provides a fixed 1.3V output voltage. Linear regulator V5 provides a fixed 1.1V output voltage. V4 and V5 voltages are not adjustable. The output voltage of linear regulator V6 (VCC\_USIM) is set to 0V, 1.8V, 2.5V, or 3.0V by the I<sup>2</sup>C serial interface. See the *Serial Interface* section for details. Linear regulator V7 (VCC\_BATT) tracks the voltage at V1 as long as ON1 is high and V1 is in regulation. When ON1 is low or V1 is not in regulation, V7 switches to the backup battery (VBKBT). #### **Inductor Selection** The external components required for the step-down are an inductor, input-and-output filter capacitors, and a compensation RC network. The MAX8588 step-down converter provides its best efficiency with continuous inductor current. A reasonable inductor value (LIDEAL) is derived from: $L_{IDEAL} = [2(V_{IN}) \times D(1 - D)] / (I_{OUT(MAX)} \times f_{OSC})$ This sets the peak-to-peak inductor current at 1/2 the DC inductor current. D is the duty cycle: Given LIDEAL, the peak-to-peak inductor ripple current is 0.5 x IOUT. The peak inductor current is 1.25 x IOUT(MAX). Make sure the saturation current of the inductor exceeds the peak inductor current and the rated maximum DC inductor current exceeds the maximum output current (IOUT(MAX)). Inductance values larger than LIDEAL can be used to optimize efficiency or to obtain the maximum possible output current. Larger inductance values accomplish this by supplying a given load current with a lower inductor peak current. Typically, output current and efficiency are improved for inductor values up to about two times LIDEAL. If the inductance is raised too much, however, the inductor size may become too large, or the increased inductor resistance may reduce efficiency more than the gain derived from lower peak current. Smaller inductance values allow smaller inductor sizes, but also result in larger peak inductor current for a given load. Larger output capacitance may then be needed to suppress the increase in output ripple caused by larger peak current. #### **Capacitor Selection** The input capacitor in a DC-DC converter reduces current peaks drawn from the battery or other input power source and reduces switching noise in the controller. The impedance of the input capacitor at the switching frequency should be less than that of the input source so high-frequency switching currents do not pass through the input source. The output capacitor keeps output ripple small and ensures control-loop stability. The output capacitor must also have low impedance at the switching frequency. Ceramic, polymer, and tantalum capacitors are suitable, with ceramic exhibiting the lowest ESR and lowest high-frequency impedance. Output ripple with a ceramic output capacitor is approximately: $V_{RIPPLE} = I_{L(PEAK)} [1 / (2\pi \times f_{OSC} \times C_{OUT})]$ If the capacitor has significant ESR, the output ripple component due to capacitor ESR is: $V_{RIPPLE(ESR)} = I_{L(PEAK)} \times ESR$ Output capacitor specifics are also discussed in the *Compensation and Stability* section. ### **Compensation and Stability** The relevant characteristics for REG1, REG2, and REG3 compensation are: - 1) Transconductance (from FB\_ to CC\_), gmEA - 2) Current-sense amplifier transresistance, RCS - 3) Feedback regulation voltage, V<sub>FB</sub> (1.25V) - 4) Step-down output voltage, Vout, in V - Output load equivalent resistance, R<sub>LOAD</sub> = V<sub>OUT</sub> / I<sub>LOAD</sub> The key steps for step-down compensation are: - Set the compensation RC zero to cancel the RLOAD COUT pole. - 2) Set the loop crossover at or below approximately 1/10th the switching frequency. For example, with $V_{IN(MAX)}=5V$ , $V_{OUT}=2.5V$ for REG2, and $I_{OUT}=800$ mA, then $R_{LOAD}=3.125\Omega$ . For REG2, $R_{CS}=0.75V/A$ and $g_{MEA}=87\mu S$ . Choose the crossover frequency, $f_C \le f_{OSC}$ / 10. Choose 100kHz. Then calculate the value of the compensation capacitor, $C_C$ : $$C_C = (V_{FB} / V_{OUT}) \times (R_{LOAD} / R_{CS}) \times (gm / (2\pi \times f_C))$$ = (1.25 / 2.5) x (3.125 / 0.75) x (87 x 10<sup>-6</sup> / (6.28 x 100,000)) = 289pF Choose 330pF, the next highest standard value. Now select the compensation resistor, R<sub>C</sub>, so transient-droop requirements are met. As an example, if 3% transient droop is allowed for the desired load step, the input to the error amplifier moves 0.03 x 1.25V, or 37.5mV. The error-amplifier output drives 37.5mV x gmea, or Ieao = 37.5mV x 87 $\mu$ S = 3.26 $\mu$ A across R<sub>C</sub> to provide transient gain. Find the value of R<sub>C</sub> that allows the required load-step swing from: $$RC = RCS \times IND(PK) / IEAO$$ where I<sub>IND(PK)</sub> is the peak inductor current. In a step-down DC-DC converter, if L<sub>IDEAL</sub> is used, output current relates to inductor current by: $$IIND(PK) = 1.25 \times IOUT$$ So for an 800mA output load step with $V_{IN} = 3.6V$ and $V_{OUT} = 2.5V$ : ### **Table 4. Compensation Parameters** | PARAMETER | REG1 | REG2 | REG3 | |-------------------------------------------------------|--------|---------|---------| | Error-Amplifier Transconductance, gmEA | 87µS | 87µS | 68µS | | Current-Sense Amp<br>Transresistance, R <sub>CS</sub> | 0.5V/A | 0.75V/A | 1.25V/A | ### **Table 5. Typical Compensation Values** | COMPONENT OR PARAMETER | REG1 | REG2 | REG3 | |--------------------------|--------|--------|--------| | V <sub>OUT</sub> | 3.3V | 2.5V | 1.3V | | Output Current | 1300mA | 900mA | 500mA | | Inductor | 3.3µH | 6.8µH | 10µH | | Load-Step Droop | 3% | 3% | 3% | | Loop Crossover Freq (fC) | 100kHz | 100kHz | 100kHz | | CC | 330pF | 270pF | 330pF | | RC | 240kΩ | 240kΩ | 240kΩ | | Cout | 22µF | 22µF | 22µF | RC = RCS x I<sub>IND(PK)</sub> / I<sub>EAO</sub> = $$(0.75V/A)$$ x $(1.25 \times 0.8A)$ / $3.26\mu$ A = $230k\Omega$ We choose 240k $\Omega$ . Note that the inductor does not limit the response in this case since it can ramp at (V<sub>IN</sub> - V<sub>OUT</sub>) / L, or (3.6 - 2.5) / 3.3 $\mu$ H = 242mA/ $\mu$ s. The output-filter capacitor is then selected so that the ${\sf COUT}$ ${\sf RLOAD}$ pole cancels the ${\sf RC}$ ${\sf CC}$ zero: For the example: RLOAD = VOUTX ILOAD = $$2.5V / 0.8A = 3.125\Omega$$ Cout = Rc x Cc / RLOAD = $$240k\Omega \times 330pF$$ / $3.125\Omega = 25\mu F$ We choose 22µF. Recalculate RC using the selected COUT. $$R_C = C_{OUT} \times R_{LOAD} / C_C = 208 k\Omega$$ Figure 6. MAX8588 Typical Applications Circuit Note that the pole cancellation does not have to be exact. RC x CC need only be within 0.75 to 1.25 times $R_{LOAD} \times C_{OUT}$ . This provides flexibility in component selection. If the output-filter capacitor has significant ESR, a zero occurs at: $$Z_{ESR} = 1 / (2\pi \times C_{OUT} \times R_{ESR})$$ If $Z_{\rm ESR}$ > f<sub>C</sub>, it can be ignored, as is typically the case with ceramic or polymer output capacitors. If $Z_{\rm ESR}$ is less than f<sub>C</sub>, it should be cancelled with a pole set by capacitor C<sub>P</sub> connected from CC\_ to GND: If Cp is calculated to be < 10pF, it can be omitted. ### **Optimizing Transient Response** In applications that require load-transient response to be optimized in favor of minimum component values, increase the output-filter capacitor to increase the R in the compensation RC. From the equations in the previous section, doubling the output cap allows a doubling of the compensation R, which then doubles the transient gain. ## \_Applications Information ## Extending the Maximum Core Voltage Range The V3 output can be serially programmed to supply from 0.7V to 1.475V in 25mV steps. In some cases, a higher CPU core voltage may be desired. The V3 voltage range can be increased by adding two resistors as shown in Figure 7. R24 and R25 add a small amount of gain. They are set so that an internally programmed value of 1.475V results in a higher actual output at V3. The resistors shown in Figure 1 set a maximum output of 1.55V, 1.6V, or 1.65V. All output steps are shifted and the step size is also slightly increased. The output voltage for each programmed step of V3 in Figure 7 is: $$V3 = V3_{PROG} + (R24[(V3_{PROG} / R25) + (V3_{PROG} / 185,500)])$$ where V3 is the actual output voltage, V3PROG is the original programmed voltage from the "OUTPUT (V)" column in Table 2, and 185,500 is the internal resistance of the FB3 pin. Figure 7. Addition of R24 and R25 increases maximum core voltage. The values shown raise the maximum core from 1.475V to 1.55V. #### **Backup-Battery and V7 Configurations** The MAX8588 includes a backup-battery connection, BKBT, and an output, V7. These can be utilized in different ways for various system configurations. ### Primary Backup Battery A connection with a primary (nonrechargeable) lithium coin cell is shown in Figure 6. The lithium cell connects to BKBT directly. V7 powers the CPU VCC\_BATT from either V1 (if enabled) or the backup battery. It is assumed whenever the main battery is good, V1 is on (either with its DC-DC converter or sleep LDO) to supply V7. ### No Backup Battery (or Alternate Backup) If no backup battery is used, or if an alternate backup and VCC\_BATT scheme is used that does not use the MAX8588, then BKBT should be biased from IN with a small silicon diode (1N4148 or similar, as in Figure 8). BKBT must still be powered when no backup battery is used because DBO, RSO, and POK require this supply to function. If BKBT is not powered, these outputs do not function and are high impedance. Figure 8. BKBT connection when no backup battery is used, or if an alternate backup scheme, not involving the MAX8588, is used Figure 9. A 1-cell rechargeable Li+ battery provides more backup power when a primary cell is insufficient. The cell is charged to 3.3V when V1 is active. Alternately, the battery can be charged from IN if the voltages are appropriate for the cell type. Figure 10. A 1-cell NiMH battery can provide backup by boosting with a low-power DC-DC converter. A series resistor-diode trickle charges the battery when the main power is on. ### Rechargeable Li+ Backup Battery If more backup power is needed and a primary cell has inadequate capacity, a rechargeable lithium cell can be accommodated as shown in Figure 9. A series resistor and diode charge the cell when the 3.3V V1 supply is active. In addition to biasing V7, the rechargeable battery may be required to also power other supplies. ### Rechargeable NiMH Backup Battery In some systems, a NiMH battery may be desired for backup. Usually this requires multiple cells because the typical NiMH cell voltage is only 1.2V. By adding a small DC-DC converter (MAX1724), the low-battery voltage is boosted to 3V to bias BKBT (Figure 10). The DC-DC converter's low operating current (1.5µA typ) allows it to remain on constantly so the 3V BKBT bias is always present. A resistor and diode trickle charge the NiMH cell when the main power is present. ### **PC Board Layout and Routing** Good PC board layout is important to achieve optimal performance. Conductors carrying discontinuous currents and any high-current path should be made as short and wide as possible. A separate low-noise ground plane containing the reference and signal grounds should connect to the power-ground plane at only one point to minimize the effects of power-ground currents. Typically, the ground planes are best joined right at the IC. Keep the voltage feedback network very close to the IC, preferably within 0.2in (5mm) of the FB\_ pin. Nodes with high dV/dt (switching nodes) should be kept as small as possible and should be routed away from high-impedance nodes such as FB\_. ## **Pin Configuration** \_Chip Information TRANSISTOR COUNT: 13,958 PROCESS: BiCMOS ### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) | COMMON DIMENSIONS | | | | | | | | | | | |-------------------|-----------|----------|------|-----------|----------|------|-----------|---------|------|--| | PKG. | | 36L 6x6 | i | | 40L 6x6 | | | 48L 6x6 | | | | SYMBOL | MIN | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | Α | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | | | A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | _ | 0.05 | | | A2 | 0.20 REF. | | | | 0.20 REF | | 0.20 REF. | | | | | b | 0.20 | 0.25 | D.3D | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 | | | D | 5.90 | 6.00 | 6.10 | 5,90 | 6.00 | 6.10 | 5.9D | 6.00 | 6.10 | | | E | 5.90 | 6.DD | 6.10 | 5,90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 | | | e | | 0.50 BSC | | 0.50 BSC. | | | 0.40 BSC. | | | | | k | 0.25 | - | - | 0.25 | _ | - | 0.25 | 0.35 | 0.45 | | | L | 0.45 | 0.55 | D.65 | 0.30 | 0.40 | 0.50 | 0.40 | 0.50 | 0.60 | | | L1 | - | _ | _ | _ | _ | - | 0.30 | 0.40 | 0.50 | | | N | 36 | | | 40 | | | 48 | | | | | ND | 9 | | | 10 | | 12 | | | | | | NE | 9 | | | 10 | | | 12 | | | | | JEDEC | WJJD-1 | | | WJJD-2 | | | _ | | | | | | EXPOSED PAD VARIATIONS | | | | | | | | |---------|------------------------|------|------|------|------|------|-----|--| | PKG. | | D2 | D2 | | E2 | | | | | CODES | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | | T3666-1 | 3,60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 | NO | | | T3666-2 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 | YES | | | T3666-3 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 | NO | | | T4066-1 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | NO | | | T4066-2 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | YES | | | T4066-3 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | YES | | | T4066-4 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | NO | | | T4066-5 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 | NO | | | T4866-1 | 4.20 | 4.30 | 4.40 | 4.20 | 4.30 | 4.40 | YES | | #### NOTES: - 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994 - 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES. - 3. N IS THE TOTAL NUMBER OF TERMINALS. - ATHE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. - ⚠ DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP. - 6. ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. - 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION. - (A) COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. - 9. DRAWING CONFORMS TO JEDEC MO220, EXCEPT FOR 0.4mm LEAD PITCH PACKAGE T4866-1. - 10. WARPAGE SHALL NOT EXCEED 0.10 mm. Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.