# Z86C05/C07 # CMOS Z8 8-BIT LOW-COST 1K/2K-ROM MICROCONTROLLERS ### **FEATURES** | Part<br>Number | ROM<br>(KB) | RAM*<br>(Bytes) | Speed<br>(MHz) | Auto<br>Latch | Permanent<br>WDT | |----------------|-------------|-----------------|----------------|---------------|------------------| | Z86C05 | 1 | 125 | 8 | Disabled | Enabled | | Z86C07 | 2 | 125 | 12 | Disabled | Enabled | - 18-Pin DIP and SOIC Packages - 3.0V to 5.5V Operating Range - 14 Input / Output Lines - Six Vectored, Prioritized Interrupts from Six Different Sources - Two On-Board Comparators - ROM Mask Options: - Low Noise - ROM Protect - Auto Latch (C04/C08) - Permanent Watch-Dog Timer (WDT) (C04/C08) - RC Oscillator - 32 kHz Operation - Two Programmable 8-Bit Counter/Timers, Each with 6-Bit Programmable Prescaler - Power-On Reset (POR) Timer - On-Chip Oscillator that Accepts RC, Crystal, Ceramic Resonance, LC, or External Clock Drive - Clock-Free WDT Reset - Low-Power Consumption (50 mw) - Fast Instruction Pointer (1.5μs @ 8 MHz, 1.0 μs @ 12 MHz) - Fourteen Digital Inputs at CMOS Levels; Schmitt-Triggered - Software Enabled Watch-Dog Timer - Programmable Interrupt Polarity - Two Standby Modes: STOP and HALT - Low-Voltage Protection #### **GENERAL DESCRIPTION** Zilog's Z86C05/C07 Microcontrollers (MCU) are members of the Z8 MCU family, which offer easy software/hardware system expansion. For applications demanding powerful I/O capabilities, the Z86C05/C07's dedicated input and output lines are grouped into three ports, and are configurable under software control to provide timing, status signals, or parallel I/O. Two on-chip counter/timers, with a large number of user selectable modes, off-load the system of administering real-time tasks such as counting/timing and I/O data com- munications. Additionally, two on-board comparators process analog signals with a common reference voltage (Figure 1). **Note:** All signals with a preceding front slash, "/", are active Low. For example: B//W (WORD is active Low); /B/W (BYTE is active Low, only). Power connections follow conventional descriptions. | Connection | Circuit | Device | |------------|-----------------|-----------------| | Power | V <sub>cc</sub> | V <sub>DD</sub> | | Ground | GND | V <sub>ss</sub> | # **GENERAL DESCRIPTION** (Continued) Figure 1. Z86C05/C07 Functional Block Diagram # PIN DESCRIPTIONS Figure 2. 8-Pin SOIC Pin Configuration Figure 3. 18-Pin DIP Pin Configuration Table 1: 18-Pin DIP and SOIC Pin Identification | Pin # | Symbol | Function | Direction | |-------|-----------------|--------------------------|-----------| | 1-4 | P24-P27 | Port 2, Pins 4, 5, 6, 7 | In/Output | | 5 | V <sub>CC</sub> | Power Supply | Output | | 6 | XTAL2 | Crystal Oscillator Clock | Input | | 7 | XTAL1 | Crystal Oscillator Clock | | | 8 | P31 | Port 3, Pin 1, AN1 | Input | | 9 | P32 | Port 3, Pin 2, AN2 | Input | | 10 | P33 | Port 3, Pin 3, REF | Input | | 11-13 | P00-P02 | Port 0, Pins 0, 1, 2 | In/Output | | 14 | GND | Ground | · | | 15-18 | P20-P23 | Port 2, Pins 0, 1, 2, 3 | In/Output | ### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Min | Max | Units | |---------------------------------------------------------------|-----------------------------------------|--------------------|-------| | Ambient Temperature under Bias | -40 | +105 | С | | Storage Temperature | -65 | +150 | С | | Voltage on any Pin with Respect to V <sub>ss</sub> [Note 1] | -0.6 | +12 | V | | Voltage on V <sub>D</sub> Pin with Respect to V <sub>ss</sub> | -0.3 | +7 | V | | Voltage on Pin 7 with Respect to Vss [Note 2] | -0.6 | V <sub>DD</sub> +1 | V | | Total Power Dissipation | | 462 | mW | | Maximum Current out of V <sub>ss</sub> | | 84 | mA | | Maximum Current into V <sub>DD</sub> | 7 | 84 | mA | | Maximum Current into an Input Pin [Note 3] | -600 | +600 | μΑ | | Maximum Current into an Open-Drain Pin [Note 4] | -600 | +600 | μΑ | | Maximum Output Current Sinked by Any I/O Pin | | 12 | mA | | Maximum Output Current Sourced by Any I/O Pin | *************************************** | 12 | mA | | Total Maximum Output Current Sinked by Port 2 | | 70 | mA | | Total Maximum Output Current Sourced by Port 2 | | 70 | mA | **Note:** Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period may affect device reliability. Total power dissipation should not exceed 462 mW for the package. Power dissipation is calculated as follows: Total Power dissipation = $V_{DD} \times [I_{DD} - (sum of I_{OH})] + sum of [(V_{DD} - V_{OH}) \times I_{OH}] + sum of (V_{OL} \times I_{OL})$ . #### Notes: - 1. This applies to all pins except where otherwise noted. Maximum current into pin must be $\pm 600 \mu A$ . - 2. There is no input protection diode from pin to $V_{\text{\tiny DD}}$ . - 3. This excludes Pin 6 and Pin 7. - 4. Device pin is not at an output Low state. ### STANDARD TEST CONDITIONS The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to Ground. Positive current flows into the referenced pin (Figure 4). Figure 4. Test Load Diagram ### **CAPACITANCE** $T_A = 25$ °C, $V_{cc} = GND = 0V$ , f = 1.0 MHz, unmeasured pins returned to GND. | Parameter | Min | Max | |--------------------|-----|-------| | Input capacitance | 0 | 15 pF | | Output capacitance | 0 | 20 pF | | I/O capacitance | 0 | 25 pF | # DC ELECTRICAL CHARACTERISTICS | | | T <sub>A</sub> = 0°C<br>to +70°C | | | -40°C<br>105°C | Typical | | | | | |---------------------|-------------------------------------------|----------------------------------|----------------------|----------------------|----------------------|----------------------|--------|-------|------------------------------------------|------| | Sym | Parameter | V <sub>CC</sub> [4] | Min | Max | Min | Max | @ 25°C | Units | Conditions | Note | | V <sub>CH</sub> | Clock Input High<br>Voltage | 3.0V | 0.8 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 0.8 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 1.7 | V | Driven by<br>External Clock<br>Generator | | | | | 5.5V | 0.8 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 0.8 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 2.8 | V | Driven by<br>External Clock<br>Generator | | | V <sub>CL</sub> | Clock Input Low<br>Voltage | 3.0V | V <sub>ss</sub> -0.3 | 0.2 Vcc | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | 0.8 | V | Driven by<br>External Clock<br>Generator | | | | | 5.5V | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | Vss-0.3 | 0.2 V <sub>cc</sub> | 1.7 | V | Driven by<br>External Clock<br>Generator | | | V <sub>IH</sub> | Input High Voltage | 3.0V | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 1.8 | V | | 1 | | | | 5.5V | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 2.8 | ٧ | - | 1 | | $\overline{V}_{IL}$ | Input Low Voltage | 3.0V | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | 0.8 | V | | 1 | | | | 5.5V | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | 1.5 | V | | 1 | | V <sub>OH</sub> | Output High Voltage | 3.0V | V <sub>cc</sub> -0.4 | | V <sub>cc</sub> -0.4 | | 3.0 | V | $I_{OH} = -2.0 \text{ mA}$ | 5 | | | | 5.5V | V <sub>cc</sub> -0.4 | | V <sub>cc</sub> -0.4 | | 4.8 | V | $I_{OH} = -2.0 \text{ mA}$ | 5 | | | | 3.0V | V <sub>cc</sub> -0.4 | | V <sub>cc</sub> -0.4 | | 3.0 | V | Low Noise @ $I_{OH}$<br>= -0.5 mA | | | | | 5.5V | V <sub>cc</sub> -0.4 | | V <sub>cc</sub> -0.4 | | 4.8 | V | Low Noise @ $I_{OH}$<br>= -0.5 mA | | | V <sub>OL1</sub> | Output Low Voltage | 3.0V | | 0.8 | | 0.8 | 0.2 | V | $I_{OL} = +4.0 \text{ mA}$ | 5 | | | | 5.5V | | 0.4 | | 0.4 | 0.1 | ٧ | $I_{OL} = +4.0 \text{ mA}$ | 5 | | | | 3.0V | | 0.4 | | 0.4 | 0.2 | V | Low Noise @ I <sub>OL</sub><br>= 1.0 mA | | | | | 5.5V | | 0.4 | | 0.4 | 0.1 | V | Low Noise @ I <sub>OL</sub><br>= 1.0 mA | | | V <sub>OL2</sub> | Output Low Voltage | 3.0V | | 1.0 | | 1.0 | 8.0 | V | $I_{OL} = +12 \text{ mA}$ | 5 | | | | 5.5V | | 8.0 | | 0.8 | 0.3 | V | I <sub>OL</sub> = +12 mA | 5 | | VOFFSE | Comparator Input | 3.0V | | 25 | | 25 | 10 | mV | | | | | Onset voltage | 5.5V | | 25 | | 25 | 10 | m۷ | | | | V <sub>LV</sub> | V <sub>CC</sub> Low Voltage<br>Auto Reset | | 2.2 | 2.8 | | | 2.6 | V | Int. CLK Freq @ 6 MHz Max. | | | | | | | | 2.0 | 3.0 | 2.6 | | Int. CLK Freq @ 4 MHz Max. | | | I <sup>IL</sup> | Input Leakage | 3.0V | -1.0 | 1.0 | -1.0 | 1.0 | | μΑ | $V_{IN} = OV, V_{CC}$ | | | | (Input Bias<br>Current of<br>Comparator) | 5.5V | -1.0 | 1.0 | -1.0 | 1.0 | | μА | $V_{I_N} = OV, V_{CC}$ | | # DC ELECTRICAL CHARACTERISTICS (CONT.) | | , | | | = 0°C<br>+70°C | | -40°C<br>105°C | | | | | |-------------------|--------------------------------------------------|---------------------|------|----------------------|------|----------------------|--------|-------|--------------------------------------------------------------------------|------| | Sym | Parameter | V <sub>CC</sub> [4] | Min | Max | Min | Max | @ 25°C | Units | Conditions | Note | | I <sub>OL</sub> | Output Leakage | 3.0V | -1.0 | 1.0 | -1.0 | 1.0 | | μА | V <sub>IN</sub> = OV, V <sub>CC</sub> | | | | | 5.5V | -1.0 | 1.0 | -1.0 | 1.0 | | μА | V <sub>IN</sub> = OV, V <sub>CC</sub> | | | V <sub>VICR</sub> | Comparator Input<br>Common Mode<br>Voltage Range | | 0 | V <sub>cc</sub> -1.0 | 0 | V <sub>cc</sub> -1.5 | | V | | **** | | I <sub>CC1</sub> | Standby Current (Low Noise Mode) | 3.0V | | 2.5 | | 2.5 | 0.7 | mA | HALT mode V <sub>IN</sub> = 0V,<br>V <sub>cc</sub> @ 1 MHz | | | | | 5.5V | | 4.0 | | 4.0 | 2.5 | mA | HALT mode $V_{IN} = 0V$ , $V_{CC}$ @ 1 MHz | | | | | 3.0V | | 3.0 | | 3.0 | 0.9 | mA | HALT mode $V_{IN} = 0V$ , $V_{cc}$ @ 1 MHz | · | | | | 5.5V | • | 4.5 | | 4.5 | 2.8 | mA | HALT mode $V_{IN} = 0V$ , $V_{cc}$ @ 2 MHz | | | | | 3.0V | | 4.0 | | 4.0 | 1.0 | mA | HALT mode $V_{IN} = 0V$ , $V_{cc}$ @ 2 MHz | | | | | 5.5V | | 5.0 | | 5.0 | 3.0 | mA | HALT mode $V_{IN} = 0V$ , $V_{cc}$ @ 4 MHz | | | I<br>CC2 | Standby Current | 3.0V | | 10 | | 20 | 1.0 | μА | STOP mode V <sub>IN</sub> = OV,<br>V <sub>cc</sub> WDT is not<br>Running | | | | | 5.5V | | 10 | | 20 | 1.0 | μА | STOP mode V <sub>IN</sub> = OV,<br>V <sub>cc</sub> WDT is not<br>Running | - | | I <sub>ALL</sub> | Auto Latch Low | 3.0V | | 12 | | 8.0 | 3.0 | μА | OV < V <sub>IN</sub> < V <sub>CC</sub> | | | | Current | 5.5V | | 32 | | 30 | 16 | μА | OV < V <sub>IN</sub> < V <sub>CC</sub> | - | | ALH | Auto Latch High | 3.0V | | -8 | _ | -5.0 | -1.5 | μΑ | OV < V <sub>IN</sub> < V <sub>CC</sub> | | | | Current | 5.5V | | -16 | | -20 | -8.0 | μΑ | OV < V <sub>IN</sub> < V <sub>CC</sub> | - | #### Notes: - 1. Port 0, 2, and 3 only. - 2. $V_{SS} = 0V = GND$ . - 3. The device operates down to $V_{LV}$ . The minimum operational $V_{CC}$ is determined on the value of the voltage $V_{LV}$ at the ambient temperature. The $V_{LV}$ increases as the temperature decreases. - 4. $V_{CC}$ = 3.0V to 5.5V, typical values measured at $V_{CC}$ = 3.3V and $V_{CC}$ = 5.0V. - 5. Standard Mode (not Low EMI mode). - 6. Z86C07/C08 only. - 7. CL1 = 100 pF, CL2 = 220 pF, RF = 30 kOhm # **AC ELECTRICAL CHARACTERISTICS** Figure 5. AC Electrical Timing Diagram # AC ELECTRICAL CHARACTERISTICS (Continued) Timing Table (Standard Mode for SCLK/TCLK = XTAL/2) | | | | | | $T_A = 0$ °C | to +70°C | ; | TA | = -40°C | to +105° | °C | - 11 | | |----|---------|--------------------|----------|-----------------------------------------|-----------------------------------------|----------|--------|-------------|---------|----------|-----|-------|-------| | | | | | 8 MH: | z(C05) | 12 MH | z(C07) | | z(C05) | 12 MH | | | | | No | Symbol | l Parameter | $V_{CC}$ | Min | Max | Min | Max | Min | Max | Min | Max | Units | Notes | | 1 | TpC | Input Clock Period | 3.0V | 125 | DC | 83 | DC | 125 | DC | 83 | DC | ns | 1 | | | | | 5.5V | 125 | DC | 83 | DC | 125 | DC | 83 | DC | ns | 1 | | 2 | TrC,TfC | Clock Input Rise | 3.0V | | 25 | 10 | 15 | | 25 | | 15 | ns | 1 | | | | and Fall Times | 5.5V | | 25 | | 15 | | 25 | | 15 | ns | | | 3 | TwC | Input Clock Width | 3.0V | 62 | | 41 | | | 62 | | 41 | | 1 | | | | • | 5.5V | 62 | • | 41 | | | 62 | | 41 | ns | 1 | | 4 | TwTinL | Timer Input Low | 3.0V | 100 | γ= | 100 | | 100 | ***- | 100 | | ns | 1 | | | | Width | 5.5V | 70 | | 70 | | 70 | | 70 | | ns | 1 | | 5 | TwTinH | Timer Input High | 3.0V | 5TpC | | 5TpC | | 5TpC | | 5TpC | | | 1 | | | | Width | 5.5V | 5TpC | | 5TpC | | 5TpC | **** | 5TpC | | | 1 | | 6 | TpTin | Timer Input Period | 3.0V | 8TpC | *************************************** | 8TpC | | 8TpC | | 8TpC | | | 1 | | | | | 5.5V | 8TpC | | 8TpC | , . | 8TpC | | 8TpC | | | 1 | | 7 | TrTin, | Timer Input Rise | 3.0V | | 100 | | 100 | <del></del> | 100 | | 100 | ns | 1 | | | TtTin | and Fall Timer | 5.5V | *************************************** | 100 | | 100 | | 100 | | 100 | ns | 1 | | 8 | TwlL | Int. Request Input | 3.0V | 100 | | 100 | | 100 | | 100 | | ns | 1,2 | | | | Low Time | 5.5V | 70 | | 70 | | 70 | | 70 | | ns | 1,2 | | 9 | TwlH | Int. Request Input | 3.0V | 5TpC | | 5TpC | | 5TpC | | 5TpC | | | 1 | | | | High Time | 5.5V | 5TpC | | 5TpC | | 5TpC | | 5TpC | | | 1,2 | | 10 | Twdt | Watch-Dog Timer | 3.0V | | 25 | <u>-</u> | 25 | <u> </u> | 25 | | 25 | ms | 1 | | | | Delay Time | 5.5V | | 12 | | 12 | | 10 | | 10 | ms | 1 | | 11 | Tpor | | 3.0V | 24 | | 24 | | 24 | | 24 | | ms | 1 | | | | • | 5.5V | 12 | | 12 | | 12 | | 12 | | ms | 1 | #### Notes: Timing Reference uses 0.7 V<sub>cc</sub> for a logic 1 and 0.2 V<sub>cc</sub> for a logic 0. Interrupt request through Port 3 (P33-P31). # **AC ELECTRICAL CHARACTERISTICS** Low Noise Mode | | | | | | °C to 4 | +70°C | | T <sub>4</sub> = -40 | 0°C to | +105°C | | | | |----|--------|--------------------|----------|--------|-----------|---------------------------------------|-----|----------------------|--------|----------|-----|-------|-------| | | | | | 1 MHz | | 4 MHz | | 4 MHz | | 1 MHz | | | | | No | Symbol | Parameter | $V_{CC}$ | Min | Max | Min | Max | Min | Max | Min | Max | Units | Notes | | 1 | TPC | Input Clock | 3.0V | 1000 | DC | 250 | DC | 1000 | DC | 250 | DC | ns | 1 | | | | Period | 5.5V | 1000 | DC | 250 | DC | 1000 | DC | 250 | DC | ns | 1 | | 2 | TrC | Clock Input Rise | 3.0V | | 25 | | 25 | | 25 | | 25 | ns | 1 | | | TfC | and Fall Times | 5.5V | | 25 | · · · · · · · · · · · · · · · · · · · | 25 | | 25 | | 25 | ns | 1 | | 3 | TwC | Input Clock Width | 3.0V | 500 | | 125 | | 500 | | 125 | | ns | 1 | | | | - | 5.5V | 500 | 1- 910 | 125 | | 500 | | 125 | | ns | 1 | | 4. | TwTinL | Timer Input Low | 3.0V | 100 | | 100 | | 100 | | 100 | | ns | 1 | | | | Width | 5.5V | 70 | | 70 | | 70 | | 70 | | ns | 1 | | 5 | TwTinH | Timer Input High | 3.0V | 2.5TpC | ********* | 2.5TpC | | 2.5TpC | | 2.5TpC | | | 1 | | | | Width | 5.5V | 2.5TpC | | 2.5TpC | | 2.5TpC | | 2.5TpC | | | 1 | | 6 | TpTin | Timer Input | 3.0V | 4TpC | | 4TpC | | 4TpC | | 4TpC | i e | | 1 | | | | Period | 5.5V | 4TpC | | 4TpC | | 4TpC | | 4TpC | | | 1 | | 7 | TrTin, | Timer Input Rise | 3.0V | | 100 | | 100 | | 100 | <u> </u> | 100 | ns | 1 | | | TtTin | and Fall Timer | 5.5V | | 100 | | 100 | | 100 | | 100 | ns | 1 | | 8 | TwlL | Int. Request | 3.0V | 100 | | 100 | | 100 | | 100 | | ns | 1,2 | | | | Input<br>Low Time | 5.5V | 70 | | 70 | | 70 | | 70 | | ns | 1,2 | | 9 | TwlH | Int. Request | 3.0V | 2.5TpC | | 2.5TpC | | 2.5TpC | , | 2.5TpC | | | 1 | | | | Input<br>High Time | 5.5V | 2.5TpC | | 2.5TpC | | 2.5TpC | | 2.5TpC | | | 1,2 | | 10 | Twdt | Watch-Dog Timer | 3.0V | | 25 | | 25 | · | 25 | | 25 | ms | 1 | | | | Delay Time | 5.5V | | 12 | | 12 | | 10 | | 10 | ms | 1 | #### Notes: <sup>1.</sup> Timing Reference uses 0.7 $V_{\rm CC}$ for a logic 1 and 0.2 $V_{\rm CC}$ for a logic 0. 2. Interrupt request through Port 3 (P33-P31). ### LOW NOISE VERSION #### Low EMI Emission The Z8 can be programmed to operate in a Low EMI emission mode by means of a mask ROM bit option. Use of this feature results in: - All pre-driver slew rates reduced to 10 ns typical. - Internal SCLK/TCLK operation limited to a maximum of 4 MHz - 250 ns cycle time. - Output drivers have resistances of 200 ohms (typical). - Oscillator divide-by-two circuitry eliminated. The Low EMI mode is mask-programmable to be selected by the customer at the time the ROM code is submitted. #### **EMI Characteristics** The Z8 operating in the Low EMI mode generates EMI as measured in the following chart: The measurements, shown in Figure 6, were made while operating the Z8 in three states: (1) idle condition, (2) static output; (3) switched output. Figure 6. Typical Low Noise Measurements ### PIN DESCRIPTION XTAL1, XTAL2 Crystal In, Crystal Out (time-based input and output, respectively). These pins connect a RC, parallel-resonant crystal, LC, or an external single-phase clock to the on-chip clock oscillator and buffer. Auto Latch. The auto latch puts valid CMOS levels on all CMOS inputs (except P33, P32, P31) that are not externally driven. After Power-On Reset, this level is 0 or 1 cannot be determined. A valid CMOS level, rather than a floating node, reduces excessive supply current flow in the input buffer. To change the auto latch state, the auto latches must be over driven with current greater than IALH (high to low) or latt (low to high). Port 0 (P02-P00). Port 0 is a 3-bit I/O, bidirectional, Schmitt-triggered CMOS-compatible I/O port. These three I/O lines can be configured under software control to be all inputs or all outputs (Figure 7). Figure 7. Port 0 Configuration ### **PIN DESCRIPTION** (Continued) **Port 2** (P27-P20). Port 2 is an 8-bit I/O, bit-programmable, bidirectional, Schmitt-triggered CMOS-compatible I/O port. These eight I/O lines can be configured under soft- ware control to be an input or output, independently. Bits programmed as outputs may be globally programmed as either push-pull or open-drain (Figure 8). Figure 8. Port 2 Configuration **Port 3** (P33-P31). Port 3 is a 3-bit, Schmitt-triggered CMOS-compatible port with three fixed input (P33-P31) lines. These three input lines can be configured under software control as digital inputs or analog inputs. These three input lines can also be used as the interrupt sources IRQ0-IRQ3 and as the timer input signal ( $T_{\rm IN}$ ) (Figure 9). Figure 9. Port 3 Configuration ### **PIN DESCRIPTION** (Continued) **Comparator Inputs.** Two analog comparators are added to Port 3 inputs for interface flexibility. Typical applications for these on-board comparators are: Zero-Crossing detection, A/D conversion, voltage scaling, and threshold detection. The dual comparator (common inverting terminal) features a single power supply which discontinues power in STOP mode. The common voltage range is 0-4V when the $V_{\rm cc}$ is 5.0V. Interrupts are generated on either edge of Comparator 2's output, or on the falling edge of Comparator 1's output. The comparator output may be used for interrupt generation, Port 3 data inputs, or $T_{\rm IN}$ through P31. Alternately, the comparators may be disabled, freeing the reference input (P33) for use as IRQ1 and/or P33 input. # **FUNCTIONAL DESCRIPTION** **RESET.** Upon power-up the Power-On Reset circuit waits for $T_{POB}$ ms, plus 18 clock cycles, and then starts program execution at address%000C (Hex) (Figure 10). The device control registers' reset value is shown in Table 1. Figure 10. Internal Reset Configuration Table 1. Z86C04/C08 & C05/C07 Control Registers | | | | | Rese | t Condi | tion | | | | | |------------|--------|----|----|------|---------|------|----|----|----|------------------------------------------| | Addr. | Reg. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Comments | | 03H (3) | Port 3 | U | U | U | U | U | U | U | U | | | 02H (2) | Port 2 | U | U | U | U | U | U | U | U | | | 00H (0) | Port 0 | U | U | U | U | U | U | U | U | | | FFH (255) | SPL | U | U | U | U | U | U | U | U | ····• | | FDH (253) | RP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | FCH (252) | FLAGS | U | U | U | U | U | U | U | U | *************************************** | | FBH (251) | IMR | 0 | U | U | U | U | U | U | U | | | FAH (250) | IRQ | U | Ų | 0 | 0 | 0 | 0 | 0 | 0 | IRQ3 is used for positive edge detection | | F9H (249) | IPR | U | U | U | U | U | U | U | U | | | F8H (248)* | P01M | U | U | U | 0 | U | U | 0 | 1 | | | F7H (247)* | РЗМ | U | U | U | U | U | U | 0 | 0 | | | F6H (246)* | P2M | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Inputs after reset | | F5H (245) | PRE0 | U | U | U | U | U | U | U | 0 | | | F4H (244) | ТО | U | U | U | U | U | U | U | U | | | F3H (243) | PRE1 | U | U | U | U | U | U | 0 | 0 | | | F2H (242) | T1 | U | U | U | U | U | U | U | U | | | F1H (241) | TMR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Note: Registers are not reset after a STOP-Mode Recovery using P27 pin. A subsequent reset will cause these control registers to be re-configured as shown in Table 2 and the user must avoid bus contention on the port pins ordevice reliability may be affected. ### **FUNCTIONAL DESCRIPTION** (Continued) **Program Memory.** The Z86C05/C07 can address up to 1K/2K bytes of internal program memory (Figure 11). The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts. Bytes 0-1023/2047 are on-chip mask-programmed ROM. 1023/2047 3FH/7FFH Location of On-Chip First Byte of ROM Instruction Executed After RESET 12 0CH 11 IRQ5 0BH 10 IRQ5 0AH 9 IRQ4 09H IRQ4 8 08H 7 IRQ3 07H Interrupt Vector 6 06H IRQ3 (Lower Byte) IRQ2 5 05H 4 04H IRQ2 Interrupt Vector 3 IRQ1 03H (Upper Byte) 2 IRQ1 02H 1 IRQ0 01H 0 IRQ0 00H Figure 11. Program Memory Map Register File. The Register File consists of three I/O port registers, 125 general-purpose registers, and 14 control and status registers (R0, R2-R3, R4-R127, and R241-R255, respectively; see Figure 12). Note that R254 is available for general purpose use. The Z8 instructions can access registers directly or indirectly through an 8-bit address field. This allows short 4-bit register addressing using the Register Pointer. In the 4-bit mode, the register file is divided into eight working register groups, each occupying 16 continuous locations. The Register Pointer (Figure 13) addresses the starting location of the active working- register group. Upon power-up, the general purpose registers are undefined. | Location | | Indentifiers | |------------------------|------------------------------|--------------| | 255 (FFH) | Stack Pointer (Bits 7-0) | SPL | | 254 (FEH) | General-Purpose Register | GPR | | 253 (FDH) | Register Pointer | RP | | 252 (FCH) | Program Control Flags | FLAGS | | 251 (FBH) | Interrupt Mask Register | IMR | | 250 (FAH) | Interrupt Request Register | IRQ | | 249 (F9H) | Interrupt Priority Register | IPR | | 248 (F8H) | Ports 0-1 Mode | P01M | | 247 (F7H) | Port 3 Mode | РЗМ | | 246 (F6H) | Port 2 Mode | P2M | | 245 (F5H) | T0 Prescaler | PRE0 | | 244 (F4H) | Timer/Counter 0 | ТО | | 243 (F3H) | T1 Prescaler | PRE1 | | 242 (F2H) | Timer/Counter 1 | T1 | | 241 (F1H) | Timer Mode | TMR | | 240 (F0H)<br>128 (80H) | Not Implemented | | | 127 (7FH) | General-Purpose<br>Registers | | | 4 (04H) | | į | | 3 (03H) | Port 3 | P3 | | 2 (02H) | Port 2 | P2 | | 1 (01H) | Reserved | P1 | | 0 (00H) | Port 0 | P0 | Figure 12. Register File Figure 13. Register Pointer **Stack Pointer.** The Z8 has an 8-bit Stack Pointer (R255) used for the internal stack that resides within the 124 general-purpose registers. **General-Purpose Register (GPR).** The general-purpose register upon device power-up is undefined. The general-purpose register upon a Stop-Mode Recovery and reset stays in its last state. It may not keep its last state from a $V_{LV}$ reset if the $V_{CC}$ drops below 1.8V. **Note:** Register R254 has been designated as a general-purpose register. ### FUNCTIONAL DESCRIPTION (Continued) Counter/Timer. There are two 8-bit programmable counter/timers (T0 and T1), each driven by its own 6-bit programmable prescaler. The T1 prescaler can be driven by internal or external clock sources, however the T0 can be driven by the internal clock source only (Figure 14). The 6-bit prescalers can divide the input frequency of the clock source by any integer number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When both counter and prescaler reach the end of count, a timer interrupt request, IRQ4 (T0) or IRQ5 (T1), is generated. The counter can be programmed to start, stop, restart to continue, or restart from the initial value. The counters can also be programmed to stop upon reaching zero (single pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers are read at any time without disturbing their value or count mode. The clock source for T1 is user-definable and can be either the internal microprocessor clock divided by four, or an external signal input through Port 3. The Timer Mode register configures the external timer input (P31) as an external clock, a trigger input that is retriggerable or non-retriggerable, or as a gate input for the internal clock. Figure 14. Counter/Timers Block Diagram Interrupts. The Z8 has six interrupts from six different sources. These interrupts are mistakable and prioritized (Figure 15). The six sources are divided as follows: the falling edge of P31 (AN1), P32 (AN2), P33 (REF), the rising edge of P32 (AN2), and the two counter/timers. The Interrupt Mask Register globally or individually enables or disables the six interrupt requests (Table 2). When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register. All Z8 interrupts are vectored through locations in program memory. When an Interrupt machine cycle is activated, an interrupt request is granted. This disables all subsequent interrupts, saves the Program Counter and Status Flags, and then branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit starting address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked and the interrupt request register is polled to determine which of the interrupt requests needs service. Note: User must select any Z86C08 mode in Zilog's C12 ICEBOX™ emulator. The rising edge interrupt is not supported on the Z86CCP00ZEM emulator. Table 2. Interrupt Types, Sources, and Vectors | IRQ1 REF(P33) 2,3 External (F IRQ2 AN1(P31) 4,5 External (F | Name | Source | Vector Location | Comments | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|-----------------|--------------| | IRQ2 AN1 (P31) 4,5 External (F IRQ3 AN2 (P32) 6,7 External (R IRQ4 T0 8,9 Internal | IRQ0 | AN2(P32) | 0,1 | External (F) | | IRQ3 AN2(P32) 6,7 External (R<br>IRQ4 T0 8,9 Internal | IRQ1 | REF(P33) | 2,3 | External (F) | | IRQ4 T0 8,9 Internal | IRQ2 | AN1(P31) | 4,5 | External (F) | | | IRQ3 | AN2(P32) | 6,7 | External (R) | | IRQ5 T1 10,11 Internal | IRQ4 | TO | 8,9 | Internal | | | IRQ5 | T1 | 10,11 | Internal | #### Notes: F = Falling edge triggered R = Rising edge triggered Figure 15. Interrupt Block Diagram ### **FUNCTIONAL DESCRIPTION (Continued)** Clock. The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a RC, crystal, ceramic resonator, LC, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal should be AT cut, 12 MHz max, with a series resistance (RS) less than or equal to 100 Ohms. **Note:** C04/C05 is 8 MHz max. The crystal should be connected across XTAL1 and XTAL2 using the vendor's crystal recommended capacitors (capacitance is between 10 pF to 250 pF, which depends on the crystal manufacturer, ceramic resonator and PCB layout) from each pin directly to device Ground pin 14 (Figure 16). Note that the crystal capacitor loads should be connected to $V_{\rm ss}$ pin 14 to reduce ground noise injection. To use 32 KHz crystal, the 32 KHz operational mask option must be selected. To use RC oscillator, the RC oscillator option must be selected. HALT Mode. This instruction turns off the internal CPU clock but not the crystal oscillation. The counter/timers and external interrupts IRQ0, IRQ1, IRQ2, and IRQ3 remain active. The device can be recovered by interrupts, either externally or internally generated. An interrupt request must be executed (enabled) to exit HALT Mode. After the interrupt service routine, the program continues from the instruction after the HALT. **STOP Mode.** This instruction turns off the internal clock and external crystal oscillation and reduces the standby current. The STOP Mode can be released by two methods. The first method is a RESET of the device by removing $V_{\rm cc}$ . The second method is if P27 is configured as an input line when the device executes the STOP instruction. A low input condition on P27 releases the STOP Mode. Program execution under both conditions begins at location 000C (Hex). However, when P27 is used to release the STOP Mode, the I/O port mode registers are not reconfigured to their default power-on conditions. This prevents any I/O, configured as output when the STOP instruction was executed, from glitching to an unknown state. To use the P27 release approach with STOP Mode, use the following instruction: LD P2M, #1XXX XXXXB NOP STOP **Note:** (X = dependent upon user's application.) In order to enter STOP or HALT Mode, it is necessary to first flush the instruction pipeline to avoid suspending execution in mid-instruction. To do this, the user must execute a NOP (Opcode = FFH) immediately before the appropriate sleep instruction, that is, as follows: FF NOP ; clear the pipeline 6F STOP ; enter STOP Mode or FF NOP ; clear the pipeline 7F HALT ; enter HALT Mode **Watch-Dog Timer (WDT).** The Watch-Dog Timer is enabled by instruction WDT. When the WDT is enabled, it cannot be stopped by the instruction. With the WDT instruction, the WDT should be refreshed once the WDT is enabled within every Twdt period; otherwise, the Z8 resets itself. The WDT instruction affects the Flags accordingly: Z = 1, S = 0, V = 0. WDT = 5F (Hex) Figure 16. Oscillator Configuration Opcode WDT (5FH). The first time opcode 5FH is executed, the WDT is enabled, and subsequent execution clears the WDT counter. This has to be done within the maximum T<sub>wot</sub> period; otherwise, the WDT times out and generates a Reset. The generated Reset is the same as a Power-On Reset of T<sub>POR</sub> plus 18 XTAL clock cycles. The WDT does not work (run) in STOP Mode. The WDT is disabled during and after a Reset, until the WDT is enabled again. Opcode WDH (4FH). When this instruction is executed it will enable the WDT during HALT. If not, the WDT will stop when entering HALT. This instruction does not clear the counters, it facilitates running the WDT function during HALT Mode. A WDH instruction executed without executing WDT (5FH) has no effect. Permanent WDT Mask Option. Only when the Permanent WDT Mask Option is selected, then the WDT is hardwired to be enabled after reset. The WDT will operate in Run Mode, HALT Mode, and STOP Mode. The Opcode 5FH is used to refresh or clear the WDT counter. The WDH instruction (4FH) has no effect. **Low Voltage Protection** $(V_{1V})$ . Maximum $(V_{1V})$ Conditions: Case 1: T<sub>a</sub>= -40°C, +85°C, Internal Clock Frequency equal or less than 6 MHz Case 2: $T_A = -40$ °C, +105°C, Internal Clock Frequency equal or less than 4 MHz Note: The internal clock frequency is one-half the external clock frequency in standard mode. The device will function normally at or above 3.0V under all conditions. Below 3.0V, the device functions normally until the Low Voltage Protection trip point $(V_{t,v})$ is reached. The device is guaranteed to function normally at supply voltages above the low voltage trip point for the temperatures and operating frequencies in Cases 1 and 2. The actual low voltage trip point is a function of temperature and process parameters (Figure 17). | 2 MHz (7 | ГурісаІ | | | | | |--------------------------------------|---------|------|-------|-------|--------| | Temp | –40° | 0°C | +25°C | +70°C | +105°C | | $V_{\scriptscriptstyle \mathrm{LV}}$ | 2.55 | 2.4 | | 1.7 | 1.6 | | | 3.0 | 2.75 | 2.6 | 2.3 | 2.1 | ROM Protect. ROM Protect fully protects the Z86C04/C08 ROM code from being read internally. When ROM Protect is selected. ROM look-up tables can be used in this mode. Figure 17. Typical Z86C04/C08 V<sub>1v</sub> vs. Temperature ### **Z8® CONTROL REGISTER DIAGRAMS** Figure 18. Timer Mode Register (F1<sub>u</sub>: Read/Write) Figure 19. Counter Time 1 Register (F2<sub>H</sub>: Read/Write) Figure 20. Prescaler 1 Register (F3<sub>H</sub>: Write Only) Figure 21. Counter/Timer 0 Register (F4<sub>"</sub>: Read/Write) Figure 22. Prescaler 0 Register (F5<sub>n</sub>: Write Only) Figure 23. Port 2 Mode Register (F6<sub>H</sub>: Write Only) Figure 24. Port 3 Mode Register (F7<sub>H</sub>: Write Only) Figure 25. Port 0 and 1 Mode Register Figure 26. (F8,: Write Only) Figure 27. Interrupt Priority Register Figure 28. (F9<sub>n</sub>: Write Only) Figure 29. Interrupt Request Register Figure 30. (FA<sub>H</sub>: Read/Write) Figure 31. Interrupt Mask Register Figure 32. (FB<sub>u</sub>: Read/Write) Figure 33. Flag Register Figure 34. (FC<sub>u</sub>: Read/Write) Figure 35. Register Pointer Figure 36. (FD<sub>H</sub>: Read/Write) Figure 37. Stack Pointer Figure 38. (FF<sub>H</sub>: Read/Write) # **DEVICE CHARACTERISTICS** ### Standard Mode Figure 39. Typical $I_{\rm cc}$ vs. Frequency Figure 40. $V_{\rm IL}$ , $V_{\rm OL}$ vs. Temperature # Standard Mode Figure 41. $V_{\rm ir}$ , $V_{\rm OH}$ vs. Temperature Figure 42. Typical $\rm I_{OH}$ vs. $\rm V_{OH}$ # **DEVICE CHARACTERISTICS** (Continued) Figure 43. Typical $\rm I_{oL}$ vs. $\rm V_{oL}$ Figure 44. Typical WDT Time Out Period vs. $\rm V_{cc}$ Over Temperature # **PACKAGE INFORMATION** | SYMBOL | MILLI | METER | INCH | | |----------|----------|-------|----------|------| | | MIN | MAX | MIN | MAX | | Al | 0.51 | 0.81 | .020 | .032 | | A2 | 3.25 | 3.43 | .128 | .135 | | В | 0.38 | 0.53 | .015 | .021 | | B1 | 1.14 | 1.65 | .045 | .065 | | С | 0.23 | 0.38 | .009 | .015 | | D | 22.35 | 23.37 | .880 | .920 | | E | 7.62 | 8.13 | .300 | .320 | | El | 6.22 | 6.48 | .245 | .255 | | <b>E</b> | 2.54 TYP | | .100 TYP | | | eA | 7.87 | 8.89 | .310 | .350 | | L | 3.18 | 3.81 | .125 | .150 | | Qί | 1.52 | 1.65 | .060 | .065 | | S | 0.89 | 1.65 | .035 | .065 | CONTROLLING DIMENSIONS : INCH Figure 45. 18-Pin DIP Package Diagram | SYMBOL | MILL | METER | INCH | | |------------|----------|-------|-----------|-------| | | MIN | MAX | MIN | MAX | | A | 2.40 | 2.65 | 0.094 | 0.104 | | A1 | 0.10 | 0.30 | 0.004 | 0.012 | | A2 | 2.24 | 2.44 | 0.088 | 0.096 | | 9 | 0.36 | 0.46 | 0.014 | 0.018 | | С | 0.23 | 0.30 | 0.009 | 0.012 | | D | 11.40 | 11.75 | 0.449 | 0.463 | | Ε | 7.40 | 7.60 | 0.291 | 0.299 | | <b>(6)</b> | 1.27 TYP | | 0.050 TYP | | | Н | 10.00 | 10.65 | 0.394 | 0.419 | | h | 0.30 | 0.50 | 0.012 | 0.020 | | L | 0.60 | 1.00 | 0.024 | 0.039 | | Q1 | 0.97 | 1.07 | 0.038 | 0.042 | CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH. Figure 46. 18-Pin SOIC Package Diagram ### **ORDERING INFORMATION** Z86C05 (8 MHz) Z86C07 (12 MHz) Standard Temperature Standard Temperature 18-Pin DIP Z86C0408PSC 18-Pin SOIC Z86C0408SSC 18-Pin DIP Z86C0812PSC 18-Pin SOIC Z86C0812SSC **Extended Temperature** 18-Pin DIP Z86C0408PEC 18-Pin SOIC Z86C0408SEC Extended Temperature 18-Pin DIP Z86C0812PEC 18-Pin SOIC Z86C0812SEC For fast results, contact your local Zilog sale offices for assistance in ordering the part(s) desired. #### **CODES** **Preferred Package** P = DIP Longer Lead Time E = -40°C to +105°C **Longer Lead Time** S = SOIC Speeds 08 = 8 MHz 12 = 12 MHz **Preferred Temperature** $S = 0^{\circ}C$ to $+70^{\circ}C$ **Environmental** C = Plastic Standard ### Example: is a Z86C05, 8 MHz, DIP, 0°C to +70°C, Plastic Standard Flow Environmental Flow Temperature Package Speed Product Number Zilog Prefix #### **Pre-Characterization Product:** The product represented by this CPS is newly introduced and Zilog has not completed the full characterization of the product. The CPS states what Zilog knows about this product at this time, but additional features or non-conformance with some aspects of the CPS may be found, either by Zilog or its customers in the course of further application and characterization work. In addition, Zilog cautions that delivery may be uncertain at times, due to start-up yield issues. © 1997 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 FAX 408 370-8056 Internet: http://www.zilog.com