

|                                            | <b>Pre-End-of-Life</b>                                                                                                                                           |
|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| of Life. The prod                          | production, however, it has been deemed Pre-End<br>uct is approaching end of life. Within a minimum of<br>rice will enter its final, Last Time Buy, order phase. |
| Date of status cha                         | nge: December 5, 2018                                                                                                                                            |
| Recommende                                 | l Substitutions:                                                                                                                                                 |
| For existing custo<br>cations, refer to th | omer transition, and for new customers or new appli-<br>he <i>ALT</i> 80600.                                                                                     |
|                                            |                                                                                                                                                                  |
|                                            |                                                                                                                                                                  |
|                                            |                                                                                                                                                                  |
|                                            | ed information on purchasing options, contact your<br>l applications engineer or sales representative.                                                           |

Allegro MicroSystems, LLC reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.



### **Features and Benefits**

- Six integrated high current sinks
- · Fixed frequency current mode control with integrated gate driver
- 300 kHz to 1 MHz adjustable switching frequency
- Controlled startup using options of Enable, PWM signal, or battery voltage ramp
- Parallel operation with one boost controller (master) and up to five slave controllers
- Active current sharing between LED strings for  $\pm 0.6\%$  accuracy and matching
- No audible MLCC noise during PWM dimming
- Adjustable overvoltage protection (OVP)
- Open or shorted LED string protection
- Overtemperature, cycle-by-cycle current limit, and undervoltage protection
- SOIC 24-pin package for easy single-side PCB manufacturing, or TSSOP 24-pin and QFN 28-contact packages with exposed thermal pad for better thermal performance

### Packages:



### Description

The A8512 is a multi-output WLED/RGB driver for backlighting LCD monitors and televisions. It integrates a boost controller to drive external MOSFET, and six internal current-sinks. The boost converter operates in constant frequency (programmable) current mode control.

PWM dimming allows LED currents to be controlled in 500:1 ratio. The LED sink current is set by an external R\_ISET resistor (see chart below). More than one LED sinks can be combined together to achieve even higher current per LED string. Multiple A8512s can be connected in parallel, with one master controller controlling the boost stage, and up to five slave controllers, which act as LED sinks. This allows up to 36 LED strings to be powered by just one boost converter.

The A8512 operates from a single supply of 8 to 24 V. It provides protection against overvoltage, open or shorted LED string, and overtemperature. A dual level cycle-by-cycle current limit function provides soft start and protects against overloads.

The device is provided in a 24-pin SOICW package (LB), with internally fused pins for enhanced thermal dissipation, and a 28-contact 5 mm  $\times$  5 mm QFN package (ET) and a 24-pin TSSOP package (LP), both with an exposed thermal pad for enhanced thermal dissipation. All packages are lead (Pb) free, with 100% matte tin leadframe plating.

## **Typical Application Circuit**



Figure 1. Typical application circuit for single IC operation, and (in dotted box) master/slave multiple IC operation.

#### **Selection Guide**

| Part Number   | Packing                     | Package                                               |
|---------------|-----------------------------|-------------------------------------------------------|
| A8512ELBIR-T1 | 1000 pieces per 13-in. reel | 24-pin SOICW, with internally fused pins for enhanced |
| A0312EEB11C-1 | 1000 pieces per 13-in. reel | thermal dissipation                                   |
| A8512ELPTR-T  | 4000 pieces per 13-in. reel | 24-pin TSSOP, with exposed thermal pad for enhanced   |
| A0012ELPTR-1  | 4000 pieces per 13-in. reel | thermal dissipation                                   |
| A8512EETTR-T  | 1500 pieces per 7 in real   | 28-contact QFN, with exposed thermal pad for enhanced |
| A0312EETTR-T  | 1500 pieces per 7-in. reel  | thermal dissipation                                   |



<sup>1</sup> Variant is no longer in production. The device should not be purchased for new design applications. Samples are no longer available. Date of status change: December 1, 2015

#### **Absolute Maximum Ratings**

| Characteristic                      | Symbol               | Notes   | Rating     | Unit |
|-------------------------------------|----------------------|---------|------------|------|
| VIN Pin Input Voltage               | V <sub>IN</sub>      |         | -0.3 to 34 | V    |
| LED1-LED6 Pin Voltage               | V <sub>LEDx</sub>    |         | -0.3 to 40 | V    |
| OVP Pin Input Voltage               | V <sub>OVP</sub>     |         | –0.3 to 50 | V    |
| SENSE1 and SENSE2 Pin Input Voltage | V <sub>SENx</sub>    |         | –0.3 to 1  | V    |
| VBIAS, VREG7V, and DRIVER Pins      |                      |         | –0.3 to 10 | V    |
| Remaining Pins Input Voltage        |                      |         | –0.3 to 7  | V    |
| Operating Ambient Temperature       | T <sub>A</sub>       | Range E | -40 to 85  | °C   |
| Maximum Junction Temperature        | T <sub>J</sub> (max) |         | 150        | °C   |
| Storage Temperature                 | T <sub>stg</sub>     |         | –55 to 150 | °C   |

#### Thermal Characteristics may require derating at maximum conditions, see application information

| Characteristic             | Symbol           | Test Conditions*                                           | Value | Unit |
|----------------------------|------------------|------------------------------------------------------------|-------|------|
| Package Thermal Resistance |                  | Package ET, 4-layer PCB, based on JEDEC standard           | 32    | °C/W |
|                            |                  | Package LB, on 2-layer PCB, 1-in? 2-oz copper exposed area | 51    | °C/W |
|                            | R <sub>0JA</sub> | Package LB, on 4-layer PCB, based on JEDEC standard        | 35    | °C/W |
|                            |                  | Package LP, on 4-layer PCB, based on JEDEC standard        | 28    | °C/W |

\*Additional thermal information available on the Allegro website



### **Functional Block Diagram**





### **Pin-out Diagrams**



Package ET

Package LB

Package LP

#### **Terminal List Table**

|          | Number   |          | Number |                                                                                                                              | News | Fur sting |
|----------|----------|----------|--------|------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| ET       | LB       | LP       | Name   | Function                                                                                                                     |      |           |
| 26       | 1        | 1        | EN     | Device Enable. Apply logic-high signal to enable, low to shut down.                                                          |      |           |
| 28       | 2        | 2        | PGND   | Power ground for external FET gate driver. Connect directly to R <sub>SC</sub> ground and to common star ground.             |      |           |
| 1        | 3        | 3        | DRIVER | Gate driver terminal to drive external MOSFET.                                                                               |      |           |
| 2        | 4        | 4        | VREG7V | Gate driver supply from internal voltage regulator. Bypass with 0.1 to 1 µF ceramic capacitor to PGND.                       |      |           |
| 4        | 5        | 5        | VIN    | Input supply voltage for the IC.                                                                                             |      |           |
| 11, 12   | 6, 7     | 12       | AGND   | Analog (signal) GND for the IC. Connect to common star ground.                                                               |      |           |
| 6        | 8        | 6        | VBIAS  | Bias supply voltage from internal regulator. Bypass with 0.1 to 1 $\mu$ F ceramic capacitor to AGND                          |      |           |
| 7        | 9        | 8        | OVP    | Overvoltage Protection terminal. Connect this pin to output capacitor through a resistor $R_{OVP}$ to set the OVP threshold. |      |           |
| 8        | 10       | 9        | SENSE2 | Connect to ground side of current sense resistor R <sub>SC</sub> .                                                           |      |           |
| 9        | 11       | 10       | SENSE1 | Connect to high side of current sense resistor R <sub>SC</sub> .                                                             |      |           |
| 10       | 12       | 11       | ISET   | Sets 100% Current through LED strings; connect R <sub>ISET</sub> from ISET to AGND.                                          |      |           |
| 13       | 13       | 13       | FSET   | Sets switching frequency; connect R <sub>FSET</sub> from FSET to AGND.                                                       |      |           |
| 14       | 14       | 14       | COMP   | Compensation pin; connect C <sub>COMP</sub> (1 µF typical) capacitor to AGND.                                                |      |           |
| 15,16,17 | 15,16,17 | 15,16,17 | LED1-3 | LED current sinks; connect unused LEDx pins to ground to disable.                                                            |      |           |
| 18,19    | 18,19    | 18       | LGND   | LED current sink ground; connect to common star ground.                                                                      |      |           |
| 20,21,22 | 20,21,22 | 19,20,21 | LED4-6 | LED current sinks; connect unused LEDx pins to ground to disable.                                                            |      |           |
| 23       | 23       | 22       | FAULT  | This open-drain output is pulled low when fault condition occurs; connect to external pull-up resistor.                      |      |           |
| 24       | 24       | 23       | PWM    | Pulse width modulation LED-current control; apply logic level PWM for dimming.                                               |      |           |
| 25       | _        | 24       | DGND   | Digital ground for input control signals (EN and PWM); connect to common star ground.                                        |      |           |
| 3,5,27   | _        | 7        | NC     | Not connected electrically.                                                                                                  |      |           |
| PAD      | _        | PAD      | PAD    | Exposed pad. Solder to GND plane for enhanced thermal dissipation.                                                           |      |           |



# **ELECTRICAL CHARACTERISTICS** Valid at $V_{IN} = 12 \text{ V}$ ; $T_A = 25^{\circ}\text{C}$ , $R_{FSET} = 52 \text{ k}\Omega$ , $R_{ISET} = 12.4 \text{ k}\Omega$ , except • indicates specifications guaranteed over the full operating temperature range with $T_A = T_J$ , unless otherwise noted

| Characteristics                                       | Symbol                | Test Conditions                                                              |   | Min. | Typ.1 | Max. | Unit |
|-------------------------------------------------------|-----------------------|------------------------------------------------------------------------------|---|------|-------|------|------|
| Input Voltage Range                                   | V <sub>IN</sub>       |                                                                              | • | 8    | -     | 24   | V    |
| Internal Bias Voltage Range                           | V <sub>BIAS</sub>     |                                                                              |   | 4.75 | -     | 5.5  | V    |
| Internal Gate Driver Voltage                          | V <sub>DRIVER</sub>   | V <sub>IN</sub> ≥ 10 V                                                       |   | 6.5  | -     | 8    | V    |
| Undervoltage Lockout Threshold for $V_{IN}$           | V <sub>UVLO</sub>     | V <sub>IN</sub> falling                                                      | • | 5.7  | 6.5   | 6.8  | V    |
| Undervoltage Lockout Hysteresis for V <sub>IN</sub>   | V <sub>UVLOHYS</sub>  |                                                                              |   | -    | 0.55  | _    | V    |
|                                                       |                       | Switching at no load                                                         |   | -    | 7     | -    | mA   |
| Supply Current <sup>2</sup>                           |                       | Shutdown, EN = $V_{IL}$ , $T_A = 25^{\circ}C$                                |   | -    | 0.1   | 1    | μA   |
|                                                       | I <sub>VIN</sub>      | Standby, EN = V <sub>IH</sub> , PWM = V <sub>IL</sub> , soft start completed | • | -    | 2     | 3    | mA   |
| Boost Controller                                      | ·                     |                                                                              |   |      |       |      |      |
| Switching Frequency                                   | f <sub>SW</sub>       |                                                                              | • | 0.8  | 1     | 1.25 | MHz  |
| Minimum Switch Off-Time                               | t <sub>off(min)</sub> | Driver output                                                                |   | -    | 72    | -    | ns   |
| Minimum Switch On-Time                                | t <sub>on(min)</sub>  | Driver output                                                                |   | -    | 72    | -    | ns   |
| Logic Input Levels (EN and PWM pins)                  | · · · · ·             |                                                                              |   |      |       |      |      |
| Input Voltage Level Low                               | V <sub>IL</sub>       |                                                                              | • | -    | -     | 0.4  | V    |
| Input Voltage Level High                              | V <sub>IH</sub>       |                                                                              | • | 1.5  | -     | -    | V    |
| Input Leakage Current <sup>2</sup>                    | I <sub>IN</sub>       | EN = PWM = 5 V                                                               |   | -    | 100   | _    | μA   |
| Error Amplifier                                       | - I                   |                                                                              |   |      |       |      |      |
| COMP Pin Source Current                               | I <sub>EA(src)</sub>  | V <sub>COMP</sub> = 1.5 V                                                    |   | -    | 160   | -    | μA   |
| COMP Pin Sink Current                                 | I <sub>EA(snk)</sub>  | V <sub>COMP</sub> = 1.5 V                                                    |   | -    | 20    | _    | μA   |
| COMP Pin Pull-Down Resistance                         | R <sub>COMPPD</sub>   | FAULT = 0                                                                    |   | -    | 1000  | _    | kΩ   |
| Driver Section                                        | ÷                     |                                                                              |   | ÷    |       |      |      |
| Peak Source Current <sup>5</sup>                      | I <sub>pk(src)</sub>  | Measured at V <sub>DRIVER</sub> = 0 V                                        |   | -    | 2     | -    | A    |
| Peak Sink Current <sup>5</sup>                        | I <sub>pk(snk)</sub>  | Measured at $V_{DRIVER} = V_{REG7V}$                                         |   | -    | 2     | -    | A    |
| High Side Gate Drive On Resistance                    | R <sub>DS(on)H</sub>  | Measured at $V_{DRIVER} = V_{REG7V} / 2$                                     |   | -    | 4     | -    | Ω    |
| Low Side Gate Drive On Resistance                     | R <sub>DS(on)L</sub>  | Measured at $V_{DRIVER}$ = $V_{REG7V}$ / 2                                   |   | -    | 3     | -    | Ω    |
| Sense Overcurrent Threshold Voltage                   | V <sub>SEN</sub>      | V <sub>SENSE1</sub> - V <sub>SENSE2</sub>                                    |   | 80   | 95    | 110  | mV   |
| LED Current Sinks                                     |                       |                                                                              |   |      | _     |      |      |
| LEDx Pin Regulation Voltage                           | V <sub>LEDx</sub>     | I <sub>LED</sub> = 80 mA                                                     |   | -    | 1.4   | -    | V    |
| I <sub>SET</sub> to I <sub>LEDx</sub> Current Gain    | A <sub>ISET</sub>     | Ι <sub>SET</sub> = 100 μΑ                                                    |   | -    | 640   | -    | A/A  |
| ISET Pin Voltage                                      | V <sub>ISET</sub>     |                                                                              |   | -    | 1.235 | -    | V    |
| I <sub>SET</sub> Allowable Current Range <sup>2</sup> | I <sub>SET</sub>      |                                                                              | • | 41   | _     | 190  | μA   |

Continued on the next page ...



# **ELECTRICAL CHARACTERISTICS** (continued) Valid at $V_{IN} = 12 V$ ; $T_A = 25^{\circ}C$ , $R_{FSET} = 52 k\Omega$ , $R_{ISET} = 12.4 k\Omega$ , except • indicates specifications guaranteed over the full operating temperature range with $T_A = T_J$ , unless otherwise noted

| Characteristics                                            | Symbol               | Test Conditions                                     |   | Min. | Typ. <sup>1</sup> | Max. | Unit |
|------------------------------------------------------------|----------------------|-----------------------------------------------------|---|------|-------------------|------|------|
| LEDx Accuracy <sup>3</sup>                                 | Err <sub>ILEDX</sub> | LED1 through LED6 = 1.5 V, at 100% Current          |   | -3   | ±0.6              | 3    | %    |
| LEDx Matching <sup>4</sup>                                 | ΔI <sub>LEDX</sub>   | LED1 through LED6 = 1.5 V, $I_{SET}$ = 100 $\mu$ A  |   | -3   | ±0.6              | 3    | %    |
| LEDx Switch Leakage Current <sup>2</sup>                   | I <sub>SL</sub>      | V <sub>LEDx</sub> = 12 V, EN = 0                    |   | -    | 48                | -    | μA   |
| LEDx Bleeder Resistor to GND                               | R <sub>LEDX</sub>    | PWM = Low, V <sub>LEDx</sub> = 10 V                 |   | -    | 250               | -    | kΩ   |
| Soft Start                                                 |                      |                                                     |   |      |                   |      |      |
| Soft Start Sense Threshold Voltage                         | V <sub>SENS</sub>    | Sense voltage for boost switch current sensing      |   | _    | 28.5              | _    | mV   |
| Soft Start LEDx Current Limit Relative to LED 100% Current | I <sub>LED(SS)</sub> | Current through enabled LEDx pins during soft start |   | _    | 8                 | _    | %    |
| Protection Features                                        |                      |                                                     |   |      |                   |      |      |
| Thermal Shutdown Threshold                                 | T <sub>TSD</sub>     | T <sub>J</sub> rising                               |   | -    | 165               | _    | °C   |
| Short Circuit Detect Voltage                               | V <sub>SC</sub>      | Measured on any LEDx pin                            |   | -    | 25                | _    | V    |
| Output Overvoltage Threshold                               | V <sub>OVP</sub>     | R <sub>OVP</sub> = 0                                |   | 18.0 | 19.5              | 21.0 | V    |
| OVP Pin Leakage Current <sup>2</sup>                       | I <sub>OVPLK</sub>   | $V_{OVP}$ = 22 V, EN = $V_{IL}$ , or PWM= $V_{IL}$  |   | -    | 0.1               | -    | μA   |
| Overvoltage Protection Sense Current <sup>2</sup>          | I <sub>OVPH</sub>    |                                                     |   | 183  | 200               | 217  | μA   |
| FAULT Pin Output Leakage <sup>2</sup>                      | I <sub>FLT</sub>     | V = 5 V                                             |   | -    | _                 | 1    | μA   |
| FAULT Pin Output Voltage                                   | V <sub>OL</sub>      | Ι = 500 μΑ                                          | • | -    | _                 | 0.4  | V    |

<sup>1</sup>Typical specifications are at T<sub>A</sub> = 25°C.

<sup>2</sup>For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

<sup>3</sup>LED accuracy is defined as ( $I_{SET} \times 640 - I_{LED}(av)$ ) / ( $I_{SET} \times 640$ ),  $I_{LED}(av)$  measured as the average of  $I_{LED1}$  through  $I_{LED6}$ . Refer to characterization chart for variation over temperature range.

<sup>4</sup>LED current matching is defined as (I<sub>LEDx</sub> – I<sub>LED</sub>(av)) / I<sub>LED</sub>(av), with I<sub>LED</sub>(av) as defined in footnote 3. Refer to characterization chart for variation over temperature range.

<sup>5</sup>Guaranteed by design and characterization.







### **Characteristic Performance**



Efficiency of the boost converter stage is affected by the selection of power MOSFET, switching frequency, input/output voltages, and output power. The external MOSFET used for the above chart is the IRFR120N, which has a relatively high  $R_{DS(on)} = 0.21 \Omega$ . This causes higher conduction loss, especially at lower input voltage.



The power MOSFET is replaced with FQB17N08L, which has a lower  $R_{DS(on)}$  = 0.115  $\Omega$ . This results in less conduction loss at lower input voltage, however, the switching loss becomes more significant at higher input voltage.



### Switching Frequency versus FSET Resistor Value



### **Normal Startup Power Sequences**

 $V_{BAT}$  = 12 V, Load = 6 strings, 16 LEDs each string, 56 mA per string, Output capacitors = 2 × 2.2 µF ceramic

The A8512 can startup with any combination of input and power sequences, as shown in waveforms below:





 $\label{eq:VBAT} \begin{array}{l} \textbf{Typical PWM Operation Waveforms} \\ \textbf{V}_{\text{BAT}} = 12 \text{ V}, \text{ Load} = 6 \text{ strings}, 16 \text{ LEDs each string}, 56 \text{ mA per string}, \text{ Output capacitors} = 2 \times 2.2 \ \mu\text{F ceramic} \end{array}$ 



| Symbol | Parameter        | Units/Division |
|--------|------------------|----------------|
| C1     | V <sub>EN</sub>  | 10 V           |
| C2     | V <sub>PWM</sub> | 10 V           |
| _*     | V <sub>OUT</sub> | 1 V            |
| C4     | Total ILED       | 100 mA         |
| t      | time             | 2 ms           |

\*Offset = 46 V

PWM dimming at 200 Hz 10% duty cycle; Output voltage ripple approximately 0.8 V (out of 50 V)

| Symbol | Parameter       | Units/Division |
|--------|-----------------|----------------|
| C1     | V <sub>EN</sub> | 10 V           |
| C2     | VPWM            | 10 V           |
| _*     | VOUT            | 1 V            |
| C4     | ILED            | 100 mA         |
| t      | time            | 50 µs          |

\*Offset = 46 V

PWM dimming at 5 kHz 10% duty cycle



To improve the accuracy of PWM dimming at very high frequency and/or very low duty cycle, it is necessary to compensate the PWM pulse width, as described in Application Information section.



Allegro MicroSystems, LLC 955 Perimeter Road Manchester, NH 03103-3353 U.S.A. www.allegromicro.com





### **Functional Description**

**Overview** The A8512 is a multi-output WLED/RGB controller for backlighting medium-size displays. It has an integrated gate driver for driving an external N-channel boost MOSFET. The gate driver voltage is regulated at 7 V, which allows a wide selection of power MOSFET (in contrast to being limited to logic-level MOSFETs when using a 5 V gate driver). The boost controller operates in fixed-frequency current-mode control. The switching frequency can be set in the range from 300 kHz to 1 MHz, by an external resistor,  $R_{FSET}$ , connected between FSET and ground.

The external MOSFET switch is protected by pulse-by-pulse current limiting. The current limit is independent of duty cycle, and is set using an external sense resistor,  $R_{SC}$ .

The A8512 has six well-matched current sinks that provide regulated current through the LEDs for uniform display brightness. The boost converter is controlled by monitoring all LEDx pins simultaneously and continuously.

Multiple A8512 can be connected in parallel, for applications that require more than six LED strings. One master controller is in charge of the boost converter stage, while other slave controllers act as LED current sinks only. The converter output voltage will be boosted to a level just sufficient for all LED currents to be within regulation.

Up to six A8512s (1 master + 5 slaves) can be connected in parallel, which allows up to 36 LED strings to be powered by just one boost converter. The maximum number of LEDs within each string is limited only by the voltage ratings of the external power components (MOSFET, diode, and capacitors).

**LED Current Setting** The maximum LED current can be set, at up to 130 mA/channel, through the ISET pin. Connect a resistor,  $R_{ISET}$ , between this pin and ground to set the reference current level,  $I_{SET}$ . The value of  $I_{SET}$  (mA) is determined by:

$$I_{SET} = 1.235 / R_{ISET} (k\Omega) \quad . \tag{1}$$

The resulting current is multiplied internally with a gain of 640 and mirrored on all enabled LEDx pins:

$$I_{\text{LED}} = I_{\text{SET}} \times 640 \quad . \tag{2}$$

This sets the maximum current through each LEDx, referred as the *100% Current*. The LEDx current can be reduced from the 100% Current value by applying an external PWM signal on the PWM pin. Conversely, we can calculate R<sub>ISET</sub> according to the

LED current required:

$$R_{\rm ISET} = (1.235 / I_{\rm LED}) \times 640$$
 . (3)

In steady-state operation, the maximum average LED current that can be handled by the IC depends on its thermal budget. That is, maximum power dissipation and acceptable temperature rise. The thermal budget is affected by various parameters, such as PCB size, copper plane around IC, LED V<sub>f</sub> mismatch, selection of power components (MOSFET, inductor and diode), maximum board temperature, and so on.

**Boost Switching Frequency Setting** Connect an external resistor between the FSET pin and GND, to set boost switching frequency,  $f_{SW}$ . The value of  $f_{SW}$  (MHz) is determined by:

$$f_{SW} = 52 / R_{FSET} , \qquad (4)$$

where  $f_{SW}$  is in MHz and  $R_{FSET}$  is in  $k\Omega$ . The typical range of  $R_{FSET}$  is approximately 51 to 174 k $\Omega$ , which corresponds to 1 MHz to 300 kHz.

**Enable** The IC turns on when a high signal is applied on the EN pin, and turns off when this pin is pulled low. The LED current sinks are turned on when both the EN and the PWM inputs are high.

**Channel Selection** The A8512 can be used to drive 1 to 6 LED channels. During startup, the IC detects LED sink pins which are shorted to ground, and disables the corresponding LED channel. Therefore, any unused LED pins must be connected to ground, otherwise the IC will go into overvoltage protection fault during startup. LED pins can be paralleled together for higher current. For example for a 3 parallel string configuration, connect LED1-2, LED3-4, and LED5-6 together to deliver up to twice the current per LED.

**PWM Dimming** The A8512 has a very wide range for PWM signal input. It can accept a PWM signal from 100 Hz to 5 kHz. When a PWM high signal is applied, the LEDx pins sink



Figure 13. Propagation delay from the PWM signal rising edge to  ${\rm I}_{\rm LEDx}$  reaching the 90% level



100% Current. When the PWM signal is low, the LED sinks turn off.

Referring to figure 13, there is a ramp-up delay between when the PWM signal is applied and when the current reaches the 90% level. To improve current dimming linearity for PWM pulse widths less than 100  $\mu$ s, increase the applied PWM pulse-width by 3 to 5  $\mu$ s to compensate for this delay.

**Startup Sequence** When EN is pulled high, the IC enters soft start. The IC first tries to determine which LEDx pins are being used, by raising the LEDx pin voltage with a small current. After a duration of 512 switching cycles, the LEDx pin voltage is checked. Any LEDx channel with a drain voltage smaller then 100 mV is removed from the control loop. This is the reason why unused LEDx pins should be connected to GND,

After the first PWM positive trigger, the boost current is limited to 30% of normal value and all active LEDx pins sink  $1/12}$  of the set current until output voltage reaches sufficient regulation level. When the device comes out of soft start, boost current and the LEDx pin currents are set to normal operating level. Within a few cycles, the output capacitor charges to the voltage required to supply full LEDx current. After output voltage, V<sub>OUT</sub>, reaches the required level, LEDx current toggles between 0% and 100% with each PWM command signal.

In case of a heavy overload on  $\rm V_{OUT}$  at startup, the device will stay in soft start mode indefinitely, as the output voltage cannot rise to the LED regulation level.

**LED Short Detect** Any LEDx pins that have a voltage exceeding the Short Circuit Detect Voltage,  $V_{SC}$ , cause the device to shut down and this condition is latched. This faults occurs when multiple LEDs short. In case only a few LEDs short, the IC will continue to work as long as power dissipation in the IC is limited.

**Overvoltage Protection** The A8512 has an adjustable overvoltage protection feature to protect the power components (external MOSFET, output diode and capacitors) against output overvoltage. The overvoltage level can be set, from 19.5 V to a higher voltage, with an external resistor,  $R_{OVP}$ . When the current though the OVP pin exceeds 200  $\mu$ A, internal OVP comparator goes high and the device shuts down. The OVP fault disables all LEDx strings that are below regulation, thus preventing them from controlling the boost output voltage.

Calculate the value for  $R_{OVP}(\Omega)$  as follows:

$$R_{\rm OVP} = (V_{\rm OVP} - 19.5) / 200 \ \mu \text{A} \quad , \tag{5}$$

where  $V_{OVP}$  is the required OVP level in V.

For single-IC operation, select  $R_{OVP}$  such that its OVP setpoint is approximately 10 V above the LED operating voltage at cold. For example, given the pin regulation voltage,  $V_{LEDx}$  of 1.4 V (typ.), if LED  $V_F = 3.4$  V (max.) and there are 15 LEDs in series, then the operating voltage is approximately:

$$V_{\rm OUT} = 3.4 \,\rm V \times 15 + 1.4 \,\rm V = 52.4 \,\rm V$$

In this case, select OVP at about 60 V, which gives  $R_{OVP} = 200 \text{ k}\Omega$ .

**Open LED Protection** During normal operation, if any enabled LED string opens, voltage on the corresponding LEDx pin goes to zero. The boost loop operates in open loop till the OVP level is reached. The A8512 identifies the open LED string when overvoltage is detected. Open strings are then removed from the regulation loop. Afterwards, the boost controller operates in normal manner, and the output voltage is regulated to drive the remaining strings. If the open LED string is reconnected, it will sink current up to the programmed current level.

Note: Open strings are removed from boost regulation, but not disabled. This keeps the string in operation if LEDs open for only a short length of time, or reach OVP level on a transient event.

The disconnected string can be restored to normal mode by reenabling the IC. It can also be restored to normal operation if the fault is removed from the corresponding LEDx pin, but an OVP event occurs on any other LEDx pin.

**Overcurrent Protection** The IC provides pulse-by-pulse current limiting for the boost MOSFET. The current limit level,  $I_{SC}$  (A), can be set by selecting the external resistor,  $R_{SC}$  ( $\Omega$ ):

$$R_{SC} = 0.095 / I_{SC} .$$
 (6)

If the boost output voltage is unable to reach the regulation target even when the switch is operating at maximum current limit, the boost control loop will force the compensating capacitor,  $C_{COMP}$ , to rise in voltage until it reaches the overcurrent fault level (3.4 V approximately). The overcurrent fault forces the device into soft start.

**Thermal Shutdown (TSD)** The IC shuts down when junction temperature exceeds 165°C. It will recover automatically when the junction temperature falls below 125°C approximately.

**VIN Undervoltage Lockout (UVLO)** The device is shut down when input voltage,  $V_{IN}$ , falls below  $V_{UVLO}$ . Any existing latched fault is cleared.

 $V_{IN}$  Operating Range Considerations When  $V_{IN}$  is above  $V_{UVLO}$  and below 10 V, the IC will operate correctly, but its gate driver voltage may not reach the regulation target of 7 V. This may cause excessive switching and conduction loss if the external MOSFET is not fully enhanced.



During normal operation, the IC draws approximately 10 to 15 mA from the VIN pin, depending on switching frequency and the external MOSFET. At  $V_{IN} = 12$  V, this translates into 120 to 180 mW of power consumption, most of it dissipated in internal linear regulators. This power increases proportionally with input voltage. Therefore it is highly recommended to keep  $V_{IN}$  between 10 and 24 V during normal operation.

If the input battery voltage must be higher than 24 V, a better solution is to power the VIN pin separately using a 12 V supply. Doing this reduces the heat dissipation of the IC, and improves the overall system efficiency.

### Fault Mode in Single-Controller Operation

| Fault State                         | Auto-<br>Restart | Description                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Over-<br>voltage<br>Protection      | Yes              | Fault occurs when output voltage exceeds<br>the OVP setpoint voltage. Used to prevent<br>the output voltage from damaging the power<br>components.                                                                                                                                                                               |
| Pulse-<br>by-Pulse<br>Current Limit | Yes              | Fault occurs when the current through the external MOSFET increases such that the voltage across the SENSE1 and SENSE2 pins exceeds 95 mV typical. The MOSFET switch is turned off on a cycle-per-cycle basis.                                                                                                                   |
| Overcurrent<br>Protection           | Yes              | Multiple pulse-by-pulse current limits will cause<br>the COMP pin voltage to rise. After a time<br>period determined by the COMP pin current<br>and the COMP capacitor, the COMP voltage will<br>exceed the overcurrent detect threshold, forcing<br>a fault. System may hiccup if the total current<br>requirement is too high. |
| Over-<br>temperature<br>Protection  | Yes              | Fault occurs when the die temperature exceeds the over-temperature threshold, 165°C typical.                                                                                                                                                                                                                                     |
| LED Short<br>Protection             | No               | Fault occurs when the LED pin voltage exceeds $V_{SC},25$ V typical.                                                                                                                                                                                                                                                             |
| VIN UVLO                            | No               | Fault occurs when VIN drops below V <sub>UVLO</sub> ,<br>6.5 V typical. This fault resets all latched faults.                                                                                                                                                                                                                    |

**Parallel Operation** The A8512 is designed to operate with up to six A8512 devices connected in parallel, in order to drive a greater number of LED strings. In this case, the A8512 which controls the boost converter is designated the master, while the other devices are slaves which serve as current sinks for their own LED strings. Slaves communicate with the master through the shared COMP signal. PWM dimming and protection mechanisms work consistently across all devices.

Select  $R_{OVP1}$  for the master controller such that its OVP setpoint is approximately 10 V above the LED operating voltage at cold. Select  $R_{OVP2}$  for each slave controller at approximately 15 to 25 k $\Omega$  lower than that for the master. This ensures that, in the case in which an open-LED fault occurs, the slave controllers will enable OVP before the master does.



### **Application Information**

**PCB Layout Guidelines** As with any switching power supply, care should be taken in laying out the board. A switching power supply has sources of high dv/dt and high di/dt which can cause malfunction. All general norms should be followed for board layout. Refer to figure 14 for a typical application schematic. The A8512 evaluation board provides a useful model for designing application circuit layouts.

The following guidelines should be observed:

- Place bypass capacitors physically close to their respective pins (VIN, VBIAS, and VREG7V).
- Route analog ground, digital signal ground, LED ground (LGND pin), and power ground (PGND pin) separately. Connect all these grounds at the common ground plane under the A8512, serving as a star ground.
- Place the input capacitors (C1, C2), inductor (L1), boost diode (D1), MOSFET (Q1), and output capacitors (C3, C4) so that they form the smallest loop practical. Avoid long traces for these paths.

- Place the resistors R<sub>FSET</sub> and R<sub>ISET</sub>, and the compensation components (Rz and Cz) close to the FSET, ISET, and COMP pins, respectively. Connect the other ends to the common star ground.
- A8512 has 50 k $\Omega$  internal pull-down resistors on the EN and PWM pins to keep these pins low while driving through tri-state state (for example, shutdown). Add external resistors R2 and R3 between the EN and PWM pins and ground, for added noise immunity. Connect these resistors close to the pins and return to the common star ground.
- Sense voltage across  $R_{SC}$  with smaller length traces. Place the SENSE1 and SENSE2 traces as close to each other as possible to minimize noise pickup. Connect the SENSE2 trace to the negative end of the resistor and do not connect it to power ground plane.
- Provide a substantial copper plane near MOSFET Q1 and the IC, to provide good thermal conduction. When using multi-layer PCB, make sure there are sufficient numbers of thermal vias underneath and around the IC's exposed pads.



Figure 14. Typical application circuit with single controller; VIN pin tied to  $V_{BAT}$ .





Figure 15. Typical high-voltage application circuit with single controller; VIN pin separate from V<sub>BAT</sub>.



Figure 16. Typical medium-voltage application circuit driving high-current (up to 160 mA) LED strings.



### Package ET 28-Contact QFN



Coplanarity includes exposed thermal pad and terminals



### Package LB 24-Pin SOICW with Internally Fused Pins





Pins 6, 7, 18, and 19 internally fused for enhanced thermal dissipation

For Reference Only; not for tooling use (reference MS-013AD) Dimensions in millimeters Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown

#### A Terminal #1 mark area

Reference pad layout (reference IPC SOIC127P1030X265-24M)
All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary
to meet application process requirements and PCB layout tolerances



### Package LP 24-Pin TSSOP with Exposed Thermal Pad



Reference land pattern layout (reference IPC7351 TSOP65P640X120-25M); all pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5)



**Revision History** 

|   | Number | Date             | Description                               |
|---|--------|------------------|-------------------------------------------|
| Γ | 8      | February 7, 2019 | Product status changed to Pre-End-of-Life |

Copyright ©2019, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

