### XR-T3590 Single Chip V.35 Transceiver November 1998-1 #### **FEATURES** - Single device provides three receivers and transmitters fully compliant with electrical specification of V.35 interface (receiver differential inputs are V.11 compliant) - Supports all V.35 clock and data signals in DTE and DCE modes of operation - Transmitters are short circuit protected - Supports a maximum data rate of 10MBPS up to 100 meters - Full compliance with ITU-T V.35 specification - Supports mirrored diagnostic loop backs in DTE and DCE modes of operation - Allows disabling all receivers, or all drivers, or all receivers and drivers - During the disable mode the outputs are placed in Hi-Z state - Maximum power dissipation 540mW (All active mode) - Maximum power consumption 600mW (All drivers loaded) - Current consumption during shut down mode is less than 300uA #### **APPLICATIONS** - Bridges and Routers - Modems - Digital Service Units (DSUs) - Multiplexers - HDSL and ADSL equipment - Inverse Multiplexers - Workstations #### **GENERAL DESCRIPTION** XR-T3590 is a single chip device which contains three V.35 receivers and transmitters. This device by itself is sufficient to implement all the data and clock signals required for a V.35 interface. For the handshaking signals, separate RS-232 transceivers are necessary. This device supports multiple modes of operation including DCE and DTE. Diagnostic loopbacks are supported both in the DCE and DTE modes. To accommodate diagnostics in both directions, a mirrored loopback is implemented. Both clock and data paths are looped back during the diagnostics mode. This feature can be invoked by applying appropriate patterns to SEL lines. (See *Table 1.*) For power management flexibility, all of the drivers and receivers can be placed in a shut down mode. For applications where only receivers are required, all the drivers can be disabled and vice versa. During disable mode the output drivers are placed in Hi-Z state. The differential V.35 output drivers of this device are implemented using a current mode type design. This minimizes the number of external resistors required. Due to low voltage swing required in the current mode of operation, the emission in a typical V.35 interface using this device is minimized. Each transmitter and receiver would require an external resistor network consisting of 3 resistors for termination. This device does not require any large capacitors in addition to two $0.1\mu F$ decoupling caps needed across the power supplies. In order to reduce the number of external components, resistor network can be used to realize both the driver and receiver termination. #### ORDERING INFORMATION | Part No. | Package | Operating<br>Temperature Range | |------------|----------------------------|--------------------------------| | XR-T3590 P | 24 Lead 600 Mil PDIP | -40°C to +85°C | | XR-T3590 D | 24 Lead 300 Mil JEDEC SOIC | -40°C to +85°C | Figure 1. XR-T3590 Block Diagram #### **PIN CONFIGURATIONS** 24 Lead PDIP (0.600") 24 Lead SOIC (0.300") #### PIN DESCRIPTION | Pin # | Symbol | Type | Signal | Description | | | |-------|-----------------|------|--------|-------------------------------------------------|--|--| | 1 | Vcc | | | +5 V (±0.25 V). | | | | 2 | V <sub>EE</sub> | | | -5 V (±0.25 V) | | | | 3 | GND | | | Ground. | | | | 4 | TI1 | | TTL | Transmitter 1 input. | | | | 5 | Tl2 | Ţ | TTL | Transmitter 2 input. | | | | 6 | TI3 | Ţ | TTL | Transmitter 3 input. | | | | 7 | SEL1 | Ţ | TTL | Mode select 1. (see <i>Table 1</i> for details) | | | | 8 | SEL2 | Ţ | TTL | Mode select 2. (see <i>Table 1</i> for details) | | | | 9 | RO3 | 0 | TTL | Receiver 3 output. | | | | 10 | RO2 | 0 | TTL | Receiver 2 output. | | | | 11 | RO1 | 0 | TTL | Receiver 1 output. | | | | 12 | SEL0 | Ţ | TTL | Mode select 0. (see <i>Table 1</i> for details) | | | | 13 | RI1- | Ţ | V.35 | Receiver 1 negative input. | | | | 14 | RI1+ | Ţ | V.35 | Receiver 1 positive input. | | | | 15 | RI2- | Ţ | V.35 | Receiver 2 negative input. | | | | 16 | Rl2+ | Ţ | V.35 | Receiver 2 positive input. | | | | 17 | RI3- | | V.35 | Receiver 3 negative input. | | | | 18 | R 3+ | | V.35 | Receiver 3 positive input. | | | | 19 | TO3- | 0 | V.35 | Transmitter 3 negative output. | | | | 20 | TO3+ | 0 | V.35 | Transmitter 3 positive output. | | | | 21 | TO2- | 0 | V.35 | Transmitter 2 negative output. | | | | 22 | TO2+ | 0 | V.35 | Transmitter 2 positive output. | | | | 23 | TO1- | 0 | V.35 | Transmitter 1 negative output. | | | | 24 | TO1+ | 0 | V.35 | Transmitter 1 positive output. | | | #### DC ELECTRICAL CHARACTERISTICS Test Conditions: $V_{CC} = +5.0V \pm 5\%$ , $V_{EE} = -5.0V \pm 5\%$ , $T_A = 25^{\circ}C^1$ , driver and receiver are enabled unless otherwise specified. (See *Figure 2.*) | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | | |-------------------|--------------------------------------------------|-------|--------------|--------------|----------|--------------------------------------------------------------------------------|--| | V <sub>OD</sub> | Transmitter Differential Output<br>Voltage | 0.44 | 0.55 | 0.66 | V | -4V <u>&lt;</u> V <sub>OS</sub> <u>&lt;</u> +4V | | | Voc | Transmitter Common-Mode<br>Output Voltage | -0.3 | 0 | +0.3 | V | V <sub>OS</sub> = 0 V | | | l <sub>ОН</sub> | Transmitter Output High Current | -12.6 | -11 | -9.4 | mA | | | | OL | Transmitter Output Low Current | 9.4 | 11 | 12.6 | mA | | | | loz | Transmitter Output Leakage<br>Current | | <u>+</u> 1 | <u>+</u> 100 | μΑ | $V_{TO+} = \pm 5V$ , $V_{TO-} = \pm 5V$<br>While driver disabled | | | Ro | Transmitter Output Impedance | | 50 | | KΩ | | | | V <sub>TH</sub> | Differential Receiver Input<br>Threshold Voltage | | | 150 | mV | F=10 Mbps | | | V <sub>HYST</sub> | Receiver Input Hysterisis | | 30 | | mV | V <sub>OS</sub> =0V | | | I <sub>IN</sub> | Receiver Input Current | | | <u>+</u> 0.4 | mA | -5V <u>&lt;</u> V <sub>RI</sub> +, V <sub>RI</sub> - <u>&lt;</u> 5V | | | $R_{IN}$ | Receiver Input Impedance<br>Differential | | 35 | | ΚΩ | -5V <u>&lt;</u> V <sub>RI</sub> +, V <sub>RI</sub> - <u>&lt;</u> 5V | | | V <sub>OH</sub> | Receiver Output High Voltage | 3 | 4.5 | | V | l <sub>OH</sub> =-4mA | | | V <sub>OL</sub> | Receiver Output Low Voltage | | 0.4 | 0.8 | V | l <sub>OL</sub> =4mA | | | osc | Receiver Output Short-Circuit<br>Current | | 13 | | mA | 0 <u>&lt;</u> V <sub>0</sub> ≤V <sub>c</sub> c | | | lozr | Receiver Three-State Output<br>Current | | | <u>+</u> 10 | μΑ | Receiver Disabled<br>0 <u>&lt;</u> V <sub>0</sub> <u>&lt;</u> V <sub>C</sub> C | | | $V_{IH}$ | Logic Input High Voltage | 2 | | | V | Tin, SEL2-0 | | | $V_{IL}$ | Logic Input Low Voltage | | | 0.8 | V | Tin, SEL2-0 | | | IN | Logic Input Current | | <u>+</u> 2.5 | <u>+</u> 10 | μΑ | Tin, SEL2-0 | | | cc | V <sub>CC</sub> Supply Current | | 36<br>250 | 50 | mA<br>μA | All On, Loaded, F=10Mbps<br>All Off | | | l <sub>EE</sub> | V <sub>EE</sub> Supply Current | | -38<br>180 | <b>-</b> 50 | mA<br>μA | All On<br>All Off | | #### Notes Specifications are subject to change without notice <sup>&</sup>lt;sup>1</sup> All currents flowing into the device pins are marked positive. All current flowing out of the device pins are marked negative. **Bold face parameters** are covered by production test and guaranteed over the operating temperature range. Italicized parameters are guaranteed over the full operating temperature range. #### **AC ELECTRICAL CHARACTERISTICS** **Test Conditions:** $V_{CC} = +5.0V \pm 5\%$ , $V_{EE} = -5.0V \pm 5\%$ , $T_A = 25^{\circ}C^{1}$ , driver and receiver are enabled unless otherwise specified. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | |---------------------------------|---------------------------------------------------------------------|------|------|------|------|---------------------| | T <sub>R</sub> , T <sub>F</sub> | Transmitter Rise or Fall Time | | 5 | 30 | ns | V <sub>OS</sub> =0V | | T <sub>TPLH</sub> | Transmitter Input to Output<br>Propagation Delay | | 25 | 40 | ns | V <sub>OS</sub> =0V | | T <sub>TPHL</sub> | Transmitter Input to Output<br>Propagation Delay | | 27 | 40 | ns | V <sub>OS</sub> =0V | | Toskew | Transmitter Output to Output<br>Skew | | 3 | | ns | V <sub>OS</sub> =0V | | T <sub>RPLH</sub> | Receiver Input to Output<br>Propagation Delay (rising) | | 37 | 50 | ns | V <sub>OS</sub> =0V | | T <sub>RPHL</sub> | Receiver Input to Output<br>Propagation Delay (falling) | | 35 | 50 | ns | V <sub>OS</sub> =0V | | T <sub>ISKEW</sub> | Differential Receiver Skew (T <sub>RPLH</sub> - T <sub>RPHL</sub> ) | | 2 | | ns | V <sub>OS</sub> =0V | | T <sub>ZL</sub> | Receiver Enable to Output Low | | 34 | | ns | | | T <sub>ZH</sub> | Receiver Enable to Output High | | 37 | | ns | | | $T_{LZ}$ | Receiver Disable to Output Low | | 55 | | ns | | | T <sub>HZ</sub> | Receiver Disable to Output High | | 57 | | ns | | #### Notes #### Specifications are subject to change without notice #### **ABSOLUTE MAXIMUM RATINGS** <sup>&</sup>lt;sup>1</sup> All currents flowing into the device pins are marked positive. All current flowing out of the device pins are marked negative. **Bold face parameters** are covered by production test and guaranteed over the operating temperature range. Italicized parameters are guaranteed over the full operating temperature range. | SEL2 | SEL1 | SEL0 | Drivers<br>On | Receivers<br>On | Description | |------|------|------|---------------|-----------------|---------------------------------| | 0 | 0 | 0 | | | All off | | 0 | 0 | 1 | | 1, 2, 3 | All receivers on | | 0 | 1 | 0 | 1, 2, 3 | 1, 2 | DCE mode | | 0 | 1 | 1 | 1, 2, 3 | 1, 2 | DCE mode with mirrored loopback | | 1 | 0 | 0 | 1, 2 | 1, 2, 3 | DTE mode | | 1 | 0 | 1 | 1, 2 | 1, 2, 3 | DTE mode with mirrored loopback | | 1 | 1 | 0 | 1, 2, 3 | 1, 2, 3 | All on | | 1 | 1 | 1 | 1, 2, 3 | | All drivers on | Note: The driver and receiver outputs which are not on, are placed in Hi-Z state. Table 1. Function Table Figure 2. XR-T3590 Test Circuit Figure 3. V.35 Transmitter Propagation Delays Figure 4. V.35 Receiver Propagation Delays #### Cable Termination For proper operation, the differential inputs and outputs of the XR-T3590 must be properly terminated. This is a requirement to assure full adherence to V.35 electrical signal specifications. The following diagram is a proposed termination configuration: Figure 5. Proposed Source And Input Terminations **Note:** In order to implement the terminations proposed above, standard 1/8W surface mount or through hole 5% resistors can be used. Furthermore, appropriate resistor networks can be used as well. Figure 6. Typical V.35 Clock And Data Configuration Figure 7. Typical V.35 Configuration During DCE Mirrored Loop Back Figure 8. Typical V.35 Configuration During DTE Mirrored Loop Back Figure 9. XR-T3590 Demo Board # 24 LEAD PLASTIC DUAL-IN-LINE (600 MIL PDIP) Rev. 1.00 | | INC | HES | MILLIN | MILLIMETERS | | | |----------------|-----------|-----------|----------|-------------|--|--| | SYMBOL | MIN | МАХ | MIN | MAX | | | | Α | 0.160 | 0.250 | 4.06 | 6.35 | | | | A <sub>1</sub> | 0.015 | 0.070 | 0,38 | 1.78 | | | | $A_2$ | 0.125 | 0.195 | 3.18 | 4.95 | | | | В | 0.014 | 0.024 | 0,36 | 0.56 | | | | B <sub>1</sub> | 0.030 | 0.070 | 0.76 | 1.78 | | | | С | 0.008 | 0.014 | 0.20 | 0.38 | | | | D | 1.150 | 1.290 | 29.21 | 32.77 | | | | Е | 0.600 | 0.625 | 15.24 | 15.88 | | | | E <sub>1</sub> | 0.485 | 0.580 | 12.32 | 14.73 | | | | е | 0.100 BSC | | 2.54 BSC | | | | | e <sub>A</sub> | 0.60 | 0.600 BSC | | 4 BSC | | | | <b>e</b> B | 0.600 | 0.700 | 15.24 | 17.78 | | | | L | 0.115 | 0.200 | 2.92 | 5.08 | | | | α | O° | 15° | 0° | 15° | | | Note: The control dimension is the inch column # 24 LEAD SMALL OUTLINE (300 MIL JEDEC SOIC) Rev. 1.00 | | INC | HES | MILLIN | IETERS | |--------|-------|--------|--------|--------| | SYMBOL | MIN | MAX | MIN | МАХ | | Α | 0.093 | 0.104 | 2.35 | 2.65 | | A1 | 0.004 | 0.012 | 0.10 | 0.30 | | В | 0.013 | 0.020 | 0.33 | 0.51 | | С | 0.009 | 0.013 | 0.23 | 0.32 | | D | 0.598 | 0.614 | 15.20 | 15.60 | | Е | 0.291 | 0.299 | 7.40 | 7.60 | | е | 0.0 | 50 BSC | 1.2 | 7 BSC | | Н | 0.394 | 0.419 | 10.00 | 10.65 | | L | 0.016 | 0.050 | 0.40 | 1.27 | | α | 0° | 8° | O° | 8° | Note: The control dimension is the millimeter column ## **Notes** ## **Notes** ## **Notes** #### NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contains here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 1998 EXAR Corporation Datasheet November 1998 Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.