

# A6986I

# Automotive 38 V, 5 W synchronous iso-buck converter for isolated applications



## Features

- AEC-Q100 Grade 1 qualified
- Designed for iso-buck topology
- 4 V to 38 V operating input voltage
- Primary output voltage regulation / no optocoupler required
- 1.9 A typical sink peak primary current capability
- Peak current mode architecture in forced PWM operation
- 300 ns blanking time
- 8 μΑ Ι<sub>Q-SHTDWN</sub>
- Adjustable f<sub>SW</sub> and synchronization
- Embedded primary output voltage supervisor
- Adjustable soft-start time
- Internal primary current limiting
- Overvoltage protection
- R<sub>DS(on) HS</sub> = 180 mΩ, R<sub>DS(on) LS</sub> = 150 mΩ
- Thermal shutdown

# **Applications**

- Automotive isolated IGBT/SiC MOSFET gate drive supply
- OBC (On-board charger) for HEV/EV
- Electric traction systems

# Description

The A6986I is an automotive grade device specifically designed for the isolated buck topology. The 100% duty cycle capability and the wide input voltage range meet the cold crank and load dump specifications for automotive systems. The primary output voltage can be accurately adjusted, whereas the isolated secondary output is derived by using a given transformer ratio. No optocoupler is required. The primary sink capability typically up to 1.9 A (even during soft-start) allows a proper energy transfer to the secondary side as well as enabling a tracked soft-start of the secondary output. The control loop is based on a peak current mode architecture and the device operates in forced PWM. The 300 ns blanking time filters oscillations, generated by the transformer leakage inductance, making the solution more robust. Pulse-by-pulse current sensing on both power elements implements an effective constant current protection in the primary side. Due to the primary reverse current limit, the secondary output is protected against short-circuit events. A primary output voltage supervisor, which notifies primary output voltage regulation through the RST open collector output, overvoltage protection, adjustable switching frequency, synchronization and a programmable soft-start are also available. For traditional buck topology in automotive application the A6986 / A6985F / A6986F / A6986H is recommended.

Maturity status link

# 1 Application schematic

57



## Figure 1. Application schematic

# 2 Pin connection

57



#### Figure 2. Pin connection (top view)

#### Table 1. Pin description

| N° | Pin         | Description                                                                                                                                                                                                                       |
|----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | RST         | The RST open collector output is driven low when the output voltage is out of regulation. The RST is released after an adjustable time DELAY once the primary output voltage is over the active delay threshold.                  |
| 2  | VCC         | Connect a ceramic capacitor ( $\geq$ 470 nF) to filter internal voltage reference. This pin supplies the embedded analog circuitry.                                                                                               |
| 3  | SS / ĪNĦ    | An open collector stage can disable the device clamping this pin to GND (INH mode). An internal current generator (4 $\mu A$ typ.) charges the external capacitor to implement the soft-start.                                    |
| 4  | SYNCH       | The pin features master / slave synchronization. Leave this pin floating when it is not used.                                                                                                                                     |
| 5  | FSW         | A pull-up resistor (E24 series only) to VCC or pull-down to GND selects the switching frequency. Pin strapping is active only before the soft-start phase to minimize the IC consumption.                                         |
| 6  | MLF         | Connect this pin to ground either directly or through a pull-down resistor if the RST threshold should be adjusted (see Table 7).                                                                                                 |
| 7  | COMP        | Output of the error amplifier. The designed compensation network is connected at this pin.                                                                                                                                        |
| 8  | DELAY       | An external capacitor connected to this pin sets the time DELAY to assert the rising edge of the RST open collector after the output voltage is over the reset threshold. If this pin is left floating, RST is like a Power Good. |
| 9  | FB          | Primary output voltage sensing                                                                                                                                                                                                    |
| 10 | SGND        | Signal GND                                                                                                                                                                                                                        |
| 11 | PGND        | Power GND                                                                                                                                                                                                                         |
| 12 | PGND        | Power GND                                                                                                                                                                                                                         |
| 13 | LX          | Switching node                                                                                                                                                                                                                    |
| 14 | LX          | Switching node                                                                                                                                                                                                                    |
| 15 | VIN         | DC input voltage                                                                                                                                                                                                                  |
| 16 | VBIAS       | Typically connected to the regulated primary output voltage, if it does not exceed 6 V. Otherwise connect it to GND.                                                                                                              |
| -  | Exposed pad | Exposed pad must be connected to SGND, PGND                                                                                                                                                                                       |

# 2.1 Maximum ratings

Stressing the device above the rating listed in the table below may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

| Symbol                            | Description                         | Min.       | Max.                    | Unit |
|-----------------------------------|-------------------------------------|------------|-------------------------|------|
| V <sub>IN</sub>                   |                                     | -0.3       | 40                      | V    |
| DELAY                             |                                     | -0.3       | VCC + 0.3               | V    |
| PGND                              |                                     | SGND - 0.3 | SGND + 0.3              | V    |
| SGND                              |                                     | -          | -                       | V    |
| V <sub>CC</sub>                   |                                     | -0.3       | (VIN + 0.3) or (max. 4) | V    |
| SS /INH                           |                                     | -0.3       | VIN + 0.3               | V    |
| MLF                               | See Table 1                         | -0.3       | VCC + 0.3               | V    |
| COMP                              |                                     | -0.3       | VCC + 0.3               | V    |
| VFB                               |                                     | -0.3       | 10                      | V    |
| FSW                               |                                     | -0.3       | VCC + 0.3               | V    |
| SYNCH                             |                                     | -0.3       | VIN + 0.3               | V    |
| V <sub>BIAS</sub>                 |                                     | -0.3       | (VIN + 0.3) or (max. 6) | V    |
| RST                               |                                     | -0.3       | VIN + 0.3               | V    |
| LX                                |                                     | -0.3       | VIN + 0.3               | V    |
| TJ                                | Operating temperature range         | -40        | 150                     | °C   |
| T <sub>STG</sub>                  | Storage temperature range           | -          | -65 to 150              | °C   |
| T <sub>LEAD</sub>                 | Lead temperature (soldering 10 s.)  | -          | 260                     | °C   |
| I <sub>HS</sub> , I <sub>LS</sub> | High-side / low-side switch current | -          | 2                       | А    |

#### Table 2. Absolute maximum ratings

#### Table 3. Thermal data

| Symbol            | Parameter                                                                                                    | Value | Unit |
|-------------------|--------------------------------------------------------------------------------------------------------------|-------|------|
| R <sub>thJA</sub> | Thermal resistance junction ambient (device soldered on the STMicroelectronics demonstration board)          | 40    | °C/W |
| R <sub>thJC</sub> | Thermal resistance junction to exposed pad for board design (not suggested to estimate TJ from power losses) | 5     | °C/W |

#### Table 4. ESD protection

| Symbol | Test conditions | Value | Unit |
|--------|-----------------|-------|------|
| ESD    | НВМ             | 2     | kV   |
|        | CDM             | 500   | V    |
|        | CDM corner pins | 750   | V    |

# **3** Electrical characteristics

57

# Table 5. Electrical characteristics (T<sub>J</sub> = -40 to 135°C, $V_{IN}$ = 12 V unless otherwise specified).

| Symbol                 | Parameter                                       | Test condition                                                                  | Min.  | Тур.  | Max.    | Unit     |  |
|------------------------|-------------------------------------------------|---------------------------------------------------------------------------------|-------|-------|---------|----------|--|
| V <sub>IN</sub>        | Operating input voltage range                   |                                                                                 | 4     |       | 38      |          |  |
| V <sub>IN_H</sub>      | V <sub>CC</sub> UVLO rising threshold           |                                                                                 | 2.7   |       | 3.5     | V        |  |
| V <sub>IN_L</sub>      | V <sub>CC</sub> UVLO falling threshold          |                                                                                 | 2.4   |       | 3.5     |          |  |
| 1                      | De els essenent lineit                          | Duty cycle < 20%                                                                | 2.55  |       |         |          |  |
| I <sub>PK</sub>        | Peak current limit                              | Duty cycle = 100% closed loop operation                                         | 2.1   |       |         |          |  |
| I <sub>VY</sub>        | Valley current limit                            |                                                                                 | 2.7   |       |         |          |  |
|                        |                                                 | T <sub>J</sub> = - 40°C                                                         | 1.165 | 1.9   | 2.755   | A        |  |
| I <sub>VY_SNK</sub> Re | Reverse current limit                           | $T_J = 25^{\circ}C$                                                             | 1.285 | 1.9   | 2.61    |          |  |
|                        |                                                 | T <sub>J</sub> = 135°C                                                          | 1.385 | 1.9   | 2.425   |          |  |
| R <sub>DS(on)HS</sub>  | High-side R <sub>DSON</sub>                     | I <sub>SW</sub> = 1 A                                                           |       | 0.18  | 0.36    | _        |  |
| R <sub>DS(on)LS</sub>  | Low-side R <sub>DSON</sub>                      | I <sub>SW</sub> = 1 A                                                           |       | 0.15  | 0.30    | Ω        |  |
| f <sub>SW</sub>        | Selected switching frequency                    | FSW pinstrapping before SS                                                      |       | See 1 | Table 6 |          |  |
| I <sub>FSW</sub>       | FSW biasing current                             | SS ended                                                                        |       | 0     | 500     | nA       |  |
| I <sub>MLF</sub>       | MLF biasing current                             | SS ended                                                                        |       | 0     | 500     | nA       |  |
| D                      | Duty cycle <sup>(1)</sup>                       |                                                                                 | 0     |       | 100     | %        |  |
| T <sub>ON MIN</sub>    | Minimum on-time                                 | $T_J = -40^{\circ}C$                                                            | 267   | 325   | 379     |          |  |
|                        |                                                 | $T_J = 25^{\circ}C$                                                             | 281   | 330   | 383     | ns       |  |
|                        |                                                 | T <sub>J</sub> = 135°C                                                          | 330   | 400   | 461     |          |  |
|                        |                                                 | V <sub>CC</sub> regulator                                                       |       |       | 1       | I        |  |
|                        |                                                 | V <sub>BIAS</sub> = GND (no switchover)                                         | 2.9   | 3.3   | 3.6     |          |  |
| V <sub>CC</sub>        | LDO output voltage                              | V <sub>BIAS</sub> = 5 V (switchover)                                            | 2.9   | 3.3   | 3.6     | _        |  |
|                        |                                                 | Switch internal supply from $V_{\text{IN}}$ to $V_{\text{BIAS}}$                | 2.85  |       | 3.2     | V        |  |
| SWO                    | $V_{BIAS}$ threshold (3 V < $V_{BIAS}$ < 5.5 V) | Switch internal supply from $V_{BIAS}$ to $V_{IN}$                              | 2.7   |       | 3.15    | -        |  |
|                        |                                                 | Power consumption                                                               |       |       |         | <u> </u> |  |
| I <sub>SHTDWN</sub>    | Shutdown current from VIN                       | VSS / INH = GND                                                                 | 4     | 8     | 15      | μA       |  |
|                        |                                                 | SWO                                                                             | 0.5   |       | _       |          |  |
|                        | Quiescent current from VIN                      | $V_{FB}$ = GND (NO SLEEP) $V_{BIAS}$ = 3.3 V                                    | 0.5   | 1.5   | 5       | mA       |  |
| QOPVIN                 |                                                 | NO SWO $V_{FB}$ = GND (NO SLEEP) $V_{BIAS}$ = GND                               | 2     | 2.8   | 6       |          |  |
| IQ OPVBIAS             | Quiescent current from VBIAS                    | SWO V <sub>FB</sub> = GND (NO SLEEP) V <sub>BIAS</sub> = $3.3$ V                | 0.5   | 1.2   | 5       | mA       |  |
|                        | '                                               | Soft-start                                                                      |       |       |         |          |  |
| V <sub>INH</sub>       | V <sub>SS</sub> threshold                       | SS rising                                                                       | 200   | 460   | 700     | mV       |  |
| V <sub>INH HYST</sub>  | V <sub>SS</sub> hysteresis                      |                                                                                 |       | 75    | 140     | IIIV     |  |
| 1.                     | C., charging surrent                            | $V_{SS}$ < $V_{INH}$ or t < <sub>TSS SETUP</sub> or $V_{EA}$ + > $V_{FB}^{(1)}$ |       | 1     |         |          |  |
| I <sub>SS CH</sub>     | C <sub>SS</sub> charging current                | $t > T_{SS SETUP}$ and $V_{EA} + < V_{FB}^{(1)}$                                |       | 4     |         | μA       |  |



| Symbol                | Parameter                                                                         | Test condition                                                                           | Min.               | Тур.  | Max.  | Unit |
|-----------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------|-------|-------|------|
| V <sub>SS START</sub> | Start of internal error amplifier ramp                                            |                                                                                          | 0.995              | 1.1   | 1.150 | V    |
| SS <sub>GAIN</sub>    | SS/INH to internal error amplifier gain                                           |                                                                                          |                    | 3     |       |      |
|                       | '                                                                                 | Error amplifier                                                                          |                    |       |       |      |
| V <sub>FB</sub>       | Voltage feedback                                                                  |                                                                                          | 0.841              | 0.85  | 0.859 | V    |
| I <sub>FB</sub>       | FB biasing current                                                                |                                                                                          |                    | 50    | 500   | μA   |
| A <sub>V</sub>        | Error amplifier gain <sup>(1)</sup>                                               |                                                                                          |                    | 100   |       | dB   |
|                       |                                                                                   |                                                                                          | ± 6                | ±12   | ±25   | μA   |
| ICOMP                 | EA output current capability                                                      |                                                                                          | ± 4 <sup>(2)</sup> |       |       |      |
|                       | 1                                                                                 | Inner current loop                                                                       |                    |       |       |      |
| 9cs                   | Current sense transconductance<br>(VCOMP to inductor current gain) <sup>(1)</sup> | I <sub>pk</sub> = 1 A                                                                    |                    | 2.5   |       | A/V  |
| V <sub>PP*gCS</sub>   | Slope compensation (3)                                                            |                                                                                          | 0.45               | 0.75  | 1.1   | А    |
|                       |                                                                                   | Overvoltage protection                                                                   | I                  | 1     |       |      |
| V <sub>OVP</sub>      | Overvoltage trip (V <sub>OVP</sub> /V <sub>REF</sub> )                            |                                                                                          | 1.15               | 1.2   | 1.25  |      |
| VOVP HYST             | Overvoltage hysteresis                                                            |                                                                                          | 0.5                | 2     | 5     | %    |
|                       | Syr                                                                               | nchronization (fanout: 6 slave devices typ.)                                             |                    |       |       |      |
|                       |                                                                                   | FSW = V <sub>CC</sub>                                                                    | 275                |       | 1000  |      |
| fsynch                | Synchronization frequency                                                         | FSW = GND                                                                                | 475                |       | 2200  | kHz  |
| V <sub>SYN TH</sub>   | SYNCH input threshold                                                             | SYNCH rising                                                                             | 0.70               |       | 1.2   | V    |
| I <sub>SYN</sub>      | SYNCH pull-down current                                                           | V <sub>SYN</sub> = 1.2 V                                                                 |                    | 0.7   |       | mA   |
|                       | High level output                                                                 | 5 mA sinking load                                                                        | 1.40               |       |       |      |
| V <sub>SYN OUT</sub>  | Low level output                                                                  | 0.7 mA sourcing load                                                                     |                    |       | 0.6   | V    |
|                       |                                                                                   | Reset                                                                                    | !                  |       |       |      |
| V <sub>THR</sub>      | Selected RST threshold                                                            | MLF pinstrapping before SS                                                               | See Table 3        |       |       |      |
| V <sub>THR HYST</sub> | RST hysteresis <sup>(1)</sup>                                                     |                                                                                          |                    | 2     |       | %    |
|                       |                                                                                   | $V_{\text{IN}}$ > $V_{\text{IN}}$ and $V_{\text{FB}}$ < $V_{\text{TH4}}$ mA sinking load |                    |       | 0.4   |      |
| V <sub>RST</sub>      | RST open collector output                                                         | 2 < V <sub>IN</sub> < V <sub>INH</sub> 4 mA sinking load                                 |                    |       | 0.8   | V    |
|                       | 1                                                                                 | Delay                                                                                    | I                  |       | 1     |      |
| V <sub>THD</sub>      | RST open collector released as soon as $V_{DELAY} > V_{THD}$                      | V <sub>FB</sub> > V <sub>THR</sub>                                                       | 1.19               | 1.234 | 1.258 | V    |
| I <sub>D CH</sub>     | C <sub>DELAY</sub> charging current                                               | V <sub>FB</sub> > V <sub>THR</sub>                                                       | 1                  | 2     | 3     | μA   |
|                       | 1                                                                                 | Thermal shutdown                                                                         |                    | 1     | 1     |      |
| T <sub>SHDWN</sub>    | Thermal shutdown temperature (1)                                                  |                                                                                          |                    | 165   |       |      |
|                       | Thermal shutdown hysteresis (1)                                                   |                                                                                          |                    | 30    |       | °C   |

3. Measured at  $f_{SW}$  = 250 kHz.

| Symbol          | R <sub>VCC</sub> (E24 series) | R <sub>GND</sub> (E24 series) | Тј      | f <sub>SW</sub> min. | f <sub>SW</sub> typ. | f <sub>SW</sub> max. | Unit |
|-----------------|-------------------------------|-------------------------------|---------|----------------------|----------------------|----------------------|------|
|                 | 0 Ω                           | NC                            | (1)     | 225                  | 250                  | 275                  |      |
|                 | 1.8 Ω                         | NC                            |         | -                    | 285                  | -                    |      |
|                 | 3.3 kΩ                        | NC                            | (1) (2) | -                    | 330                  | -                    |      |
|                 | 5.6 kΩ                        | NC                            |         | -                    | 380                  | -                    |      |
|                 | 10 kΩ                         | NC                            |         | -                    | 435                  | -                    |      |
| f <sub>SW</sub> | NC                            | 0 Ω                           | (3)     | 450                  | 500                  | 550                  | kHz  |
|                 | 18 kΩ                         | NC                            |         | -                    | 575                  | -                    |      |
|                 | 33 kΩ                         | NC                            | (1)(3)  | -                    | 660                  | -                    |      |
|                 | 56 kΩ                         | NC                            |         | -                    | 755                  | -                    |      |
|                 | NC                            | 1.8 kΩ                        |         | -                    | 870                  | -                    |      |
|                 | NC                            | 3.3 kΩ                        | (3)     | 900                  | 1000                 | 1100                 |      |

# Table 6. $f_{SW}$ selection (T<sub>J</sub> = -40 to 135°C, V<sub>IN</sub> = 12 V unless otherwise specified).

1. Synchronization as slave between 275 kHz and 1000 kHz.

2. Not tested in production.

3. Synchronization as slave between 475 kHz and 1000 kHz.

## Figure 3. Circuit R<sub>VCC</sub>, R<sub>GND</sub>



# Table 7. RST threshold selection (T<sub>J</sub> = -40 to 135°C, $V_{IN}$ = 12 V unless otherwise specified).

| Symbol           | R <sub>GND</sub> (E241%)  | V <sub>RST</sub> /V <sub>OUT</sub> (tgt. value) | V <sub>RST</sub> min. | V <sub>RST</sub> typ. | V <sub>RST</sub> max. | Unit |
|------------------|---------------------------|-------------------------------------------------|-----------------------|-----------------------|-----------------------|------|
| V <sub>RST</sub> | 0 Ω (1)                   | 93%                                             | 0.779                 | 0.791                 | 0.802                 |      |
|                  | 8.2 kΩ ±1% <sup>(1)</sup> | 80%                                             | 0.670                 | 0.680                 | 0.690                 | V    |
|                  | 18 kΩ ±1% <sup>(1)</sup>  | 87%                                             | 0.728                 | 0.740                 | 0.751                 | v    |
|                  | 39 kΩ ±1% <sup>(2)</sup>  | 96%                                             | 0.804                 | 0.816                 | 0.828                 |      |

1. please use the pre-defined resistor values.

2. do not exceed the indicated resistor value.

A69861 Parameters over the temperature range

# 4 Parameters over the temperature range

A 100% of the population in the production flow is tested at three different ambient temperatures (- $40^{\circ}$ C, +  $25^{\circ}$ C, +  $135^{\circ}$ C) to guarantee the datasheet parameters inside the junction temperature range (- $40^{\circ}$ C, +  $135^{\circ}$ C).

The device operation is guaranteed when the junction temperature is inside the (-  $40^{\circ}$ C, +  $150^{\circ}$ C) temperature range. The designer can estimate the silicon temperature increase with respect to the ambient temperature evaluating the internal power losses generated during the device operation.

However, the embedded thermal protection disables the switching activity to protect the device in case the junction temperature reaches the  $T_{SHTDWN}$  (+ 165°C typ.) temperature.

All the datasheet parameters can be guaranteed to a maximum junction temperature of + 135°C to avoid triggering the thermal shutdown protection during the testing phase because of self-heating.

# 5 Functional description

The iso-buck topology based on the A6986I consists of:

- Primary side, the regulation loop of the peak current mode architecture regulates the primary voltage (blue area in the image below)
- A two-windings transformer (in grey)
- The secondary side, which generates the isolated output voltage (in green) given the selected transformer ratio



#### Figure 4. Iso-buck general schematic

## 5.1 Primary side

The A6986I is based on a "peak current mode", constant frequency control. The intersection between the error amplifier output and the sensed inductor current generates the PWM control signal to drive the power switch of the primary side, defining so the duty-cycle and regulating the primary output voltage.

The device operates in forced PWM control (MLF pin to GND), allowing negative currents to flow in the synchronous MOSFET, hence transferring energy to the secondary coil during the off-time.

The main internal blocks shown in the block diagram in figure below are:

#### Figure 5. Internal block diagram



- Embedded power elements. Thanks to the P-channel MOSFET as high-side switch the device features lowdropout operation
- A fully integrated sawtooth oscillator with adjustable frequency
- A transconductance error amplifier
- An internal feedback divider G<sub>DIV INT</sub>
- The high-side current sense amplifier to sense the inductor current
- A "Pulse Width Modulator" (PWM) comparator and the driving circuitry of the embedded power elements
- The soft-start blocks to ramp the error amplifier reference voltage and so decreases the inrush current at power-up. The SS/INH pin inhibits the device when driven low
- The switchover capability of the internal regulator to supply a portion of the quiescent current when the V<sub>BIAS</sub> pin is connected to an external output voltage
- The synchronization circuitry to manage master / slave operation and the synchronization to an external clock
- The current limitation circuit to implement the constant current protection, sensing pulse-by-pulse high-side / low-side switch current. In case of heavy short-circuit the current protection is fold back to decrease the stress of the external components
- A circuit to implement the thermal protection function
- · The OVP circuitry to discharge the output capacitor in case of overvoltage event
- MLF normally connected to GND through a resistor to set the threshold of the RST comparator
- FSW pin strapping sets the switching frequency
- The RST open collector output

#### 5.1.1 Power supply and voltage reference

The internal regulator block consists of a start-up circuit, the voltage pre-regulator that provides current to all the blocks and the bandgap voltage reference. The starter supplies the start-up current when the input voltage goes high and the device is enabled (SS/INH pin over the inhibits threshold).

The pre-regulator block supplies the bandgap cell and the rest of the circuitry with a regulated voltage that has a very low supply voltage noise sensitivity.

#### 5.1.2 Switchover feature

The switchover scheme of the pre-regulator block is used to derive the main contribution of the supply current for the internal circuitry from an external voltage ( $3 V < V_{BIAS} < 5.5 V$  is typically connected to the primary regulated output voltage). This helps to decrease the equivalent quiescent current seen at  $V_{IN}$ .

#### 5.1.3 Voltage monitor

An internal block continuously senses the  $V_{CC}$ ,  $V_{BIAS}$  and  $V_{BG}$  (bandgap). If the monitored voltages are good, the regulator starts operating. There is also a hysteresis on the  $V_{CC}$ (UVLO).

#### 5.1.4 Error amplifier

The voltage error amplifier is the core of the loop regulation of the primary output voltage. It is a transconductance operational amplifier whose non inverting input is connected to the internal voltage reference (0.85 V), while the inverting input (FB) is connected to the external divider or directly to the output voltage.

#### Table 8. Uncompensated error amplifier characteristics

| Description        | Value  |
|--------------------|--------|
| Transconductance   | 155 μS |
| Low frequency gain | 100 dB |

The error amplifier output is compared with the inductor current sense information to perform PWM control.



#### Figure 6. Internal circuit

#### 5.2 Transformer

The transformer is the key component for the iso-buck, ensuring the desired isolation as well as allowing the energy transfer to the secondary side, hence generating the secondary isolated output voltage. More details about the transformer selection are provided in the dedicated section (see Section 7.5.2).

## 5.3 Secondary side

The secondary side includes an LC filter (secondary winding of the transformer and secondary output capacitor) and the rectifying element (Schottky diode).

# 5.4 Iso-buck operation principle

The image below describes the operation principle of the iso-buck converter.

When the high-side MOSFET is turned on, the current flows through the primary winding of the transformer and charges the primary output capacitor. Considering the dot convention of the transformer, the voltage at the anode of the Schottky diode is negative, hence the diode is reverse biased and no current flows in the secondary winding. The load connected to the secondary output is supplied by Cout2.

When the low-side MOSFET is turned on, the voltage applied at the transformer windings inverts its polarity. As a consequence, the Schottky diode is now forward biased and allows the current to flow from the secondary winding to Cout and the load. Under this condition the energy transfer from primary to secondary side occurs.





The waveforms in the figure below reproduce the trend of the current in the two windings according to the switch node transitions.



Figure 8. Iso-buck primary and secondary current waveforms

# 5.5 Soft-start and inhibit

The soft-start and inhibit features are multiplexed on the same pin. An internal current source charges the external soft-start capacitor to implement a voltage ramp on the SS/ $\overline{\text{INH}}$  pin. The device is inhibited as long as the SS/ $\overline{\text{INH}}$  pin voltage is lower than the V<sub>INH</sub> threshold and the soft-start takes place when SS/ $\overline{\text{INH}}$  pin crosses V<sub>SS</sub> START. (See the figure below).

The internal current generator sources 1  $\mu$ A typ. current when the voltage of the VCC pin crosses the UVLO threshold. The current increases to 4  $\mu$ A typ. as soon as the SS/INH voltage is higher than the V<sub>INH</sub> threshold. This feature helps to decrease the current consumption in inhibit mode. An external open collector can be used to set the inhibit operation clamping the SS/INH voltage below V<sub>INH</sub> threshold.

The start-up feature minimizes the inrush current and decreases the stress of the power components during the power-up phase. The ramp implemented on the reference of the error amplifier has a gain three times higher  $(SS_{GAIN})$  than the external ramp present at SS/INH pin.

#### Figure 9. Soft-start phase



The C<sub>SS</sub> value is chosen according to equation (1)

$$C_{SS} = SS_{GAIN} \cdot \frac{I_{SSCH} \cdot T_{SS}}{V_{FB}} = 3 \cdot \frac{4\mu A \cdot T_{SS}}{0.85V}$$
(1)

where  $T_{SS}$  is the soft-start time,  $I_{SS CH}$  the charging current and  $V_{FB}$  the reference of the error amplifier. During normal operation a new soft-start cycle takes place in case of:

- Thermal shutdown event
- UVLO event
- The device is driven in INH mode

The soft-start capacitor is discharged with a 0.6 mA typ. current capability for 1 ms time max. For complete and proper capacitor discharge in case of fault conditions, a maximum  $C_{SS} = 67$  nF value is suggested.

In case the soft-start should be externally driven by a voltage step (e.g. the signal from ignition switch in automotive applications), the schematic in Figure 10 can be used.

The secondary output line regulation is defined, similarly to the primary side, as the variation of the secondary output voltage due to the input voltage change at a specific current.





More details about the component selection can be found in Section 7.5 .

#### Secondary side soft-start

As soon as the soft-start begins at the primary circuit, the device already operates in forced PWM and the energy transfer to the secondary coil during the off-time can take place. Consequently, a tracked soft-start at the secondary side takes place too. Therefore, the secondary output voltage reaches its steady-state value in tracking with the primary output voltage, as shown in the figure below.



#### Figure 11. Tracked soft-start at secondary side

## 5.6 Minimum on-time

The current sense in the high-side MOSFET is not active (masked) for a certain time at the beginning of the on-time (masking time, from which the parameter  $T_{ON MIN}$  derives).

This current sense blanking time is implemented to prevent any primary side pulsed current at the high-side turn-on (resonating with transformer drive leakage inductance and secondary side capacitance) overcoming the EA programmed switch current for the conversion and making conversion unstable (depicted in Figure 12 and Figure 13).











Despite the masking time, an RC snubber circuit is normally recommended to dampen the oscillations. The figure below shows a typical application where the appropriate masking time is implemented as well as an RC snubber circuit.





# 5.7 Output voltage line regulation

All results shown in this section come from measurements performed using the reference schematic depicted in Figure 14.



#### Figure 15. Schematic used for line and load regulation tests

#### Primary output line regulation

The regulator features an enhanced primary line regulation due to the peak current mode architecture. Figure 15 shows negligible output voltage variation (normalized to the value measured at  $V_{IN}$  = 12 V) over an input voltage range up to 24 V for A6986I with  $V_{OUT}$  prim = 5.3 V.

#### Figure 16. Primary line regulation



#### Secondary output line regulation

The secondary output line regulation is defined, similarly to the primary side, as the variation of the secondary output voltage due to the input voltage change at a specific current. The secondary output line regulation is mainly affected by the transformer and in particular by its leakage inductance.

Keeping constant the leakage inductance (i.e. using the same transformer), a higher input voltage allows to slightly increase the isolated output voltage, as shown in Figure 16.



#### Figure 17. Secondary output line regulation

The input voltage value influences the peak current in the secondary winding (see Figure 17), hence determining the amount of energy delivered to the secondary output and in turn the isolated output voltage value.



#### Figure 18. Secondary winding current at different input voltages

# 5.8 Output voltage load regulation

#### Primary output load regulation

Figure 18 shows negligible primary output voltage variation (normalized to the value measured at  $I_{OUT} = 0$  A) over the entire output current range for the A6986I with  $V_{OUT} = 5.3$  V.



#### Figure 19. Load regulation of the non isolated output

#### Secondary output load regulation

Since there is not a regulation loop involving the secondary output, its load regulation depends to some extent on the primary load regulation and is affected by the leakage inductance (see Figure 19) of the transformer, the voltage drops across to the Schottky diode (diode forward voltage) and the DCR of the secondary coil, as indicated by equation (1) (where only the last two contributions are considered). Minimizing all the mentioned parameters leads to a better load regulation.

#### Figure 20. Effect of the transformer leakage inductance on the isolated output load regulation



57

As shown in Section 5.7, the input voltage also plays a role in the isolated output regulation. Figure 20 further proves the slight dependency of the isolated output voltage on the input voltage.





# 5.9 Overcurrent protection

Protection against overcurrent conditions and/or short-circuit at the output is ensured at both primary and secondary side of the iso-buck converter.

#### Overcurrent protection at the primary side

The current protection circuitry features a constant current protection, so the device limits the maximum peak current (see Section 3) in overcurrent condition.

The A69861 device implements a pulse-by-pulse current sensing on both power elements (high-side and low-side switches), ensuring an effective current protection over the duty cycle range. The high-side current sensing is called "peak" the low-side sensing "valley".

The internal noise generated during the switching activity makes the current sensing circuitry ineffective for a minimum conduction time of the power element. This time is called "masking time" because the information from the analog circuitry is masked by the logic to prevent an erroneous detection of the overcurrent event. Consequently, the peak current protection is disabled for a masking time after the high-side switch is turned on, the valley for a masking time after the low-side switch is turned on. In other words, the peak current protection can be ineffective at extremely low duty cycles, the valley current protection at extremely high duty cycles.

Summarizing, in case one of the two current sensing circuitries is ineffective because of the masking time, the device is protected sensing the current on the opposite switch. Thus, the combination of the "peak" and "valley" current limits assures the effectiveness of the overcurrent protection even in extreme duty cycle conditions.

The valley current threshold is designed higher than the peak to guarantee a proper operation. In case the current diverges because of the high-side masking time, the low-side power element is turned on until the switch current level drops below the valley current sense threshold. Under this condition the device can skip some cycle, leading to a switching frequency reduction. The figure below shows an example of valley current limit intervention in a short-circuit event (switching frequency set to 500 kHz, actual switching frequency 250 kHz).





Figure 22 shows the switching frequency reduction during the valley current sense operation in case of extremely low duty cycle ( $V_{IN}$  = 24 V,  $f_{SW}$  = 500 kHz short-circuit condition).

In a worst case scenario (like Figure 22) of the overcurrent protection the switch current is limited to:

$$I_{MAX} = I_{VALLEYTH} + \frac{V_{IN} - V_{OUT}}{L} \cdot T_{MASKHS}$$
(2)

where  $I_{VALLEY_TH}$  is the current threshold of the valley sensing circuitry (see Table 1) and  $T_{MASK_HS}$  is the masking time of the high-side switch (330 ns typ.).

In most of the overcurrent conditions the conduction time of the high-side switch is higher than the masking time and so the peak current protection limits the switch current.

$$I_{MAX} = I_{PEAK_TH}$$
(3)



#### Figure 23. Peak current sense operation in overcurrent condition

Figure 23 shows the effect of the peak current protection. On the left the current (blue waveform) during the on-time reaches the peak current protection threshold. From this point on, any increase of the output current causes the on-time to be reduced (image on the right) so that the current provided to the output is limited. As a consequence, the output voltage drops, as the purple waveform depicts.

The DC current flowing in the load in overcurrent condition is:

$$I_{\text{DCOC}} (V_{\text{OUT}}) = I_{\text{MAX}} \cdot \frac{V_{\text{IN}} \cdot V_{\text{OUT}}}{2L} \cdot T_{\text{ON}}$$
(4)

#### Overcurrent protection at the secondary side

The increase of the secondary output current affects the current shape at primary side. In particular, the peak currents in the high-side and low-side MOSFETs rise (in absolute value in the low-side, i.e. the current becomes more negative), in accordance with equations (5) and (6)).

$$I_{\text{PEAK}_{\text{HS}}} = I_{\text{OUT}_{\text{pri}}} + N \cdot I_{\text{OUT}_{\text{sec}}} + \frac{\Delta I_{\text{L}}}{2}$$
(5)

$$I_{PEAK_{LS}} = -N \cdot I_{OUT\_sec} \cdot \left(\frac{2D}{1-D}\right) - \frac{\Delta I_{L}}{2} + I_{OUT\_prim}$$
(6)

where  $I_{OUT\_pri}$  and  $I_{OUT\_sec}$  are respectively the primary and secondary output currents, N is the transformer turn ratio, D the duty cycle and  $\Delta I_L$  the current ripple in the primary winding.

Figure 23 depicts how these peak currents vary depending on the secondary output current, under the specified conditions.

Normally the negative current during the off-time is more critical and the secondary output is limited by relying on the reverse current limit (typ. 1.9 A), as shown in the figure below.

A current drawn from the primary output helps to reduce the peak current in the low-side MOSFET [as shown by equation (6)], hence allowing a higher current from the secondary output. Nevertheless, attention must be paid to the I<sub>PEAKHS</sub> [equation (5)] that must be lower than the peak current limit.

# Figure 24. Peak currents depending on the secondary output current (V<sub>IN</sub> = 12 V, V<sub>OUT\_pri</sub> = 5.3, N = 6, f<sub>SW</sub> = 500 kHz, no primary output current)



#### **Reverse current limit**

As mentioned in the previous section, the low-side MOSFET is protected against negative currents. This feature limits the negative current in the MOSFETs especially during two events:

- Overvoltage at the primary output. Due to an overvoltage event the low-side MOSFET is kept on to discharge the primary output.

- Overcurrent or short-circuit event at the secondary output, as described in the previous section.

## 5.10 Overvoltage protection

The overvoltage protection monitors the  $V_{FB}$  pin and enables the low-side MOSFET to discharge the output capacitor if the output voltage is 20% over the nominal value.

This is a second level protection and should never be triggered in normal operating conditions if the system is properly dimensioned. In other words, the selection of the external power components and the dynamic performance determined by the compensation network should guarantee an output voltage regulation within the overvoltage threshold even during the worst-case scenario in terms of load transitions.

Figure 25 shows the overvoltage operation during a negative steep load transient and designed with a not optimized compensation network. This can be considered as an example for a system with dynamic performance not in line with the load request.

The A6986I device implements a 1.9 A typ. negative current limitation to limit the maximum reversed switch current during the overvoltage operation.

Moreover, the overvoltage protection also activates the internal pull-down on the RST pin. Once OVP is deactivated, the A6986I releases the RST (Figure 25). The release of the RST pin can be delayed by connecting a capacitor to the DELAY pin (pin 9). For the selection of the capacitance value, equation (28) can be used.



Figure 25. Overvoltage operation

# 5.11 Thermal shutdown

The shutdown block disables the switching activity if the junction temperature is higher than a fixed internal threshold (165°C typical). The thermal sensing element is close to the power elements, ensuring fast and accurate temperature detection. A hysteresis of approximately 30°C prevents the device from turning ON and OFF continuously. When the thermal protection runs away a new soft-start cycle takes place.

# 6 Closing the loop

The iso-buck, compared to a standard buck, includes the transformer in place of the inductor and all the components connected to the secondary winding (at least the Schottky diode and the secondary output capacitor). Nevertheless, the regulation loop does not include the secondary side components. As a first approximation the control loop of an iso-buck can be assimilated to the one of a standard buck. Therefore, the block diagram in the figure below can still be used (where the inductor symbol identifies the inductance of the primary winding) as well as all the equations and calculations in the following sections.



#### Figure 26. Block diagram of the loop

# 6.1 G<sub>CO</sub>(s) control to output transfer function

The accurate control to output transfer function for a buck peak current mode converter can be written as:

$$G_{CO}(s) = R_{LOAD} \cdot g_{CS} \cdot \frac{1}{1 + \frac{R_{LOAD} \cdot T_{SW}}{L} \cdot [m_C \cdot (1 - D) - 0.5]} \cdot \frac{1 + \frac{s}{\omega_Z}}{1 + \frac{s}{\omega_D}} \cdot F_H(s)$$
(7)

where  $R_{LOAD}$  represents the load resistance,  $g_{CS}$  the equivalent sensing transconductance of the current sense circuitry,  $w_p$  the single pole introduced by the power stage and  $w_z$  the zero given by the ESR of the output capacitor.

 $F_{H}(s)$  accounts for the sampling effect performed by the PWM comparator on the output of the error amplifier that introduces a double pole at one half of the switching frequency.

$$\omega_{\rm Z} = \frac{1}{\rm ESR \cdot C_{\rm OUT}} \tag{8}$$

1

$$\omega_{p} = \frac{1}{R_{LOAD} \cdot C_{OUT}} \cdot \frac{m_{C} \cdot (1-D) - 0.5}{L \cdot C_{OUT} \cdot f_{SW}}$$
(9)

where:

$$\begin{cases} m_{C}=1+\frac{S_{e}}{S_{n}} \\ S_{e}=V_{PP}\cdot g_{CS}\cdot f_{SW} \\ S_{n}=\frac{V_{IN}-V_{OUT}}{L} \end{cases}$$
(10)

 $S_n$  represents the on-time slope of the sensed inductor current,  $S_e$  the on-time slope of the external ramp (V\_PP peak-to-peak amplitude) that implements the slope compensation to avoid sub-harmonic oscillations at duty cycle over 50%.

 $S_e$  can be calculated from the parameter  $V_{PP}$  ×  $g_{CS}$  given in Section  $\,3\,$  .

The sampling effect contribution  $F_H(s)$  is:

$$F_{\rm H}(s) = \frac{1}{1 + \frac{s}{\omega_{\rm h} \cdot Q_{\rm p}} + \frac{s^2}{\omega_{\rm p}^2}}$$
(11)

where

$$\begin{cases} \omega_{n} = \pi \cdot f_{SW} \\ Q_{p} = \frac{1}{\pi \cdot m_{C} \cdot (1 - D) - 0.5} \end{cases}$$
(12)

# 6.2 Error amplifier compensation network

The typical compensation network required to stabilize the system is shown in the figure below:

#### Figure 27. Transconductance embedded error amplifier



 $R_C$  and  $C_C$  introduce a pole and a zero in the open loop gain.  $C_P$  does not significantly affect system stability but it is useful to reduce the noise at the output of the error amplifier.

The transfer function of the error amplifier and its compensation network is:

$$A_{0}(s) = \frac{A_{V0} \cdot (1 + s \cdot R_{C} \cdot C_{C})}{s^{2} \cdot R_{0} \cdot (C_{0} + C_{p}) \cdot R_{C} \cdot C_{C} + s \cdot (R_{0} \cdot C_{C} + R_{0} \cdot (C_{0} + C_{p}) + R_{C} \cdot C_{C}) + 1}$$
(13)

where  $A_{V0} = G_m \cdot R_0$ .

The poles of this transfer function are (if  $C_C >> C_0 + C_P$ )

$$f_{\rm PHF} = \frac{1}{2 \cdot \pi \cdot R_0 \cdot C_C} \tag{14}$$

whereas the zero is defined as:

$$f_{\rm PHF} = \frac{1}{2 \cdot \pi \cdot R_0 \cdot (C_0 + C_p)} \tag{15}$$

# 6.3 Voltage divider

The contribution of the internal voltage divider for fixed output voltage devices is:

$$G_{\text{DIV}}(s) = \frac{R_2}{R_1 + R_2} = \frac{V_{\text{FB}}}{V_{\text{OUT}}}$$
(16)

A small signal capacitor in parallel to the upper resistor (see figure below) of the voltage divider implements a leading network ( $f_{zero} < f_{pole}$ ), sometimes necessary to improve the system phase margin:





The Laplace transformer of the leading network is:

$$G_{\text{DIV}}(s) = \frac{R_2}{R_1 + R_2} \cdot \frac{\left(1 + \frac{s}{f_Z}\right)}{\left(1 + \frac{s}{f_P}\right)}$$
(17)

where

$$f_{Z} = \frac{1}{2 \cdot \pi \cdot R_{1} \cdot C_{R1}}$$
(18)

$$f_{P} = \frac{1}{2 \cdot \pi \cdot \frac{R_{1} \cdot R_{2}}{R_{1} + R_{2}} \cdot C_{R1}}$$
$$f_{Z} < f_{P}$$

# 6.4 Total loop gain

In summary, the open loop gain can be expressed as:

 $G(s) = G_{\text{DIV}}(s) \cdot G_{\text{C0}}(s) \cdot A_0(s)$ <sup>(19)</sup>

# 6.5 Compensation network design

The maximum bandwidth of the system can be designed up to  $f_{SW}$ /6, up to 150 kHz maximum to guarantee a valid small signal model

$$R_{C} = \frac{2 \cdot \pi \cdot BW \cdot C_{OUT} \cdot V_{OUT}}{0.85V \cdot g_{CS} \cdot g_{m_typ}}$$
(20)

where:

$$f_{\text{POLE}} = \frac{\omega_{\text{P}}}{2 \cdot \pi} \tag{21}$$

 $\omega_P$  is defined by eq. (9),  $g_{CS}$  represents the current sense transconductance (see Section 3) and  $g_{m TYP}$  the error amplifier transconductance.

$$C_{C} = \frac{5}{2 \cdot \pi \cdot R_{C} \cdot BW}$$
(22)

Example 1:

 $V_{IN}$  = 12 V,  $V_{OUT_pri}$  = 5.3 V,  $R_{OUT_pri}$  = 5.6  $\Omega$  (corresponding to almost 1 A load).

Selecting the A6986I with V<sub>OUT\_pri</sub> = 5.3 V,  $f_{SW}$  = 500 kHz, L<sub>pri</sub> = 18 µH, C<sub>OUT\_pri</sub> = 10 µF and ESR = 3 mΩ, R<sub>C</sub> = 56 kΩ, C<sub>C</sub> = 680 pF, C<sub>P</sub> = 4.7 pF (please refer to Table 11), the gain and phase bode diagrams are plotted respectively in Figure 29 and Figure 30. Bode plot (phase).



#### Figure 29. Bode plote (magnitude)



#### Figure 30. Bode plot (phase)

The blue solid trace represents the transfer function including the sampling effect term (see equation (11)), the dotted blue trace neglects the contribution.

Considering this example, bandwidth and phase margin are:

BW ≈ 50 kHz

Phase Margin  $\rightarrow$  between 53° and 70°

# 7 Application notes

7.1

# Output voltage adjustment

## Primary output voltage

The error amplifier reference voltage is 0.85 V typical. The output voltage is adjusted accordingly to the equation below:

$$V_{\text{OUT}\_\text{pri}} = 0.85 \cdot \left(1 + \frac{R_1}{R_2}\right) \tag{23}$$

where  $R_1$  and  $R_2$  are the resistors used in the output divider (see figure below).

## Figure 31. A6986I application circuit



The integration of a P-channel MOSFET as high-side switch theoretically allows duty cycle up to 100%. Nevertheless, in an iso-buck architecture some restrictions should be considered. A general recommendation is to keep the duty-cycle below 50-60%. A higher duty cycle would limit off-time, limiting the time in which the energy transfer to the secondary side takes place.

Other restrictions in the duty cycle selection arise due to the minimum on-time (see Section 7.2 Switching frequency), generally summarized by the following equation:

$$D \ge D_{MIN} = T_{ON MIN} f_{SW}$$
(24)

## Secondary output voltage

In the iso-buck converter, the secondary output voltage is not included in the regulation loop. Nevertheless, a good regulation of the secondary output voltage is achieved by relying on the primary output voltage regulation, the selection of a proper turn ratio of the transformer as well as considering the voltage drops due to the secondary winding resistance and the Schottky diode. That can be summarized by the following equation:

$$V_{OUT\_sec} = N \cdot \left[ V_{OUT\_pri} + I_{OUT\_pri} \cdot \left( R_{DS(on)LS} + R_{wind\_pri} \right) \right] - R_{wind\_sec} \cdot I_{OUT\_sec} - V_{FD1}$$
(25)

where N is the turn ratio,  $R_{wind\_prim}$  and  $R_{wind\_sec}$  are the winding resistances of the primary and secondary side respectively and  $V_{FD1}$  is the forward voltage of the Schottky diode.

If no current is drawn from the primary output, equation (25) can be simplified as follows:

$$V_{OUT\_sec} = N \cdot V_{OUT\_pri} - R_{wind\_sec} \cdot I_{OUT\_sec} - V_{FD1}$$
(26)

Equation (26) emphasizes how the selection of the transformer and, to some extent, the Schottky diode plays a crucial role in the accurate regulation of the secondary output voltage. The figure below shows instead the effect of the current drawn from the primary output on the isolated voltage, as described by equation (9).



Figure 32. Isolated voltage variation due to the primary output current

Another factor affecting the secondary output voltage regulation comes from the leakage inductance of the transformer. As described later on, the leakage inductance determines the peak current that can be reached in the secondary winding. This peak current defines the maximum current from the secondary isolated output by limiting the amount of charge delivered to the output. When the current demand from the secondary isolated output exceeds the maximum deliverable charge limited by the peak current, the isolated output voltage drops.



Figure 33. Secondary output maximum current

To some extent also the duty cycle can affect the secondary output voltage. Since the energy transfer from primary to secondary occurs only during the TOFF, a too high duty cycle could reduce the achievable peak current, hence limiting the deliverable current to the secondary output. Under this condition the secondary output could drop.

# 7.2 Switching frequency

A resistor connected to the FSW pin features the selection of the switching frequency. The pinstrapping is performed at power-up, before the soft-start takes place. The FSW pin is pinstrapped and then driven floating in order to minimize the quiescent current from VIN. Please refer to Table 6 to identify the pull-up / pull-down resistor value.

Setting  $f_{SW}$  = 250 kHz or  $f_{SW}$  = 500 kHz does not require any external resistor.

The selection of the switching frequency must take into account the minimum on-time of the device (T<sub>ON MIN</sub>, as indicated in the electrical characteristics table), as described by the following equation.

$$f_{SW_{max}} \leq \frac{V_{OUT}}{T_{ON MIN} V_{IN} \eta}$$
(27)

The switching frequency affects the selection of the primary inductance as well as the transformer construction.

# 7.3 Voltage supervisor

47/

The embedded voltage supervisor (composed of the RST and the DELAY pins) monitors the regulated output voltage and keeps the RST open collector output in low impedance as long as the  $V_{OUT}$  is out of regulation (i.e. lower than 93% of the target output voltage). In order to ensure a proper reset of digital devices with a valid power supply, the device can delay the RST assertion with a programmable time.



Figure 34. Voltage supervisor operation

When the RST comparator detects the output voltage is in regulation, a 2 mA internal current source starts to charge an external capacitor to implement a voltage ramp on the DELAY pin. The RST open collector is then released as soon as  $V_{DELAY}$  = 1.234 V (see Figure 34). The C<sub>DELAY</sub> is dimensioned as follows.

$$C_{\text{DELAY}} = \frac{I_{\text{SSCH}} \cdot T_{\text{DELAY}}}{V_{\text{DELAY}}} = \frac{2\mu A \cdot T_{\text{DELAY}}}{1.234V}$$
(28)

The maximum suggested capacitor value is 270 nF.

The A6986I also activates internal pull-down on the RST pin in case overvoltage protection is triggered. As soon as the output voltage goes below the OVP threshold (20% typ.), the 2  $\mu$ A internal current source starts to charge an external capacitor to implement a voltage ramp on the DELAY pin. The RST open collector is then released as soon as V<sub>DELAY</sub> = 1.234 V (see figure below).





# 7.4 Synchronization

The synchronization feature helps the hardware designer to prevent beating frequency noise that is an issue when multiple switching regulators populate the same application board.

#### 7.4.1 Embedded master - slave synchronization

The A6986I synchronization circuitry features the same switching frequency for a set of regulators simply connecting their SYNCH pin together, so preventing beating noise. The master device provides the synchronization signal to the others since the SYNCH pin is I/O able to deliver or recognize a frequency signal.

For proper synchronization of multiple regulators, all of them have to be configured with the same switching frequency (see Table 6), so the same resistor connected at the FSW pin.

In order to minimize the RMS current flowing through the input filter, the A6986I device provides a phase shift of 180° between the master and the slaves. If more than two devices are synchronized, all slaves have a common 180° phase shift with respect to the master.

Considering two synchronized A6986Is which regulate the same output voltage (i.e.: operating with the same duty cycle), the input filter RMS current is optimized and is calculated as:

$$I_{RMS} \begin{cases} \frac{I_{OUT}}{2} \cdot \sqrt{2D \cdot (1 - 2D)} & \text{if } D < 0.5 \\ \frac{I_{OUT}}{2} \cdot \sqrt{(2D - 1) \cdot (2 - 2D)} & \text{if } D > 0.5 \end{cases}$$
(29)

The graphical representation of the input RMS current of the input filter in the case of two devices with 0° phase shift (synchronized to an external signal) or 180° phase shift (synchronized connecting their SYNCH pins) regulating the same output voltage is provided in the figure below. To dimension the proper input capacitor please refer to the dedicated section (Section 7.5.1 Input capacitor selection).



#### Figure 36. Input RMS current

Duty cycle

The figure below shows two not synchronized regulators with unconnected SYNCH pin.



Figure 37. Two regulators not synchronized

The figure below shows the same regulators working synchronized having the SYNCH pins connected. The MASTER regulator (LX\_reg2 trace) delivers the synchronization signal to the slave device (LX\_reg1). The SLAVE regulator works in phase with the synchronization signal, which is out of phase with the master switching operation.





#### 7.4.2 External synchronization signal

Multiple A6986I can be synchronized to an external frequency signal fed to the SYNCH pin. In this case the regulator set is phased to the reference and all the devices work with 0° phase shift.

Considering that the minimum synchronization pulse width coincides with the T<sub>ON MIN</sub> (typ. 340 ns), it is recommended to synchronize with a frequency not higher than 1 MHz.

Since the internal slope compensation contribution that is required to prevent subharmonic oscillations in peak current mode architecture depends on the oscillator frequency, it is important to select the same oscillator frequency for all regulators (all of them operate as slave) as close as possible to the frequency of the reference signal (please refer to Table 6). As a consequence, all the regulators have the same resistor value connected to the FSW pin, so the slope compensation is optimized accordingly with the frequency of the synchronization signal. The slope compensation contribution is latched at power-up and so fixed during the device operation.

The A6986I normally operates in MASTER mode, driving the SYNCH line at the selected oscillator frequency as shown in Figure 39 and Figure 37.

In SLAVE mode the A6986I sets the internal oscillator at 250 kHz typ. (see Table 6) and drives the line accordingly.



#### Figure 39. A6986I synchronization driving capability

In order to safely guarantee that each regulator recognizes itself in SLAVE mode when synchronized, the external master must drive the SYNCH pin with a clock signal frequency higher than the maximum oscillator spread of the selected line in Table 6 for at least 10 internal clock cycles.

**Example 1**: selecting  $R_{FSW} = 0 \Omega$  to VCC

#### Table 9. Example of oscillator frequency selection

| Symbol          | R <sub>VCC</sub> (E24 series | R <sub>GND</sub> (E24 series) | f <sub>SW</sub> min. | f <sub>SW</sub> typ. | f <sub>SW</sub> max. |
|-----------------|------------------------------|-------------------------------|----------------------|----------------------|----------------------|
| f <sub>SW</sub> | NC                           | 0 Ω                           | 225                  | 250                  | 275                  |

The device enters in SLAVE mode after 10 pulses at frequency higher than 275 kHz.

As anticipated above, in SLAVE mode the internal oscillator operates at 250 kHz typ. but the slope compensation is dimensioned accordingly with FSW resistors so it is important to limit the switching operation around a working point close to the selected oscillator frequency (FSW resistor).

As a consequence, to guarantee the full output current capability and to prevent the subharmonic oscillations, the master may limit the driving frequency range within  $\pm$  5% of the selected frequency.

A wider frequency range may generate subharmonic oscillation for duty > 50% or limit the peak current capability (see IPK parameter in Section 3) since the internal slope compensation signal may be saturated.

The device keeps operating in SLAVE mode as far as the master is able to drive the SYNCH pin faster than 275 kHz, otherwise the A6986I goes back into MASTER mode at the programmed RFSW oscillator frequency after successfully driving one pulse 250 kHz typ. (see Figure 40) in the SYNCH line.



Figure 40. Slave-to-master mode transition

The external master can force a latched SLAVE mode driving the SYNCH pin low at power-up, before the soft-start begins the switching activity. So the oscillator frequency is 250 kHz typ. fixed until a new UVLO event is triggered regardless of FSW resistor value, that otherwise counts to design the slope compensation. The same considerations above are also valid.

The master driving capability must be able to provide the proper signal levels at the SYNCH pin (see Section 3):

- Low level < V<sub>SYN THL</sub> = 0.7 V sinking 5 mA
- High level > V<sub>SYN THH</sub> = 1.2 V sourcing 0.7 mA





# 7.5 Design of the external components

#### 7.5.1 Input capacitor selection

The input capacitor, just like in a standard buck, should limit the input voltage ripple. Key parameters of the input capacitor are, together with its value, the maximum operating voltage and the RMS current capability.

The input capacitor voltage rating must be higher than the maximum input operating voltage of the application. During the switching activity a pulsed current flows into the input capacitor and so its RMS current capability must be selected according to the application conditions. Internal losses of the input filter depend on the ESR value so usually low ESR capacitors (like multilayer ceramic capacitors) have higher RMS current capability. On the other hand, given the RMS current value, a lower ESR input filter has lower losses and so contributes to higher conversion efficiency.

The maximum RMS input current flowing through the capacitor can be calculated as:

$$I_{RMS} = \left(I_{OUT\_pri} + \frac{I_{OUT\_sec}}{N}\right) \cdot \sqrt{\left(1 - \frac{D}{\eta}\right) \cdot \frac{D}{\eta}}$$
(30)

In the ideal case of efficiency  $\eta$  = 1, the RMS current reaches its maximum value when D = 0.5.

In general, the maximum and minimum duty cycles can be calculated as:

$$D_{MAX} = \frac{V_{OUT\_pri} + \Delta V_{LS}}{V_{INmin} + \Delta V_{LS} - \Delta V_{HS}}$$
(31)

$$D_{MIN} = \frac{V_{OUT}_{pri} + \Delta V_{LS}}{V_{INmax} + \Delta V_{LS} - \Delta V_{HS}}$$
(32)

where  $\Delta V_{HS}$  and  $\Delta V_{LS}$  are the voltage drop across the high-side and low-side MOSFETs respectively. The AC component of the input current (see Figure 41) flows in the input capacitor, generating the input voltage ripple.



#### Figure 42. Input capacitor AC current

The peak-to-peak voltage across the input capacitor can be calculated as follows:

$$V_{PP} = \left(\frac{I_{OUT\_pri} + I_{OUT\_sec} \cdot \frac{N_{sec}}{N_{pri}}}{C_{IN} \cdot f_{SW}}\right) \cdot \frac{D}{\eta} \cdot \left(1 - \frac{D}{\eta}\right) + ESR \cdot \left(I_{OUT\_pri} + I_{OUT\_sec} + \frac{\Delta I_L}{2}\right)$$
(33)

In the case of negligible ESR (e.g. in case of MLCC capacitors) equation (33) can be simplified. The value of the input capacitor can be then derived:

$$C_{IN} = \frac{I_{OUT\_pri} + I_{OUT\_sec} \cdot \frac{N_{sec}}{N_{pri}}}{V_{PP} \cdot f_{SW}} \cdot \frac{D}{\eta} \cdot \left(1 - \frac{D}{\eta}\right)$$
(34)

Considering the ideal case of  $\eta$  = 1, the equation above reaches its maximum value when D = 0.5. Therefore, the minimum input capacitance value can be defined as follows:
$c_{IN} \ge c_{INmin} = \frac{I_{OUT\_pri} + I_{OUT\_sec} \cdot \frac{N_{sec}}{N_{pri}}}{4 \cdot V_{PP} \cdot f_{SW}}.$ 

(35)

Typically,  $C_{IN}$  is dimensioned to keep the maximum peak-to-peak voltage across the input filter in the order of 5% of  $V_{INmax}$ .

#### 7.5.2 Transformer selection

The transformer has two essential tasks:

- · Providing the isolation between primary and secondary side in accordance with the application requirements
- Generating the necessary secondary output voltage from the regulated primary voltage with the most suitable turn ratio

The transformer selection implies defining the following parameters:

- Isolation voltage
- Turn ratio
- Primary inductance
- Peak and RMS currents
- Windings resistance
- Leakage inductance
- Parasitic capacitances

#### Isolation voltage

The isolation of the transformer in terms of voltage capability (1.5 kV, 4 kV, and so on) and type (functional basic, reinforced, etc.) is mainly driven by the application. Both parameters normally affect the size of the transformer as well as other electrical characteristics (e.g. winding resistance, leakage inductance, etc.).

#### Turn Ratio

Naming N<sub>pri</sub> and N<sub>sec</sub> the number of turns of the primary and secondary windings respectively, the turn ratio is so defined:

$$N = \frac{N_{\text{pri}}}{N_{\text{sec}}}$$
(36)

Considering equation (25), the turn ratio must be defined so that the voltage at the secondary output is the desired one over the whole secondary output current range:

$$N \ge \frac{V_{OUT\_sec} + R_{wind\_sec} \cdot I_{OUT\_sec} + V_{FD1}}{V_{OUT\_pri} + I_{OUT\_pri} \cdot (R_{DS(on)LS} + R_{wind\_pri})}$$
(37)

If no current is drawn from the primary output, the turn ratio should be only chosen to compensate the drops due to the secondary winding resistance and the Schottky diode.

The effect of the leakage inductance on the secondary output voltage regulation (not included in the equation above) should be taken into account too. Figure 17 clearly shows how the secondary output voltage can drift due to the leakage inductance.

#### **Primary inductance**

The choice of the primary inductance does not differ so much from a standard buck. The magnetizing current, (see figure below) which combines the two winding currents, has the same shape of the buck inductor current and can be defined as:

$$I_{L_mag} = I_{pri} + N \cdot I_{sec}$$

(38)



# Figure 43. Primary (blue) winding current, secondary (pink) winding current and magnetizing current (black)

Therefore, setting the current ripple  $\Delta I_L$ , the inductance is so defined:

$$L_{pri} = \frac{\left(V_{IN} - V_{OUT\_pri}\right) \cdot V_{OUT\_pri}}{V_{IN} \cdot f_{SW} \cdot \Delta I_L}$$
(39)

For example, assuming  $I_{OUT\_prim} = 500 \text{ mA}$ ,  $I_{OUT\_sec} = 100 \text{ mA}$ , N= 5, the current ripple can be set around 30% of the total current  $I_{OUT\_pri} + N \times I_{OUT\_sec} = 1A$ , therefore 300 mA. If  $V_{IN} = 12 \text{ V}$ ,  $V_{OUT\_pri} = 5 \text{ V}$  and  $f_{SW} = 500 \text{ kHz}$ , the inductor value should be 19.4 µH (and 18 µH or 22 µH the closest standardized value).

#### Peak and RMS current

As any inductor, peak and RMS current for each winding must be calculated in order to define saturation and RMS currents that the transformer should fulfill.

For the primary winding, the equations below are valid:

$$I_{\text{pri_pos_peak}} = I_{\text{OUT_pri}} + \frac{I_{\text{OUT\_sec}}}{N} + \frac{\Delta I_{\text{pri}}}{2}$$
(40)

$$I_{\text{pri}\_\text{RMS}} = \left(I_{\text{OUT}\_\text{pri}} + \frac{I_{\text{OUT}\_\text{sec}}}{N}\right) \cdot \sqrt{1 + \frac{1}{12} \cdot \left(\frac{\Delta I_{\text{pri}} \cdot N}{N \cdot I_{\text{OUT}\_\text{pri}} + I_{\text{OUT}\_\text{sec}}}\right)}$$
(41)

For the secondary winding the peak current can change depending on the leakage inductance. In the image below secondary winding current waveforms with different leakage inductances are simulated. It is evident how the peak current can significantly vary. Considering the target leakage inductance value for an iso-buck (recommended up to 1% of the primary inductance), the waveform can be approximated with a sawtooth shape and the peak and RMS currents can be hence estimated as:

$$I_{sec\_pos\_peak} = \frac{2 \cdot I_{OUT\_sec}}{1 - D}$$
(42)

$$I_{sec_RMS} = I_{sec_pos_peak} \cdot \sqrt{\frac{1-D}{3}}$$
(43)

A duty cycle higher than 50-60% significantly increases the peak current in the secondary winding. Furthermore, this affects the negative peak current at the primary side (see Figure 44).



Figure 44. Secondary winding positive peak current dependency on duty cycle (I<sub>OUT\_sec</sub> = 100 mA)

Figure 45. Primary negative peak current dependency on duty cycle (V<sub>OUT\_pri</sub> = 5 V, I<sub>OUT\_pri</sub> = 0, I<sub>OUT\_sec</sub> = 100 mA, N = 6, f<sub>SW</sub> = 500 kHz, L = 19 µH)



#### Windings resistance

Winding resistances should be minimized as much as possible since they affect the secondary output load regulations. They also contribute to power losses, therefore affecting the efficiency of the total solution.

#### Leakage inductance

The leakage inductance of a transformer can be defined as an undesired inductive component due to the not perfect magnetic linking of the two windings. Leakage inductance is inherent to the transformer construction and can only be reduced but not eliminated.

57/

As shown in Figure 45 (resulting from a simulation), the leakage inductance affects the shape of the secondary winding current. In general, a very low leakage inductance implies that the current in the secondary winding can quickly ramp up, allowing the charge of the secondary output capacitor and supporting the load current demand.

A high leakage inductance slows down the secondary winding current rise, limiting the charge delivery to the output. Comparing solutions with different values of transformer leakage inductance shows that higher leakage inductance transformers are characterized by poorer load regulation performances.

In addition, higher leakage inductance means a reduction of the effective current slope in the primary winding, therefore increasing the duty cycle. As a consequence, the Schottky diode conduction time shortens, and higher peak and RMS current are present at the secondary winding. Higher peaks at light load negatively impact the load regulation.



Figure 46. Secondary winding current according to different leakage inductances (simulation)

Another effect of the leakage inductance is the ringing observed when the transition from the off-phase to on-phase occurs. These oscillations are due to the LC circuit represented by the leakage inductance and the total parasitic capacitance observed by the primary winding. This capacitance consists of several contributions:

- Primary winding capacitance
- · Secondary winding capacitance, reflected in the primary side
- Reverse capacitance of the Schottky diode, reflected in the primary side

The ringing at primary side could affect the regulation loop and falsely trigger the internal comparator, turning off the high-side MOSFET, although it should be kept on. This might result in undesired jitter at switch node.

A proper masking time ( $T_{ON MIN}$ ) filters these oscillations, which otherwise can affect the loop on the primary side. Nevertheless, a snubber circuit to dump this ringing is always recommended, as shown in the figure below.

#### Figure 47. Snubber circuit



#### Capacitance



The parasitic capacitance of a real transformer mainly consists of the following contributions:

- Capacitance across each winding (C<sub>P</sub> and C<sub>S</sub>, in the image below) due to the capacitve coupling between the coil and the core. As already mentioned, the winding capacitances are involved in the ringing observed during transition from the off- to on-phase of the primary side
- Interwinding capacitance (C<sub>WW</sub>), which is the capacitance between windings. The interwinding capacitance should be reduced in order to limit disturbance on the primary side due to possible steep voltage transitions present in the load connected to the secondary output.

### Figure 48. Transformer parasitic capacitances



#### 7.5.3 Schottky diode

The selection of the Schottky diode should consider the following parameters:

- Maximum forward current, mainly defined by the secondary output current demand (see equation (43));
- Forward voltage drop, which affects the secondary output voltage regulation
- Maximum peak reverse voltage. During the on-phase of the primary side, when in the secondary side no current flows, the diode is reverse biased and must withstand this voltage:

$$V_{D1\_rev} = N \cdot (V_{INmax} - V_{OUT\_pri}) + V_{OUT\_sec}$$
(44)

 Junction capacitance, which should be as low as possible in order to reduce the ringing described in the previous section

### 7.5.4 Output capacitors selection

### Primary output capacitor

As in a standard buck converter, the primary output capacitor is involved in:

- Determining the output voltage ripple
- Supporting load transient
- The loop stability, by setting one pole and one zero in the transfer function

Considering the ouput voltage ripple requirement, the primary output capacitance should be selected according to the following equation:

$$C_{OUT\_pri} = \frac{\Delta I_{pri}}{8 \cdot f_{SW} \cdot (\Delta V_{OUT\_pri} - ESR \cdot \Delta I_{pri})}$$
(45)

Normally, MLCC capacitors are the best choice for the output capacitor, therefore the ESR contribution is negligible and equation (46) can be simplified.

#### Secondary output capacitor

The secondary output capacitor supplies the secondary output load current during the  $t_{ON}$  (when diode D1 is reverse biased) and its value defines the secondary output voltage ripple ( $\Delta V_{OUT}$ ).

$$C_{OUT\_sec} = \frac{I_{OUT\_sec} \cdot D}{\Delta V_{OUT\_sec} \cdot f_{SW}}$$
(46)

## 8 Application example

57/

The target of this section is to show a typical application example as well as to describe the expected performances.

The schematic below depicts a typical application where an isolated voltage (single) together with a not isolated voltage is required.



Figure 49. Typical schematic with load applied to both the isolated and not isolated outputs

This application generates 5 V at the primary output (not isolated) with a switching frequency of 500 kHz. The secondary voltage (isolated) is generated by a transformer with a 1:5.8 turn ratio. The voltage between  $V_{OUT\_sec^+}$  and  $V_{OUT\_sec^-}$  changes with the current drawn from the load. A post-regulation is necessary to keep this voltage stable.

Maximum deliverable current in an iso-buck topology must take into account equations (5) and (6). According to how much current is drawn from the isolated and not isolated outputs, I<sub>PEAKHS</sub> or I<sub>PEAKLS</sub> is the most stringent parameter.

Considering the schematic above and the components included, the graph below gives an idea about how much current, under these application conditions, can be drawn at the same time from the not isolated and isolated outputs, with different input voltages.



#### Figure 50. Maximum deliverable currents to the isolated and not isolated outputs

## 9 Application board

The reference evaluation board schematic is shown in the figure below.





#### Figure 52. STEVAL-L6986IV1 evaluation board schematic



#### Figure 53. STEVAL-A6986IV2 evaluation board schematic



The additional input filter (C20, L4, C18, L3, C19) limits the conducted emission on the power supply. In case the filter is not necessary or should be by-passed for any test, a 0  $\Omega$  resistor can be placed at R16.

The evaluation board of the iso-buck is available with three different assemblies, mainly differentiated by the isolation of the transformer (3.3 kV / 1.5 kV) and the isolated output options (single or dual voltage), as summarized in the following table.

| Table 10 | Type of | the evaluation | boards |
|----------|---------|----------------|--------|
|----------|---------|----------------|--------|

| Assembly | Board name      | Single/dual isolated<br>output(s) | Available isolated voltages                          |
|----------|-----------------|-----------------------------------|------------------------------------------------------|
| #1       | STEVAL-A6986IV1 | Dual                              | V <sub>ISO+</sub> = 18 V, V <sub>ISO-</sub> = -4.5 V |
| #2       | STEVAL-L6986IV1 | Dual                              | $V_{\rm ISO^+}$ = 18 V, $V_{\rm ISO^-}$ = -4.5 V     |
| #3       | STEVAL-A6986IV2 | Single                            | V <sub>ISO+</sub> = 5 V                              |

### Table 11. BOM of the evaluation boards

| Re  | ference | Part number          | Description        | Manufacturer |
|-----|---------|----------------------|--------------------|--------------|
| 114 | #1, #3  | A6986I               |                    | OTM          |
| U1  | #2      | L6986I               |                    | STM          |
|     | C1      |                      | 470 nF, 10 V, 0603 |              |
|     | C2      |                      | 68 nF, 10 V, 0603  |              |
|     | C4      |                      | 4.7 pF, 10 V, 0603 |              |
|     | C5      |                      | 680 pF, 10 V, 0603 |              |
| C   | 8, C11  | CGA5L1X7R1H106K160AC | 10 µF, 50 V, 1206  | TDK          |
|     | C9      | CEU4J2X7R1H104K125AE | 100 nF, 50 V, 0805 | TDK          |
| 040 | #1, #2  | CGA4J3X7R1H105K125AB | 1 µF, 50 V, 0805   | TDK          |
| C12 | #3      |                      | N/A                |              |
|     | C13     | CGA4J3X7R1H105K125AB | 1 μF, 50 V, 0805   | TDK          |
| 045 | #1, #2  |                      | 82 pF, 10 V, 0603  |              |
| C15 | #3      |                      | 68 pF, 10 V, 0603  |              |
|     | C16     | not mounted          |                    |              |
|     | C17     | CNA6P1X7R1H106K250AE | 10 µF, 50 V, 1210  | TDK          |
|     | C18     | CGA5L3X5R1H475K      | 4.7 μF, 50 V, 1206 | TDK          |
|     | C19     | CGA5L3X5R1H475K      | 4.7 μF, 50 V, 1206 | TDK          |
|     | C20     | CGA5L3X5R1H475K      | 4.7 μF, 50 V, 1206 | TDK          |
|     | R1      |                      | 6.8 kΩ, 1%         |              |
|     | R2      |                      | 1.3 kΩ, 1%         |              |
|     | R3      |                      | 56 kΩ, 1%          |              |
| DO  | #1, #2  |                      | 620 Ω, 1%          |              |
| R8  | #3      |                      | 180 Ω, 1%          | -            |
| R11 | #1, #2  |                      | 430 Ω, 1%          |              |
| RII | #3      |                      | 100 Ω, 1%          |              |
|     | #1      |                      | 36 kΩ, 1%          |              |
| R12 | #2      |                      | 22 kΩ, 1%          | -            |
|     | #3      |                      | 10.7 kΩ, 1%        | 1            |
|     | #1      |                      | 5.6 kΩ, 1%         |              |
| R13 | #2      |                      | 4.3 kΩ, 1%         |              |
|     | #3      |                      | 11 kΩ, 1%          |              |
|     | R16     |                      | Not mounted        |              |

| R  | eference | Part number      | Description                                | Manufacturer         |
|----|----------|------------------|--------------------------------------------|----------------------|
|    | R17      |                  |                                            |                      |
|    | R18      |                  |                                            |                      |
|    | L3       | XAL4030-472MEC   | 4.7 μH                                     | Coilcraft            |
|    | L4       | MPZ2012S221A     | Ferrite bead                               | TDK                  |
|    | D1       | STPS1150AY       | Schottky diode, 150 V, 1 A                 | STM                  |
| D3 | #1, #2   | BZT52B4V3-HE3-08 | Zener diode 4.3 V                          | Vishay Semiconductor |
| 03 | #3       | -                | N/A                                        |                      |
|    | Q1       | 2STR1215         | NPN power transistor                       | STM                  |
|    | #1       | ZA9668-AE        | Transformer, N = 5.8,<br>3.3 kV isolation  | Coilcraft            |
| U2 | #2       | 2106.0007        | Transformer, N = 5.6,<br>1.5 kV isolation  | Magnetica            |
|    | #3       | ZB1175-AE        | Transformer, N = 1.53, 3.3<br>kV isolation | Coilcraft            |
|    | U3       | TL431AIL3T       | Adjustable voltage reference               | STM                  |

### 9.1 Fine tuning of the evaluation boards

The evaluation boards can be customized to better match the user demands.

١

1. If a different dual isolated voltage is necessary (e.g. 15 V / - 6 V), the replacement of two components is enough to adapt the board: the Zener diode D3 (with a diode providing the most suitable Zener voltage) and the resistor divider (one of the two resistors) R12 - R13, in accordance with the equation:

$$V_{\rm ISO+} = 2.49V \cdot \frac{R_{12} + R_{13}}{R_{13}} \tag{47}$$

Obviously, the total voltage  $V_{ISO+} + |V_{ISO-}|$  must be compatible with the available voltage at the secondary winding of the transformer.

2. STEVAL-A6986IV1 and STEVAL-L6986IV1 can be also turned into a single isolated voltage board by soldering a 0  $\Omega$  resistor in place of the capacitor C12.

Any of the above-mentioned fine tunings could require an adjustment of the resistor R11.



Figure 54. STEVAL-A6986IV1 (top layer)

Figure 55. STEVAL-A6986IV1 (bottom layer)





Figure 56. STEVAL-L6986IV1 (top layer)

Figure 57. STEVAL-L6986IV1 (bottom layer)





Figure 58. STEVAL-A6986IV2 (top layer)

Figure 59. STEVAL-A6986IV2 (bottom layer)





### 9.2 Load regulation of the evaluation boards

57









Figure 62. STEVAL-L6986IV1,  $V_{IN}$  = 12 V,  $f_{SW}$  = 500 kHz









57

# **10** Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### **10.1** HTSSOP16 package information

#### Figure 65. HTSSOP16 package outline



| Symbol |      | mm   |      |
|--------|------|------|------|
| Symbol | Min. | Тур. | Max. |
| A      |      |      | 1.20 |
| A1     |      |      | 0.15 |
| A2     | 0.80 | 1.00 | 1.05 |
| b      | 0.19 |      | 0.30 |
| С      | 0.09 |      | 0.20 |
| D      | 4.90 | 5.00 | 5.10 |
| D1     | 2.8  | 3    | 3.2  |
| E      | 6.20 | 6.40 | 6.60 |
| E1     | 4.30 | 4.40 | 4.50 |
| E2     | 2.8  | 3    | 3.2  |
| е      |      | 0.65 |      |
| L      | 0.45 | 0.60 | 0.75 |
| L1     |      | 1.00 |      |
| К      | 0.00 |      | 8.00 |
| ааа    |      |      | 0.10 |

### Table 12. HTSSOP16 mechanical data

# **11** Ordering information

| Table | 13. | Ordering | information |
|-------|-----|----------|-------------|
|-------|-----|----------|-------------|

| Part number | Package  | Packing       |
|-------------|----------|---------------|
| A6986I      | HTSSOP16 | Tube          |
| A6986ITR    | F1330P10 | Tape and reel |

# **Revision history**

### Table 14. Document revision history

| Date        | Version | Changes                             |
|-------------|---------|-------------------------------------|
| 26-Mar-2021 | 1       | First release.                      |
| 26-May-2021 | 2       | Updated Features on the cover page. |

# Contents

| 1 | Appl  | ication s           | schematic                             | 2 |
|---|-------|---------------------|---------------------------------------|---|
| 2 | Pin c | onnecti             | on                                    | 3 |
|   | 2.1   | Maximu              | ım ratings                            | 4 |
| 3 | Elect | rical ch            | aracteristics                         | 5 |
| 4 | Para  | meters              | over the temperature range            | B |
| 5 | Func  | tional d            | escription                            | 9 |
|   | 5.1   | Primary             | side                                  | 9 |
|   |       | 5.1.1               | Power supply and voltage reference    | 0 |
|   |       | 5.1.2               | Switchover feature                    | 1 |
|   |       | 5.1.3               | Voltage monitor                       | 1 |
|   |       | 5.1.4               | Error amplifier                       | 1 |
|   | 5.2   | Transfo             | rmer                                  | 1 |
|   | 5.3   | Second              | ary side                              | 1 |
|   | 5.4   | lso-buc             | k operation principle                 | 2 |
|   | 5.5   | Soft-sta            | rt and inhibit                        | 3 |
|   | 5.6   | Minimu              | m on-time                             | 5 |
|   | 5.7   | Output              | voltage line regulation               | 7 |
|   | 5.8   | Output              | voltage load regulation1              | 9 |
|   | 5.9   | Overcu              | rrent protection                      | 0 |
|   | 5.10  | Overvol             | Itage protection                      | 2 |
|   | 5.11  | Therma              | Il shutdown                           | 3 |
| 6 | Clos  | ing the l           | oop24                                 | 4 |
|   | 6.1   | G <sub>CO</sub> (s) | control to output transfer function24 | 4 |
|   | 6.2   | Error ar            | nplifier compensation network         | 5 |
|   | 6.3   | Voltage             | divider                               | 6 |
|   | 6.4   | Total loo           | op gain                               | 6 |
|   | 6.5   | Compe               | nsation network design                | 7 |
| 7 | Appl  | ication i           | notes                                 | 9 |
|   | 7.1   | Output              | voltage adjustment                    | 9 |

# 57

|     | 7.2     | Switchir  | ng frequency                            | . 30 |
|-----|---------|-----------|-----------------------------------------|------|
|     | 7.3     | Voltage   | supervisor                              | . 31 |
|     | 7.4     | Synchro   | onization                               | . 32 |
|     |         | 7.4.1     | Embedded master - slave synchronization | . 32 |
|     |         | 7.4.2     | External synchronization signal         | . 33 |
|     | 7.5     | Design    | of the external components              | . 36 |
|     |         | 7.5.1     | Input capacitor selection               | . 36 |
|     |         | 7.5.2     | Transformer selection                   | . 38 |
|     |         | 7.5.3     | Schottky diode                          | . 42 |
|     |         | 7.5.4     | Output capacitors selection             | . 42 |
| 8   | Appli   | cation e  | example                                 | .43  |
| 9   | Appli   | cation I  | ooard                                   | .45  |
|     | 9.1     | Fine tur  | ning of the evaluation boards           | .47  |
|     | 9.2     | Load re   | gulation of the evaluation boards       | . 51 |
| 10  | Packa   | age info  | prmation                                | .53  |
|     | 10.1    | HTSSO     | P16 package information                 | . 53 |
| 11  | Orde    | ring info | ormation                                | .55  |
| Rev | ision h | istory .  |                                         | .56  |

# List of tables

| Table 1.  | Pin description.                                                                                       | 3  |
|-----------|--------------------------------------------------------------------------------------------------------|----|
| Table 2.  | Absolute maximum ratings                                                                               | 4  |
| Table 3.  | Thermal data                                                                                           | 4  |
| Table 4.  | ESD protection                                                                                         | 4  |
| Table 5.  | Electrical characteristics ( $T_J$ = -40 to 135°C, $V_{IN}$ = 12 V unless otherwise specified).        | 5  |
| Table 6.  | $f_{SW}$ selection (T <sub>J</sub> = -40 to 135°C, V <sub>IN</sub> = 12 V unless otherwise specified). | 7  |
| Table 7.  | RST threshold selection ( $T_J$ = -40 to 135°C, $V_{IN}$ = 12 V unless otherwise specified)            | 7  |
| Table 8.  | Uncompensated error amplifier characteristics.                                                         | 11 |
| Table 9.  | Example of oscillator frequency selection                                                              | 34 |
| Table 10. | Type of the evaluation boards                                                                          | 46 |
| Table 11. | BOM of the evaluation boards                                                                           | 46 |
| Table 12. | HTSSOP16 mechanical data                                                                               | 54 |
| Table 13. | Ordering information.                                                                                  | 55 |
| Table 14. | Document revision history                                                                              | 56 |

# List of figures

| Figure 1.                                                                                                                                                                                                                                                                                          | Application schematic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure 2.                                                                                                                                                                                                                                                                                          | Pin connection (top view).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3                                                                                                                                                                                    |
| Figure 3.                                                                                                                                                                                                                                                                                          | Circuit R <sub>VCC</sub> , R <sub>GND</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7                                                                                                                                                                                    |
| Figure 4.                                                                                                                                                                                                                                                                                          | Iso-buck general schematic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 9                                                                                                                                                                                    |
| Figure 5.                                                                                                                                                                                                                                                                                          | Internal block diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | . 10                                                                                                                                                                                 |
| Figure 6.                                                                                                                                                                                                                                                                                          | Internal circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 11                                                                                                                                                                                 |
| Figure 7.                                                                                                                                                                                                                                                                                          | Iso-buck basic operating principle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | . 12                                                                                                                                                                                 |
| Figure 8.                                                                                                                                                                                                                                                                                          | Iso-buck primary and secondary current waveforms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | . 13                                                                                                                                                                                 |
| Figure 9.                                                                                                                                                                                                                                                                                          | Soft-start phase                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | . 14                                                                                                                                                                                 |
| Figure 10.                                                                                                                                                                                                                                                                                         | Enable the device with external voltage step.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 15                                                                                                                                                                                 |
| Figure 11.                                                                                                                                                                                                                                                                                         | Tracked soft-start at secondary side                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | . 15                                                                                                                                                                                 |
| Figure 12.                                                                                                                                                                                                                                                                                         | Simulation with insufficient masking time (< 100 ns)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | . 16                                                                                                                                                                                 |
| Figure 13.                                                                                                                                                                                                                                                                                         | Simulation with appropriate masking time (330 ns)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 16                                                                                                                                                                                 |
| Figure 14.                                                                                                                                                                                                                                                                                         | Remaining oscillations filtered by the masking time and RC snubber circuit $V_{IN}$ = 12 V, N = 1.58, $I_{OUTiso}$ = 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | mA                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                      |
| Figure 15.                                                                                                                                                                                                                                                                                         | Schematic used for line and load regulation tests                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 17                                                                                                                                                                                 |
| Figure 16.                                                                                                                                                                                                                                                                                         | Primary line regulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                      |
| Figure 17.                                                                                                                                                                                                                                                                                         | Secondary output line regulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                      |
| Figure 18.                                                                                                                                                                                                                                                                                         | Secondary winding current at different input voltages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | . 18                                                                                                                                                                                 |
| Figure 19.                                                                                                                                                                                                                                                                                         | Load regulation of the non isolated output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                      |
| Figure 20.                                                                                                                                                                                                                                                                                         | Effect of the transformer leakage inductance on the isolated output load regulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | . 19                                                                                                                                                                                 |
| Figure 21.                                                                                                                                                                                                                                                                                         | Input voltage effect on the load regulation of the isolated voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | . 20                                                                                                                                                                                 |
| Figure 22.                                                                                                                                                                                                                                                                                         | Valley current sense operation in short-circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | . 21                                                                                                                                                                                 |
| Figure 23.                                                                                                                                                                                                                                                                                         | Peak current sense operation in overcurrent condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                      |
| Figure 24.                                                                                                                                                                                                                                                                                         | Peak currents depending on the secondary output current ( $V_{IN}$ = 12 V, $V_{OUT\_pri}$ = 5.3, N = 6, $f_{SW}$ = 500 kHz, r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                    | primary output current)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | . 22                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                      |
| Figure 25.                                                                                                                                                                                                                                                                                         | Overvoltage operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | . 23                                                                                                                                                                                 |
| Figure 26.                                                                                                                                                                                                                                                                                         | Block diagram of the loop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 24                                                                                                                                                                                 |
| Figure 26.<br>Figure 27.                                                                                                                                                                                                                                                                           | Block diagram of the loop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 24<br>. 25                                                                                                                                                                         |
| Figure 26.<br>Figure 27.<br>Figure 28.                                                                                                                                                                                                                                                             | Block diagram of the loop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 24<br>. 25<br>. 26                                                                                                                                                                 |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.                                                                                                                                                                                                                                               | Block diagram of the loop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 24<br>25<br>26<br>27                                                                                                                                                                 |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.                                                                                                                                                                                                                                 | Block diagram of the loop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 24<br>. 25<br>. 26<br>. 27<br>. 28                                                                                                                                                 |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.                                                                                                                                                                                                                   | Block diagram of the loop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29                                                                                                                                         |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.                                                                                                                                                                                                     | Block diagram of the loop         Transconductance embedded error amplifier         Leading network example         Bode plote (magnitude)         Bode plot (phase)         A69861 application circuit         Isolated voltage variation due to the primary output current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 24<br>25<br>26<br>27<br>28<br>28<br>29<br>30                                                                                                                                         |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.                                                                                                                                                                                       | Block diagram of the loop         Transconductance embedded error amplifier         Leading network example         Bode plote (magnitude)         Bode plot (phase)         A6986I application circuit         Isolated voltage variation due to the primary output current         Secondary output maximum current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 24<br>25<br>26<br>27<br>28<br>28<br>29<br>30<br>30<br>30                                                                                                                             |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.                                                                                                                                                                         | Block diagram of the loop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <ul> <li>. 24</li> <li>. 25</li> <li>. 26</li> <li>. 27</li> <li>. 28</li> <li>. 29</li> <li>. 30</li> <li>. 30</li> <li>. 31</li> </ul>                                             |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.                                                                                                                                                           | Block diagram of the loop       Transconductance embedded error amplifier         Leading network example       Example         Bode plote (magnitude)       Example         Bode plot (phase)       Example         A69861 application circuit       Example         Isolated voltage variation due to the primary output current       Example         Voltage supervisor operation       Example         Voltage supervisor operation during OVP       Example                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <ul> <li>. 24</li> <li>. 25</li> <li>. 26</li> <li>. 27</li> <li>. 28</li> <li>. 29</li> <li>. 30</li> <li>. 30</li> <li>. 31</li> <li>. 31</li> </ul>                               |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 36.                                                                                                                                             | Block diagram of the loop         Transconductance embedded error amplifier         Leading network example         Bode plote (magnitude)         Bode plot (phase)         A69861 application circuit         Isolated voltage variation due to the primary output current         Secondary output maximum current         Voltage supervisor operation         Voltage supervisor operation during OVP         Input RMS current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 32                                                                                                 |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 36.<br>Figure 37.                                                                                                                               | Block diagram of the loop         Transconductance embedded error amplifier         Leading network example         Bode plote (magnitude)         Bode plot (phase)         A69861 application circuit         Isolated voltage variation due to the primary output current         Secondary output maximum current         Voltage supervisor operation         Voltage supervisor operation during OVP         Input RMS current         Two regulators not synchronized                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 32<br>. 33                                                                                         |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.                                                                                                                 | Block diagram of the loop         Transconductance embedded error amplifier         Leading network example         Bode plote (magnitude)         Bode plot (phase)         A6986I application circuit         Isolated voltage variation due to the primary output current         Secondary output maximum current         Voltage supervisor operation         Voltage supervisor operation during OVP         Input RMS current.         Two regulators not synchronized.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 30<br>. 31<br>. 31<br>. 32<br>. 33<br>. 33                                                                         |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.<br>Figure 39.                                                                                                   | Block diagram of the loop         Transconductance embedded error amplifier         Leading network example         Bode plote (magnitude)         Bode plot (phase)         A69861 application circuit         Isolated voltage variation due to the primary output current         Secondary output maximum current         Voltage supervisor operation         Voltage supervisor operation during OVP         Input RMS current.         Two regulators not synchronized.         Two regulators not synchronized.         A69861 synchronization driving capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 30<br>. 31<br>. 31<br>. 32<br>. 33<br>. 33<br>. 34                                                                 |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.<br>Figure 39.<br>Figure 40.                                                                                     | Block diagram of the loop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 31<br>. 32<br>. 33<br>. 33<br>. 34<br>. 35                                                         |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.<br>Figure 39.<br>Figure 40.<br>Figure 41.                                                                       | Block diagram of the loop         Transconductance embedded error amplifier         Leading network example         Bode plote (magnitude)         Bode plote (magnitude)         Bode plot (phase)         A6986I application circuit         Isolated voltage variation due to the primary output current         Secondary output maximum current         Voltage supervisor operation         Voltage supervisor operation during OVP         Input RMS current.         Two regulators not synchronized.         Two regulators not synchronized.         A6986I synchronization driving capability         Slave-to-master mode transition         Master driving capability to synchronize the A6986I.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 31<br>. 32<br>. 33<br>. 33<br>. 34<br>. 35<br>. 35                                                 |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.<br>Figure 39.<br>Figure 40.<br>Figure 41.<br>Figure 42.                                           | Block diagram of the loop       Transconductance embedded error amplifier         Leading network example       Bode plote (magnitude)         Bode plote (magnitude)       Bode plot (phase)         A69861 application circuit       Isolated voltage variation due to the primary output current         Secondary output maximum current       Voltage supervisor operation         Voltage supervisor operation       Voltage supervisor operation during OVP         Input RMS current.       Two regulators not synchronized.         Two regulators not synchronized.       A69861 synchronization driving capability         Slave-to-master mode transition       Master driving capability to synchronize the A69861.         Input capacitor AC current       Input capacitor AC current                                                                                                                                                                                                                                                                                                                                                                                                                                    | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 31<br>. 32<br>. 33<br>. 33<br>. 34<br>. 35<br>. 36                                                 |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.<br>Figure 39.<br>Figure 40.<br>Figure 41.<br>Figure 42.<br>Figure 43.                             | Block diagram of the loop         Transconductance embedded error amplifier         Leading network example         Bode plote (magnitude)         Bode plot (phase)         A69861 application circuit         Isolated voltage variation due to the primary output current         Secondary output maximum current         Voltage supervisor operation         Voltage supervisor operation during OVP         Input RMS current.         Two regulators not synchronized.         A69861 synchronization driving capability         Slave-to-master mode transition         Master driving capability to synchronize the A69861.         Input capacitor AC current         Primary (blue) winding current, secondary (pink) winding current and magnetizing current (black)                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 32<br>. 33<br>. 33<br>. 34<br>. 35<br>. 35<br>. 36<br>. 39                                         |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.<br>Figure 39.<br>Figure 40.<br>Figure 41.<br>Figure 42.<br>Figure 43.<br>Figure 44.               | Block diagram of the loop         Transconductance embedded error amplifier         Leading network example         Bode plote (magnitude)         Bode plot (phase)         A69861 application circuit         Isolated voltage variation due to the primary output current         Secondary output maximum current         Voltage supervisor operation         Voltage supervisor operation         Voltage supervisor operation during OVP         Input RMS current.         Two regulators not synchronized.         A69861 synchronization driving capability         Slave-to-master mode transition         Master driving capability to synchronize the A69861.         Input capacitor AC current         Primary (blue) winding current, secondary (pink) winding current and magnetizing current (black).         Secondary winding positive peak current dependency on duty cycle (lout_sec = 100 mA).                                                                                                                                                                                                                                                                                                                   | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 31<br>. 32<br>. 33<br>. 33<br>. 34<br>. 35<br>. 36<br>. 39<br>. 40                                 |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.<br>Figure 39.<br>Figure 40.<br>Figure 41.<br>Figure 42.<br>Figure 43.                             | Block diagram of the loop       Transconductance embedded error amplifier         Leading network example       Bode plote (magnitude)         Bode plote (magnitude)       Bode plot (phase)         A69861 application circuit       Isolated voltage variation due to the primary output current         Secondary output maximum current       Voltage supervisor operation         Voltage supervisor operation       Voltage supervisor operation         Voltage supervisor operation       VP         Input RMS current.       Two regulators not synchronized.         Two regulators not synchronized.       A69861 synchronization driving capability         Slave-to-master mode transition       Master driving capability to synchronize the A69861.         Input capacitor AC current       Primary (blue) winding current, secondary (pink) winding current and magnetizing current (black).         Secondary winding positive peak current dependency on duty cycle (I <sub>OUT_pri</sub> = 5 V, I <sub>OUT_pri</sub> = 0, I <sub>OUT_sec</sub> = 100 mA).         Primary negative peak current dependency on duty cycle (V <sub>OUT_pri</sub> = 5 V, I <sub>OUT_pri</sub> = 0, I <sub>OUT_sec</sub> = 100 mA, N = | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 31<br>. 33<br>. 33<br>. 33<br>. 33<br>. 33                                                         |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.<br>Figure 39.<br>Figure 40.<br>Figure 41.<br>Figure 42.<br>Figure 43.<br>Figure 44.               | Block diagram of the loop<br>Transconductance embedded error amplifier<br>Leading network example<br>Bode plote (magnitude) .<br>Bode plot (phase) .<br>A6986I application circuit .<br>Isolated voltage variation due to the primary output current .<br>Secondary output maximum current .<br>Voltage supervisor operation during OVP .<br>Input RMS current .<br>Two regulators not synchronized .<br>Two regulators not synchronized .<br>A6986I synchronization driving capability .<br>Slave-to-master mode transition .<br>Master driving capability to synchronize the A6986I .<br>Input capacitor AC current .<br>Primary (blue) winding current, secondary (pink) winding current and magnetizing current (black) .<br>Secondary winding positive peak current dependency on duty cycle (I <sub>OUT_sec</sub> = 100 mA).<br>Primary negative peak current dependency on duty cycle (V <sub>OUT_pri</sub> = 5 V, I <sub>OUT_pri</sub> = 0, I <sub>OUT_sec</sub> = 100 mA, N = f <sub>SW</sub> = 500 kHz, L = 19 μH) .                                                                                                                                                                                                          | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 31<br>. 32<br>. 33<br>. 33<br>. 34<br>. 35<br>. 35<br>. 36<br>. 39<br>. 40                         |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.<br>Figure 39.<br>Figure 40.<br>Figure 41.<br>Figure 42.<br>Figure 43.<br>Figure 44.               | Block diagram of the loop .<br>Transconductance embedded error amplifier .<br>Leading network example .<br>Bode plote (magnitude) .<br>Bode plot (phase) .<br>A6986I application circuit .<br>Isolated voltage variation due to the primary output current .<br>Secondary output maximum current .<br>Voltage supervisor operation .<br>Voltage supervisor operation during OVP .<br>Input RMS current .<br>Two regulators not synchronized .<br>Two regulators not synchronized .<br>Slave-to-master mode transition .<br>Master driving capability o synchronize the A6986I .<br>Input capacitor AC current .<br>Primary (blue) winding current, secondary (pink) winding current and magnetizing current (black) .<br>Secondary winding positive peak current dependency on duty cycle (I <sub>OUT_pri</sub> = 5 V, I <sub>OUT_pri</sub> = 0, I <sub>OUT_sec</sub> = 100 mA, N =<br>f <sub>SW</sub> = 500 kHz, L = 19 μH) .<br>Secondary winding current according to different leakage inductances (simulation) .                                                                                                                                                                                                                   | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 32<br>. 33<br>. 33<br>. 34<br>. 35<br>. 35<br>. 35<br>. 35<br>. 36<br>. 39<br>. 40<br>. 41         |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.<br>Figure 39.<br>Figure 40.<br>Figure 41.<br>Figure 42.<br>Figure 43.<br>Figure 44.<br>Figure 45. | Block diagram of the loop<br>Transconductance embedded error amplifier<br>Leading network example<br>Bode plote (magnitude) .<br>Bode plot (mase) .<br>A69861 application circuit .<br>Isolated voltage variation due to the primary output current<br>Secondary output maximum current<br>Voltage supervisor operation<br>Voltage supervisor operation during OVP .<br>Input RMS current.<br>Two regulators not synchronized.<br>A6986I synchronization driving capability .<br>Slave-to-master mode transition .<br>Master driving capability to synchronize the A6986I .<br>Input capacitor AC current .<br>Primary (blue) winding current, secondary (pink) winding current and magnetizing current (black) .<br>Secondary winding positive peak current dependency on duty cycle (I <sub>OUT_sec</sub> = 100 mA).<br>Primary negative peak current dependency on duty cycle (I <sub>OUT_pri</sub> = 5, I <sub>OUT_pri</sub> = 0, I <sub>OUT_sec</sub> = 100 mA, N = f <sub>SW</sub> = 500 kHz, L = 19 µH) .<br>Secondary winding current according to different leakage inductances (simulation) .<br>Snubber circuit .                                                                                                            | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 31<br>. 32<br>. 33<br>. 33<br>. 34<br>. 35<br>. 36<br>. 39<br>. 40<br>. 41<br>. 41                 |
| Figure 26.<br>Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.<br>Figure 32.<br>Figure 33.<br>Figure 34.<br>Figure 35.<br>Figure 35.<br>Figure 36.<br>Figure 37.<br>Figure 38.<br>Figure 39.<br>Figure 40.<br>Figure 41.<br>Figure 42.<br>Figure 43.<br>Figure 44.<br>Figure 45. | Block diagram of the loop .<br>Transconductance embedded error amplifier .<br>Leading network example .<br>Bode plote (magnitude) .<br>Bode plot (phase) .<br>A6986I application circuit .<br>Isolated voltage variation due to the primary output current .<br>Secondary output maximum current .<br>Voltage supervisor operation .<br>Voltage supervisor operation during OVP .<br>Input RMS current .<br>Two regulators not synchronized .<br>Two regulators not synchronized .<br>Slave-to-master mode transition .<br>Master driving capability o synchronize the A6986I .<br>Input capacitor AC current .<br>Primary (blue) winding current, secondary (pink) winding current and magnetizing current (black) .<br>Secondary winding positive peak current dependency on duty cycle (I <sub>OUT_pri</sub> = 5 V, I <sub>OUT_pri</sub> = 0, I <sub>OUT_sec</sub> = 100 mA, N =<br>f <sub>SW</sub> = 500 kHz, L = 19 μH) .<br>Secondary winding current according to different leakage inductances (simulation) .                                                                                                                                                                                                                   | . 24<br>. 25<br>. 26<br>. 27<br>. 28<br>. 29<br>. 30<br>. 30<br>. 31<br>. 31<br>. 31<br>. 32<br>. 33<br>. 33<br>. 33<br>. 33<br>. 35<br>. 36<br>. 39<br>. 40<br>. 41<br>. 41<br>. 42 |

| Figure 50. | Maximum deliverable currents to the isolated and not isolated outputs | 44 |
|------------|-----------------------------------------------------------------------|----|
| Figure 51. | STEVAL-A6986IV1 evaluation board schematic                            |    |
| Figure 52. | STEVAL-L6986IV1 evaluation board schematic                            | 45 |
| Figure 53. | STEVAL-A6986IV2 evaluation board schematic                            | 45 |
| Figure 54. | STEVAL-A6986IV1 (top layer)                                           | 48 |
| Figure 55. | STEVAL-A6986IV1 (bottom layer)                                        | 48 |
| Figure 56. | STEVAL-L6986IV1 (top layer)                                           | 49 |
| Figure 57. | STEVAL-L6986IV1 (bottom layer)                                        | 49 |
| Figure 58. | STEVAL-A6986IV2 (top layer)                                           | 50 |
| Figure 59. | STEVAL-A6986IV2 (bottom layer)                                        | 50 |
| Figure 60. | STEVAL-A6986IV1, V <sub>IN</sub> = 12 V, f <sub>SW</sub> = 500 kHz    | 51 |
| Figure 61. | STEVAL-A6986IV1, V <sub>IN</sub> = 12 V, f <sub>SW</sub> = 500 kHz    | 51 |
| Figure 62. | STEVAL-L6986IV1, V <sub>IN</sub> = 12 V, f <sub>SW</sub> = 500 kHz    | 52 |
| Figure 63. | STEVAL-L6986IV1, V <sub>IN</sub> = 12 V, f <sub>SW</sub> = 500 kHz    | 52 |
| Figure 64. | STEVAL-A6986IV2, V <sub>IN</sub> = 12 V, f <sub>SW</sub> = 500 kHz    | 52 |
| Figure 65. | HTSSOP16 package outline.                                             | 53 |

#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics - All rights reserved