# ON Semiconductor® **Bi-CMOS IC** # Three-Phase sensorless FAN Motor Pre-Driver http://onsemi.com #### Overview LV8850GA is a pre-driver IC which is three-phase, sensorless and drives with PWM. LV8850GA drives without a hole sensor, which is suitable for driving high-current motor which requires high reliability and long life. #### **Function** - VCC+7V charge pump booster circuit for output drive - Integrated Synchronous Rectifier circuit (Selected by SYNSEL pin) - PWM or DC input signal is selectable (Selected by CTLSW pin) - Adjustable PWM frequency (By the external capacitor at DC input mode) - Integrated Current Limit circuit (highly accurate detection by using sensing (RFGND) pin for monitoring) - Integrated Forward / Reverse rotation switch circuit (Selected by F/R pin) - Integrated Lock Protection circuit with auto-recovery - Output Lock Protection signal (RD pin) / Output 1-hole FG signal (FG pin) #### **Specifications** Absolute Maximum Ratings at Ta = 25°C | Parameter | Symbol | Conditions | Ratings | Unit | |------------------------------|-----------------------|---------------------------------|-------------|------| | Maximum Supply voltage | V <sub>CC</sub> max | V <sub>CC</sub> pin | 18 | ٧ | | Maximum VG voltage | V <sub>G</sub> max | V <sub>G</sub> pin | 23 | ٧ | | Maximum RD/FG pin voltage | V <sub>FG</sub> max | RD, FG pin | 18 | V | | Maximum RD/FG pin current | I <sub>FG</sub> max | RD, FG pin | 5 | mA | | Maximum Output pin voltage1 | V <sub>O</sub> max1 | UH, VH, WH pin | 23 | V | | Maximum Output pin voltage2 | V <sub>O</sub> max2 | UL, VL, WL pin | 6 | V | | Maximum Output pin current | I <sub>O</sub> max | UH, VH, WH, UL, VL, WL pin | 30 | mA | | Maximum Input pin voltage | V <sub>L</sub> max | SOSC, LIM, VCTL, PWMOSC, CSDOSC | 6 | V | | Maximum VREG pin current | I <sub>VREG</sub> max | VREG pin | 5 | mA | | Allowable power dissipation2 | Pd max | Mounted on a board. *1 | 1.2 | W | | Operating temperature | Topr | | - 40 to 95 | deg. | | Storage temperature | Tstg | | – 55 to 150 | deg. | | Junction temperature | Tj max | | 150 | deg. | <sup>\*1:</sup> Specified board: 76.1mm x 114.3mm x 1.6mm, glass epoxy board Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. #### ORDERING INFORMATION See detailed ordering and shipping information on page 13 of this data sheet. #### Recommended Operating Conditions at Ta = 25°C | Parameter | Course la sal | Conditions | Ratings | | | 1.1 | |------------------------------|-------------------|-------------------------------------------------------------------|---------|-----|------|------| | Parameter | Symbol | Conditions | min | typ | max | Unit | | Operating voltage | V <sub>CC</sub> | V <sub>CC</sub> pin | | 12 | | > | | Operating supply voltage | V <sub>CCOP</sub> | V <sub>CC</sub> pin <sup>*2</sup> | 4 | | 16 | V | | VG pin voltage range | V <sub>G</sub> | VG pin (VCC+7V) *3 | | | 21 | V | | Pin voltage range | VL | SOSC, LIM, VCTL, PWMOSC, CSDOSC<br>SOFTST, CTLSW, SYNSEL, F/R pin | 0 | | VREG | ٧ | | Output current range | lo | UL, VL, WL, UH, VH, WH pin | 0 | | 25 | mA | | Input PWM frequency range *4 | f(PWM) | | 20 | | 60 | kHz | <sup>\*2:</sup> When the voltage of VCC is reduced, the speed might not be controllable properly depending on settings. #### **Electrical Characteristics** at Ta = 25°C, $V_{CC} = 12V$ | Parameter | Symbol | Conditions | Ratings | | | Unit | |-----------------------------------|-----------------------|------------------------------------|------------|-------|------|-------| | | | Conditions | Min | typ | max | Offic | | Supply current | Icc | DC input mode, PWM=100% | 7 | 10 | 13 | mA | | Internal oscillation circuit | | | | | | | | Oscillation frequency | f(MOSC) | | 8 | 10 | 12 | MHz | | Constant voltage output (VRI | EG pin) <sup>*5</sup> | | | | | | | Output voltage1 | V <sub>VREG</sub> | | 3.6 | 4.0 | 4.2 | V | | Load fluctuation | $\Delta V_{REG}$ | Io = -5 to 0 mA | | | 100 | mV | | Charge pump output (VG pir | n) * <sup>6</sup> | | | • | | • | | Output voltage | V <sub>VG</sub> | | | Vcc+7 | | V | | Output block | | | | • | | • | | On-resister of Upper-Tr in H-side | RONHH | Io=-10mA | | 25 | 40 | Ω | | On-resister of Lower-Tr in H-side | RONHL | lo=10mA | | 40 | 60 | Ω | | On-resister of Upper-Tr in L-side | RONLH | lo=-10mA | | 40 | 60 | Ω | | On-resister of Lower-Tr in L-side | RONLL | lo=10mA | | 25 | 40 | Ω | | VCTL amplifier (VCTL pin) at | DC input mode (CT | LSW pin=High) | | | | | | Input bias current | IB (CTL) | | <b>– 1</b> | | 1 | uA | | Gain | G (CTL) | | | 0.57 | | V/V | | 0% duty input voltage | VIN1 (CTL) | | 3.0 | 3.2 | 3.4 | V | | Max duty input voltage | VIN2 (CTL) | | 1.35 | 1.55 | 1.75 | V | | During direct PWM input (VC | TL pin) at PWM inp | ut mode (CTLSW pin=Low) | | • | | • | | High level input voltage | VIH (PWM) | Out transistor ON | VREG – 1 | | VREG | V | | Low level input voltage | VIL (PWM) | Output transistor OFF | 0 | | 1 | V | | Input mode select pin (CTLS) | N pin) | | | • | | • | | High level input voltage | VIH(CTLSW) | DC input mode | VREG – 1 | | VREG | V | | Low level input voltage | VIL(CTLSW) | PWM input mode | 0 | | 1 | V | | Internal PWM oscillator (PWM | MOSC pin) | | | • | | | | High level output voltage | VOH (PWM) | | 2.7 | 3.0 | 3.3 | V | | Low level output voltage | VOL (PWM) | | 1.75 | 2.0 | 2.25 | V | | Charge/ discharge current | I (PWM) | 2.5V | ±30 | ±45 | ±60 | uA | | Forward / Reverse switch (F/ | R pin) *7 | • | <u> </u> | | | | | High level input voltage | VIH (FR) | Energization: UOUT -> VOUT -> WOUT | VREG – 1 | | VREG | V | | Low level input voltage | VIL (FR) | Energization: UOUT -> WOUT -> VOUT | 0 | | 1 | V | <sup>\*3:</sup> For VG pin, be applied either VCC+7V or 21V, whichever is lower. <sup>\*4:</sup> Make sure to adjust it according to External-FETs and types of Motor and maximum rotation speed. Continue from the former page | Sontinue Ironi the former page | 1 | T | 1 | | | | |----------------------------------|--------------------|-----------------------------------------------|----------|-------|-------|-------| | Parameter | Symbol | Conditions | Ratings | | | Unit | | Faiailletei | Symbol | Conditions | Min | typ | max | Offic | | Synchronous rectification swit | ch (SYNSEL pin) *1 | 1 | | | | | | High level input voltage | VIH (SYN) | Synchronous rectification control is disabled | VREG – 1 | | VREG | V | | Low level input voltage | VIL (SYN) | Synchronous rectification control is enabled | 0 | | 1 | V | | FG, RD output (FG pin, RD pin | ) *8 | | | | | | | Low level output voltage | VFG | FG, RD pin. Io = 2mA | | | 0.3 | V | | Maximum FG frequency *9 | f (FG) | *10 | | | 600 | Hz | | Current limiter circuit (RF pin) | | | | • | | | | Limiter voltage | VRF | RF = 0.2 ohm, limit current: 1.05A | 0.18 | 0.21 | 0.23 | V | | Lock protection (CSDOSC pin) | | | | | | | | High level output input | VOH (CSD) | | 1.7 | 1.9 | 2.1 | V | | Low level output input | VOL (CSD) | | 0.25 | 0.40 | 0.55 | V | | Charge current | IC (CSD) | | - 4.5 | - 3.5 | - 2.5 | uA | | Discharge current | ID (CSD) | | 0.25 | 0.35 | 0.45 | uA | | Ratio of charge and discharge | RI (CSD) | | 8 | 10 | 12 | uA/uA | | Internal Start-Up oscillator (SO | SC pin) | | | | | | | High level output input | VOH (SOSC) | | 0.9 | 1.1 | 1.3 | V | | Low level output input | VOL (SOSC) | | 0.45 | 0.60 | 0.75 | V | | Charge/ discharge current | I (SOSC) | | ±3.5 | ±5 | ±6.5 | uA | | SOFT start (SOFTS pin) | | | | • | | | | SOFT start cancel voltage | VIH(STS) | | 0.9 | 1.2 | 1.45 | V | | SOFTS charge current | I(STS) | | 0.35 | 0.50 | 0.65 | uA | | Overheat protection circuit (the | ermal shutdown) | | • | | | | | Operating temperature | TSDON | Design guarantee *10 | | 160 | | deg. | | Hysteresis temperature | ΔTSD | Design guarantee *10 | | 20 | | deg. | | | | | • | | | | <sup>\*5:</sup> For VREG pin, it can be used for only internal and setting of this IC, not for power supply. - \* When output duty is reduced rapidly. - $^{\star}$ PWM input frequency is low. And other. The above behavior depends on inserting a diode for protection against reverse connection, a bypass capacitor value between power supply and GND and FAN motor. Please confirm it enough. If the supply voltage shall increase, make sure that it does not exceed the maximum ratings with the following measures: <sup>\*6:</sup> For VG pin, be applied either VCC+7V or 21V, whichever is lower. And it can not be for power supply. <sup>\*7:</sup> Do not switch R/F pin during motor rotation. This may damage the IC and the motor. <sup>\*8:</sup> For FG, RD output pins, it is recommended to connect pull-up resistor between the pins and power supply of the controller. <sup>\*9:</sup> Be limited by External-FETs and types of Motor. <sup>\*10:</sup> Design guarantee: Signifies target value in design. These parameters are not tested in an independent IC. <sup>\*11:</sup> For heat reduction and higher efficiency, this IC uses synchronous rectification by setting the "SYSNSEL"-pin. However, it may increase supply voltage under usage conditions: <sup>\*</sup>Select an optimal capacitor between power supply and GND. <sup>\*</sup>Insert a zener diode between power supply and GND. # **Package Dimensions** unit : mm (typ) 3253B **Equivalent Circuit** | <u>Equivalent</u> | Circuit | | |-------------------|-------------------|-------------------------------------------| | Pin No. | Pin name | Equivalent Circuit | | 36<br>1<br>2 | COM<br>CIN<br>FIL | 36 - KΩ K | | 3 | FG | 3<br>** 250<br>** 1111 1111 | | 4 | RD | VREG \$\frac{4}{\times 250}\$ | | 5 | TGND | | | 6 | TGND2 | | | 7 | SOSC | VREG VOOS VOOS | | Continue from the | | | |----------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin name | Equivalent Circuit | | 16<br>17<br>18<br>19<br>20 | CP1<br>CPC1<br>CPC2<br>CP2<br>VG | 16 17 18 19 20 VREG VCC SGND | | 21<br>22<br>23 | CTLSW<br>SYNSEL<br>F/R | VREG 21 | | 24<br>25 | RFGND<br>RF | VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG<br>VREG | | 26 | PGND | | | 27<br>29<br>31 | WL<br>VL<br>UL | VREG 25Ω 25Ω 25Ω 31) | | 28<br>30<br>32 | WH<br>VH<br>UH | VG<br>288<br>25Ω<br>30<br>315Ω ₹51κΩ ₹ 32 | | 33<br>34<br>35 | WOUT<br>VOUT<br>UOUT | 33 6KQ 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | # **Pin Functions** | Pin No. | Pin name | Function | |---------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CIN | Filter pin for motor position detection comparator. | | * | | Make sure to connect a capacitor between FIL (PIN2) and CIN. | | 2 | FIL | Filter pin for motor position detection comparator. | | | | Make sure to connect a capacitor between CIN (PIN1) and FIL. | | 3 | FG | FG pulse output. Outputs pulse equivalent to 1 hole. Synchronizes with U-phase. | | 4 | RD | Motor lock detection output. Outputs high level voltage when the motor is locked. Auto-recovery lock protection | | | | circuit. | | 5 | TGND | Test pin. | | 6 | TGND2 | Connect to SGND. | | 7 | SOSC | Setting pin for motor startup frequency. Make sure to connect a capacitor between SOSC and GND. Adjusts startup frequency according to charge/discharge current and the capacitor. | | | | Voltage input for setting the lowest speed during DC control signal input mode. | | 8 | LIM | By dividing the regulator voltage with resistance and inputting the voltage (1 < LIM < | | O | Livi | 3V), you can set the lowest speed for the motor. | | | | Motor control voltage input. | | 9 | VCTL | VCTL functions as DC control signal input pin and PWM control input signal input pin. | | | , 512 | CTLSW (PIN21) switches between DC input and PWM input. | | | | Reference frequency setting for PWM switching. | | 1.0 | DWN 1000 | Make sure to connect a capacitor between PWMOSC and GND. You can set a carrier | | 10 | PWMOSC | frequency for PWM switching during DC control signal input mode by adjusting the | | | | capacitor. | | | CSDOSC | Setting pin for motor lock detection time. Make sure to connect a capacitor between | | 11 | | CSDOSC and GND. You can set time to start lock protection operation by adjusting the | | | | capacitor. | | 10 | COFFEE | Setting pin for soft start time. By connecting a capacitor between SOFTS and GND, you | | 12 | SOFTST | can start up the motor smoothly. | | 13 | SGND | GND for the IC. | | | | Regulator voltage output (4V). | | 14 | VREG | Make sure to connect a capacitor between VREG and GND. | | | | You cannot supply power outside the IC. | | 15 | VCC | Supply for the IC. Make sure to connect a capacitor between VCC and GND. | | 16 | CP1 | Charge pump: pulse output for the 1st stage booster. Make sure to connect a capacitor | | 10 | CF1 | between CP1 and CPC1 (17PIN). | | 17 | CPC1 | Charge pump: a pin for the 1st stage booster. Make sure to connect a capacitor between CPC1 and CP1 (PIN16). | | 18 | CPC2 | Charge pump: a pin for the 2nd stage booster. Make sure to connect a capacitor between CPC2 and CP2 (PIN19). | | 19 | CP2 | Charge pump: pulse output for the 2nd stage booster. Make sure to connect a capacitor between CP2 and CPC2 (PIN18). | | 20 | VG | Charge pump: output for booster voltage. Make sure to connect a capacitor between VG and GND. | | | <del> </del> | Switching pin for control input signal. CTLSW= "High": DC control signal input mode | | 21 | CTLSW | CTLSW="Low", PWM control signal input mode | | 21 | | Configuration should be performed according to control method. | | | | Switching pin for synchronous rectification operation. | | 22 | SYNSEL | SYNSEL="High": Stop | | == | | SYNSEL="Low": Enable | | | 1 | Switching pin for motor rotation direction. The order of energization to the motor is as | | | | follows: | | 23 | F/R | "High" input: U→V→W | | == | 1710 | "Low" input: $U \rightarrow W \rightarrow V$ By changing the order, rotation direction is switched. Do not | | | | switch operation while the motor is driving. | | | • | Continue to the next page | | Continue from t | the former page | | |-----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin name | Function | | 24 | RFGND | GND for RF sensing for drive current detection. By connecting RFGND to RF (PIN25), drive current is detected with high precision. | | 25 | RF | RF sensing for drive current detection. By connecting RF to RFGND, drive current is detected. | | 26 | PGND | GND for the IC. | | 27 | WL | Low-side pre-driver outputs. | | 29 | VL | Make sure to connect Nch-Tr gate for motor drive to each pin. They outputs drive signal | | 31 | UL | for the sink. | | 28 | WH | High-side pre-driver outputs. | | 30 | VH | Make sure to connect Nch-Tr gate for motor drive to each pin. They outputs drive signal | | 32 | UH | for the source. | | 33 | WOUT | Detection pin for motor back EMF voltage. Make sure to connect them to each phase of | | 34 | VOUT | U,V,W of the motor. | | 35 | UOUT | | | 36 | COM | Connection pin for motor midpoint. | #### **Block Diagram** # **Application Circuit Example** \* Each fixed number in the following FIG is the referential value. Make sure to adjust it according to External-FETs and types of Motor. | C1 | 1000pF | B-EMF detection filter | C14 | 470pF | RF filter | |-----|--------|------------------------|-----|----------|--------------------| | C2 | 470pF | PWM oscillator | C15 | 220pF | FET | | C3 | 1000pF | Start-Up oscillator | C16 | 220pF | FET | | C4 | 2.2uF | Lock-detection time | C17 | 220pF | FET | | C5 | 2.2uF | Soft Start time | C18 | 220pF | FET | | C6 | 0.15uF | Charge pump | C19 | 220pF | FET | | C7 | 0.15uF | Charge pump | C20 | 220pF | FET | | C12 | 0.47uF | Charge pump | C21 | 0.1uF | FET | | C8 | 0.47uF | VREG | C22 | 0.1uF | FET | | C9 | 10uF | VREG | C23 | 0.1uF | FET | | C10 | 0.1uF | VCC | C13 | 33uF | VM | | C11 | 47uF | VCC | | | | | R1 | 100 Ω | RD | R9 | 510 Ω | RF filter | | R2 | 100 Ω | FG | R10 | 330 Ω | FET, gate resistor | | R3 | 100k Ω | RD | R11 | 510 Ω | FET, gate resistor | | R4 | 100k Ω | FG | R12 | 330 Ω | FET, gate resistor | | R5 | 100 Ω | Input signal | R13 | 510 Ω | FET, gate resistor | | R7 | 100k Ω | LIM | R14 | 330 Ω | FET, gate resistor | | R8 | 100k Ω | LIM | R15 | 510 Ω | FET, gate resistor | | | _ | | R16 | 0.2 Ω | RF resistor | | D1 | DSE010 | | FET | NTMD5836 | Nch / Nch | | D2 | DSP10 | | | | | A value of these circuit fixed number is one example. Make sure to adjust it according to External-FETs and types of Motor. #### \*1A, \*1B, \*1C, \*1D, \*1E .<GND line> GND is classified as follows: SGND, PGND RFGND and MGND. SGND (\*1A): Small-signal (VREG4, TGND, TGND2, PWMOSC, SYNSEL, CTLSW, SGND, VCTL, LIM, SOFTS, F/R, CSDOSC, SOSC) MGND (\*1B): Middle-signal (PGND) PGND (\*1D): Power-signal (GND-side of RF-resistor, GND-side of bypass-capacitor for a Motor) RFGND (\*1C): Sensing-signal (RFGND) When design a PCB layout, SGND(\*1A), MGND(\*1B) and PGND(\*1D) should be connected at a single GND with a capacitor (power supply stabilizer capacitor(\*1E)) between VCC and GND. Power supply and GND should be connected as wide and short as possible. RFGND should be connected near the resistance which should be lined separately from the other GND line. #### \*2.<Power supply stabilizer capacitor for power stabilization> Power supply stabilization capacitor(C11) should be 10uF or higher. #### \*3.<Noise rejection capacitor> Noise rejection capacitor(C10) should be connected as short as possible. #### \*4.<CIN, FIL pin> Connection pin for filter capacitor. LV8850 detects rotor position using back-EMF (electromotive force) which is generated during rotation of the motor. Based on the information, energization timing for output pins are defined. Problems in startup due to noise can be improved by connecting a filter capacitor (C1) between CIN and FIL. If the capacitance is too high, energization timing of the output during high-speed rotation is delayed and efficiency is degraded. Make sure to connect capacitor between COMIN and FIL as short as possible to reject noise. #### \*5.<RF pin> Setting pin for current limiter. When pin voltage is higher than 0.21V, current is limited and recirculation mode is set. In the example of application circuit, current limiter is set at 1A. RF resistance (R16) is calculated as follows: RF resistance = 0.21V/ desired current limit value. If detection precision of current limit is low due to noise, make sure to insert a filter (R9, C14) between RF and RFGND. #### \*6.<SOFTST pin> Setting pin for soft start. Motor rotation count increases gradually by connecting a capacitor (C5) between SOFTST pin and SGND. The period of Soft-Start is calculated approximately as follows: Period of Soft-Start ≈ Capacitor value / 380 × 10-9 ex) In the case of Capacitor value = 2.2 uF. Then Period of Soft-Start ≈ 5.8s #### \*7.<CSDOSC pin> Capacitor connection pin for lock detection. It integrates constant current charger, constant current discharger circuit. Lock protection time can be modified by connecting capacitor (C4) between CSDOSC and SGND. When it isn't used, then make sure to connect to SGND. The Period of Start-Up and Lock is calculated approximately as follows: Period of Start-Up ≈ Capacitor value \* 0.43 × 106 Period of Lock ≈ Capacitor value \* 4.29 × 106 ex) In the case of Capacitor value = 2.2uF, Then Period of Start-Up $\approx 0.9s$ Period of Lock ≈ 9.4s #### \*8.<SOSC pin> Capacitor connection pin for setting startup frequency. Make sure to connect a capacitor (C3) between SOSC and SGND. The capacitor is required for SOSC pin to define frequency to start up motor. Also make sure to confirm constant when you change motors or circuit specification because optimum value changes according to startup condition. The Frequency of SOSC is calculated approximately as follows: Frequency of SOSC $\approx 5 \times 10-6$ / Capacitor value ex) In the case of Capacitor value = 1000pF, Then Frequency of SOSC ≈ 5kHz #### \*9<VG,CP1,CPC1,CP2,CPC2 pin> Capacitor connection pin for pre-drive voltage generation and pre-drive power supply stabilizer. Make sure to connect capacitor to the pins because they generate voltage to drive upper output DMOS transistor. The layout should be as wide and short as possible. #### \*10.<VREG pin> Power supply pin for the internal control block. Regulator output pin to generate power supply for the control circuit. Make sure to connect capacitor (C8, C9) between VREG and SGND to stabilize operation of the control block. Make sure to connect the capacitor with greater capacitance than the one connected to the charge pump because it is used for power supply to the control block and to generate charge pump voltage. #### \*11.<FG/RD pin> Since FG, RD output are open-drain, it is recommended to connect pull-up resistance between FG and RD and the power supply for the controller. #### \*12.<Noise rejection resistor> Make sure to implement resistance (R1, R2, R5) for protection because the line is easily influenced by noise. #### \*14.<UOUT,VOUT,WOUT,COM pin> Back EMF detection pins. Make sure to line the pins as short as possible without crossing with the other lines. #### \*15.<VCTL pin> Make sure not to open. #### \*16.<PWMOSC pin> Capacitor connection pin for setting PWM frequency. When it is the "DC control signal input mode", make sure to connect a capacitor (C2) between PWMOSC and SGND as short as possible. When it is the "PWM control signal input mode", make sure to be open. Also make sure to confirm constant when you change motors or circuit specification because optimum value changes according to motor rotation speed. The Frequency of PWM is calculated approximately as follows: Frequency of PWM $\approx 23 \times 10$ -6 / Capacitor value ex) In the case of Capacitor value = 470pF, Then Frequency of PWM ≈ 49kHz #### \*17.<Separation of power supply> Make sure to insert a diode to prevent the inverted-current from a motor. #### \*18.<Protection of VM (power supply for a motor)> When the motor power supply voltage (VM) abnormally rises by environment to use, please insert a Zener diode between a motor power supply and motor GND. #### ORDERING INFORMATION | | Device | Package | Shipping (Qty / Packing) | |-----|-----------|----------------------------------------------|--------------------------| | LV8 | 8850GA-AH | TSSOP36 (275mil)<br>(Pb-Free / Halogen Free) | 1000 / Tape & Reel | ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equa