

# SPI, 1.5 $\Omega$ R<sub>ON</sub>, ±15 V/±5 V/+12 V, High Density Octal SPST Switch

# **Data Sheet**

### **FEATURES**

SPI with error detection Includes CRC, invalid read and write address, and SCLK count error detection Supports burst mode and daisy-chain mode Industry-standard SPI Mode 0 and Mode 3 interface compatible Integrated passive components Route through of digital signals and supplies Guaranteed break-before-make switching allowing external wiring of switches to deliver multiplexer configurations 1.5 Ω typical on resistance at 25°C (±15 V dual supply)  $0.3 \Omega$  typical on resistance flatness at 25°C (±15 V dual supply) 0.1 Ω typical on resistance match between channels at 25°C (±15 V dual supply) Vss to VDD analog signal range Fully specified at ±15 V, ±5 V, and +12 V 1.8 V logic compatibility with 2.7 V  $\leq$  V<sub>L</sub>  $\leq$  3.3 V (excludes SPI readback to a 1.8 V device) 4 mm × 5 mm, 30-terminal LGA **APPLICATIONS** 

Automated test equipment Data acquisition systems Sample-and-hold systems Audio and video signal routing Communications systems Relay replacement

### **GENERAL DESCRIPTION**

The ADGS1414D contains eight independent SPST switches. A serial peripheral interface (SPI) controls the switches. The SPI has robust error detection features, such as cyclic redundancy check (CRC) error detection, invalid read and write address detection, and SCLK count error detection.

It is possible to daisy-chain multiple ADGS1414D devices together. Daisy-chain mode enables the configuration of multiple devices with a minimal amount of digital lines. The route of digital signals and supplies through the ADGS1414D allows for a further increase in channel density. Integrated passive components eliminate the need for external passive components.

Devices. Trademarks and registered trademarks are the property of their respective owners.

# **ADGS1414D**

### FUNCTIONAL BLOCK DIAGRAM



The ADGS1414D is suited to high density switching applications, such as large switching matrices and fanout applications.

Each switch conducts equally well in both directions when on, and each switch has an input signal range that extends to the supplies. In the off condition, signal levels up to the supplies are blocked.

Multifunction pin names may be referenced by their relevant function only.

## **PRODUCT HIGHLIGHTS**

- 1. The SPI removes the need for parallel conversion and logic traces and reduces the general-purpose input and output (GPIO) channel count.
- 2. Daisy-chain mode removes additional logic traces when multiple devices are used.
- 3. Route through of digital signals and supplies eases routing and allows for an increase in channel density.
- 4. Integrated passive components eliminate the need for external passive components.
- 5. CRC error detection, invalid read and write address detection, and SCLK count error detection ensure a robust digital interface.
- 6. CRC, invalid read and write address, and SCLK error detection capabilities allow for the use of the ADGS1414D in safety critical systems.
- 7. Minimum distortion.

#### Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog

**Document Feedback** 

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2020 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

#### Rev. 0

# **TABLE OF CONTENTS**

| Features 1                                    |
|-----------------------------------------------|
| Applications1                                 |
| General Description1                          |
| Functional Block Diagram1                     |
| Product Highlights 1                          |
| Revision History 2                            |
| Specifications                                |
| ±15 V Dual Supply3                            |
| ±5 V Dual Supply5                             |
| 12 V Single Supply7                           |
| Continuous Current per Channel, Sx or Dx9     |
| Timing Characteristics9                       |
| Absolute Maximum Ratings11                    |
| Thermal Resistance11                          |
| Electrostatic Discharge (ESD) Ratings 11      |
| ESD Caution11                                 |
| Pin Configuration and Function Descriptions12 |
| Typical Performance Characteristics           |
| Test Circuits 17                              |
| Terminology19                                 |
| Theory of Operation                           |
| Address Mode 20                               |
| Error Detection Features20                    |

# System Channel Density ...... 23

### **REVISION HISTORY**

6/2020—Revision 0: Initial Version

# **SPECIFICATIONS**

## ±15 V DUAL SUPPLY

 $V_{\text{DD}}$  = +15 V  $\pm$  10%,  $V_{\text{SS}}$  = –15 V  $\pm$  10%,  $V_{\text{L}}$  = 2.7 V to 5.5 V, and GND = 0 V, unless otherwise noted.

### Table 1.

| Parameter                                                                 | +25°C      | -40°C to +85°C | -40°C to +125°C                             | Unit                       | Test Conditions/Comments                                                                                    |
|---------------------------------------------------------------------------|------------|----------------|---------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------|
| ANALOG SWITCH                                                             |            |                |                                             |                            |                                                                                                             |
| Analog Signal Range                                                       |            |                | V <sub>DD</sub> to V <sub>SS</sub>          | V                          |                                                                                                             |
| On Resistance, Ron                                                        | 1.5        |                |                                             | Ωtyp                       | Source voltage, $V_s = \pm 10$ V, source current, $I_s = -10$ mA, see Figure 29                             |
|                                                                           | 1.8        | 2.3            | 2.6                                         | Ωmax                       | _                                                                                                           |
| On Desistan as Matak                                                      |            | 2.5            | 2.0                                         | -                          | $V_{DD} = +13.5 \text{ V}, \text{ V}_{SS} = -13.5 \text{ V}$                                                |
| On-Resistance Match<br>Between Channels, ΔR <sub>ON</sub>                 | 0.1        |                |                                             | Ωtyp                       | $V_{s} = \pm 10 V$ , $I_{s} = -10 mA$                                                                       |
|                                                                           | 0.18       | 0.19           | 0.21                                        | Ωmax                       |                                                                                                             |
| On-Resistance Flatness,<br>R <sub>FLAT (ON)</sub>                         | 0.3        |                |                                             | Ωtyp                       | $V_{s} = \pm 10 V$ , $I_{s} = -10 mA$                                                                       |
|                                                                           | 0.36       | 0.4            | 0.45                                        | Ωmax                       |                                                                                                             |
| LEAKAGE CURRENTS                                                          |            |                |                                             |                            | $V_{DD} = +16.5 \text{ V}, \text{ V}_{SS} = -16.5 \text{ V}$                                                |
| Source Off Leakage, Is (Off)                                              | ±0.03      |                |                                             | nA typ                     | $V_S = \pm 10 \text{ V}$ , drain voltage, $V_D = \mp 10 \text{ V}$ , see Figure 32                          |
|                                                                           | ±0.55      | ±2             | ±12.5                                       | nA max                     |                                                                                                             |
| Drain Off Leakage, I <sub>D</sub> (Off)                                   | ±0.03      |                |                                             | nA typ                     | $V_{s} = \pm 10 V$ , $V_{D} = \mp 10 V$ , see Figure 32                                                     |
|                                                                           | ±0.55      | ±2             | ±12.5                                       | nA max                     |                                                                                                             |
| Channel On Leakage, I <sub>D</sub> (On),                                  | ±0.15      |                |                                             | nA typ                     | $V_s = V_D = \pm 10$ V, see Figure 28                                                                       |
| I <sub>s</sub> (On)                                                       | _0.15      |                |                                             | in typ                     |                                                                                                             |
|                                                                           | ±2         | ±4             | ±30                                         | nA max                     |                                                                                                             |
| DIGITAL OUTPUT                                                            |            |                |                                             |                            |                                                                                                             |
| Output Voltage                                                            |            |                |                                             |                            |                                                                                                             |
| Low, Vol                                                                  |            |                | 0.4                                         | V max                      | Sink current, I <sub>SINK</sub> = 1 mA                                                                      |
|                                                                           |            |                | 0.3                                         | V max                      | $I_{SINK} = 100 \mu A$                                                                                      |
| High, V <sub>он</sub>                                                     |            |                | V <sub>L</sub> – 1.25 V                     | Vmin                       | Source current, $I_{SOURCE} = 1 \text{ mA}$                                                                 |
| Thgh, Von                                                                 |            |                | $V_L = 0.125 V$<br>V <sub>L</sub> = 0.125 V | Vmin                       | $I_{SOURCE} = 100 \mu\text{A}$                                                                              |
| Digital Output Capacitance                                                | 4          |                | VL - 0.125 V                                |                            | ISOURCE – TOO µA                                                                                            |
| Digital Output Capacitance,<br>Cout                                       | 4          |                |                                             | pF typ                     |                                                                                                             |
| DIGITAL INPUTS                                                            |            |                |                                             |                            |                                                                                                             |
| Input Voltage                                                             |            |                |                                             |                            |                                                                                                             |
| High, VINH                                                                |            |                | 2                                           | V min                      | 3.3 V < VL ≤ 5.5 V                                                                                          |
|                                                                           |            |                | 1.35                                        | Vmin                       | $2.7 V \le V_1 \le 3.3 V$                                                                                   |
|                                                                           |            |                |                                             |                            | $2.7 V \le VL \le 5.5 V$<br>$3.3 V < VL \le 5.5 V$                                                          |
| Low, V <sub>INL</sub>                                                     |            |                | 0.8                                         | V max                      |                                                                                                             |
|                                                                           |            |                | 0.8                                         | V max                      | $2.7 \text{ V} \leq \text{V}_{\text{L}} \leq 3.3 \text{ V}$                                                 |
| Input Current                                                             |            |                |                                             |                            |                                                                                                             |
|                                                                           |            |                |                                             |                            |                                                                                                             |
| Low, I <sub>INL</sub> or High, I <sub>INH</sub>                           | 0.001      |                |                                             | μA typ                     | Input voltage, $V_{IN}$ = ground voltage, $V_{GND}$ or $V_L$                                                |
| LOW, IINL OF HIGN, IINH                                                   | 0.001      |                | ±0.1                                        | μA typ<br>μA max           |                                                                                                             |
| Low, IINL or Hign, IINH<br>Digital Input Capacitance,<br>CIN              | 0.001<br>4 |                | ±0.1                                        |                            |                                                                                                             |
| Digital Input Capacitance,                                                |            |                | ±0.1                                        | µA max                     |                                                                                                             |
| Digital Input Capacitance,<br>C <sub>IN</sub>                             |            |                | ±0.1                                        | µA max                     |                                                                                                             |
| Digital Input Capacitance,<br>CIN<br>DYNAMIC CHARACTERISTICS <sup>1</sup> | 4          | 480            | ±0.1                                        | μA max<br>pF typ           | or V <sub>L</sub> Load resistance, R <sub>L</sub> = 300 $\Omega$ , load capacitance, C <sub>L</sub> = 35 pF |
| Digital Input Capacitance,<br>CIN<br>DYNAMIC CHARACTERISTICS <sup>1</sup> | 4 400      | 480            |                                             | μA max<br>pF typ<br>ns typ | or $V_L$<br>Load resistance, $R_L = 300 \Omega$ , load                                                      |

| Parameter                                     | +25°C    | -40°C to +85°C | -40°C to +125°C | Unit             | Test Conditions/Comments                                                         |
|-----------------------------------------------|----------|----------------|-----------------|------------------|----------------------------------------------------------------------------------|
| Break-Before-Make Time<br>Delay, t₀           | 215      |                |                 | ns typ           | $R_L = 300 \Omega, C_L = 35 pF$                                                  |
|                                               |          |                | 170             | ns min           | Source 1 voltage, $V_{S1}$ = Source 2 voltage,<br>$V_{S2}$ = 10 V, see Figure 36 |
| Charge Injection, Q <sub>INJ</sub>            | -20      |                |                 | pC typ           | $V_s = 0 V$ , source resistance, $R_s = 0 \Omega$ , $C_L = 1 nF$ , see Figure 38 |
| Off Isolation                                 | -76      |                |                 | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , frequency, f = 1 MHz, see Figure 31           |
| Channel to Channel<br>Crosstalk               | -75      |                |                 | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 30                   |
| Total Harmonic Distortion +<br>Noise, THD + N | 0.014    |                |                 | % typ            | $R_L$ = 110 Ω, 15 V p-p, f = 20 Hz to 20 kHz, see Figure 33                      |
| –3 dB Bandwidth                               | 170      |                |                 | MHz typ          | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see Figure 34                                 |
| Insertion Loss                                | -0.2     |                |                 | dB typ           | $R_L$ = 50 $\Omega,$ $C_L$ = 5 pF, $f$ = 1 MHz, see Figure 34                    |
| Source Capacitance, C <sub>s</sub> (Off)      | 20       |                |                 | pF typ           | $V_{s} = 0 V, f = 1 MHz$                                                         |
| Drain Capacitance, C <sub>D</sub> (Off)       | 21       |                |                 | pF typ           | $V_{s} = 0 V, f = 1 MHz$                                                         |
| C <sub>D</sub> (On), C <sub>s</sub> (On)      | 111      |                |                 | pF typ           | $V_{s} = 0 V, f = 1 MHz$                                                         |
| POWER REQUIREMENTS                            |          |                |                 |                  | $V_{DD} = +16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$                             |
| Positive Supply Current, IDD                  | 0.04     |                |                 | μA typ           | All switches open                                                                |
|                                               |          |                | 4.0             | μA max           |                                                                                  |
|                                               | 480      |                |                 | μA typ           | All switches closed, $V_L = 5.5 V$                                               |
|                                               |          |                | 800             | µA max           |                                                                                  |
|                                               | 480      |                | 200             | μA typ           | All switches closed, $V_L = 2.7 V$                                               |
| Load Current L                                |          |                | 800             | µA max           |                                                                                  |
| Load Current, I∟<br>Inactive                  | 6.3      |                |                 | uA two           | Digital inputs = $0 \text{ V}$ or $V_{L}$                                        |
| mactive                                       | 0.5      |                | 8.0             | μA typ<br>μA max |                                                                                  |
| Inactive, SCLK = 1 MHz                        | 14       |                | 8.0             | μΑ παχ<br>μΑ typ | $\overline{CS} = V_L$ and SDI = 0 V or $V_L$ , $V_L = 5 V$                       |
|                                               | 7        |                |                 | μA typ           | $\frac{CS}{CS} = V_L \text{ and } SDI = 0 \text{ V or } V_L, V_L = 3 \text{ V}$  |
| SCLK = 50 MHz                                 | ,<br>390 |                |                 |                  | $\frac{CS}{CS} = V_L \text{ and } SDI = 0 \text{ V or } V_L, V_L = 5 \text{ V}$  |
| SCLK = 30 MHZ                                 |          |                |                 | μA typ           | $\frac{CS}{CS} = V_L \text{ and } SDI = 0 \text{ V or } V_L, V_L = 3 \text{ V}$  |
|                                               | 210      |                |                 | μA typ           |                                                                                  |
| Inactive, SDI = 1 MHz                         | 15       |                |                 | μA typ           | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 5 V          |
|                                               | 7.5      |                |                 | µA typ           | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 3 V          |
| SDI = 25 MHz                                  | 230      |                |                 | μA typ           | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 5 V          |
|                                               | 120      |                |                 | μA typ           | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 3 V          |
| Active at 50 MHz                              | 1.8      |                |                 | mA typ           | Digital inputs toggle between 0 V and VL, $V_{\text{L}}=5.5$ V                   |
|                                               |          |                | 2.1             | mA max           |                                                                                  |
|                                               | 0.7      |                |                 | mA typ           | Digital inputs toggle between 0 V and VL, $V_L = 2.7 \; V$                       |
|                                               |          |                | 1.0             | mA max           |                                                                                  |
| Negative Supply Current, Iss                  | 0.04     |                |                 | μA typ           | Digital inputs = 0 V or $V_{L}$                                                  |
|                                               |          |                | 4.0             | μA max           |                                                                                  |
| V <sub>DD</sub> /V <sub>SS</sub>              |          |                | ±4.5/±16.5      | V min/V max      | GND = 0 V                                                                        |

<sup>1</sup> Guaranteed by design. Not subject to production test.

### ±5 V DUAL SUPPLY

 $V_{\text{DD}}$  = +5 V  $\pm$  10%,  $V_{\text{SS}}$  = -5 V  $\pm$  10%,  $V_{\text{L}}$  = 2.7 V to 5.5 V, and GND = 0 V, unless otherwise noted.

| Parameter                                                 | +25°C | -40°C to +85°C | -40°C to +125°C                    | Unit   | Test Conditions/Comments                                                                                             |
|-----------------------------------------------------------|-------|----------------|------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------|
| ANALOG SWITCH                                             |       |                |                                    |        |                                                                                                                      |
| Analog Signal Range                                       |       |                | V <sub>DD</sub> to V <sub>SS</sub> | V      |                                                                                                                      |
| On Resistance, R <sub>ON</sub>                            | 3.3   |                |                                    | Ωtyp   | $V_s = \pm 4.5 V$ , $I_s = -10 mA$ , see Figure 29                                                                   |
|                                                           | 4     | 4.9            | 5.4                                | Ωmax   | $V_{DD} = +4.5 V, V_{SS} = -4.5 V$                                                                                   |
| On-Resistance Match Between<br>Channels, ΔR <sub>oN</sub> | 0.13  |                |                                    | Ωtyp   | $V_{s} = \pm 4.5 V$ , $I_{s} = -10 mA$                                                                               |
|                                                           | 0.35  | 0.43           | 0.45                               | Ωmax   |                                                                                                                      |
| On-Resistance Flatness, R <sub>FLAT (ON)</sub>            | 0.9   |                |                                    | Ωtyp   | $V_s = \pm 4.5 V$ , $I_s = -10 mA$                                                                                   |
|                                                           | 1.1   | 1.24           | 1.31                               | Ωmax   |                                                                                                                      |
| LEAKAGE CURRENTS                                          |       |                |                                    |        | $V_{DD} = +5.5 \text{ V}, \text{ V}_{SS} = -5.5 \text{ V}$                                                           |
| Source Off Leakage, Is (Off)                              | ±0.03 |                |                                    | nA typ | $V_S = \pm 4.5 \text{ V}, V_D = \mp 4.5 \text{ V}, \text{ see}$<br>Figure 32                                         |
|                                                           | ±0.55 | ±2             | ±12.5                              | nA max |                                                                                                                      |
| Drain Off Leakage, $I_D$ (Off)                            | ±0.03 |                |                                    | nA typ | $V_s = \pm 4.5 \text{ V}, V_D = \mp 4.5 \text{ V}, \text{ see}$<br>Figure 32                                         |
|                                                           | ±0.55 | ±2             | ±12.5                              | nA max |                                                                                                                      |
| Channel On Leakage, $I_D$ (On), $I_S$ (On)                | ±0.05 |                |                                    | nA typ | $V_{S} = V_{D} = \pm 4.5 V$ , see Figure 28                                                                          |
|                                                           | ±1.0  | ±4             | ±30                                | nA max |                                                                                                                      |
| DIGITAL OUTPUT                                            |       |                |                                    |        |                                                                                                                      |
| Output Voltage                                            |       |                |                                    |        |                                                                                                                      |
| Low, Vol                                                  |       |                | 0.4                                | V max  | I <sub>SINK</sub> = 1 mA                                                                                             |
|                                                           |       |                | 0.3                                | V max  | I <sub>SINK</sub> = 100 μA                                                                                           |
| High, V <sub>он</sub>                                     |       |                | $V_{L} - 1.25 V$                   | V min  | I <sub>SOURCE</sub> = 1 mA                                                                                           |
|                                                           |       |                | V <sub>L</sub> – 0.125 V           | V min  | $I_{SOURCE} = 100 \mu A$                                                                                             |
| Digital Output Capacitance, Cout                          | 4     |                |                                    | pF typ |                                                                                                                      |
| DIGITAL INPUTS                                            |       |                |                                    |        |                                                                                                                      |
| Input Voltage                                             |       |                |                                    |        |                                                                                                                      |
| High, V <sub>INH</sub>                                    |       |                | 2                                  | V min  | $3.3 \text{ V} < \text{V}_{L} \le 5.5 \text{ V}$                                                                     |
|                                                           |       |                | 1.35                               | V min  | $2.7~V \leq V_L \leq 3.3~V$                                                                                          |
| Low, V <sub>INL</sub>                                     |       |                | 0.8                                | V max  | $3.3 \text{ V} < \text{V}_{L} \le 5.5 \text{ V}$                                                                     |
|                                                           |       |                | 0.8                                | V max  | $2.7~V \leq V_L \leq 3.3~V$                                                                                          |
| Input Current                                             |       |                |                                    |        |                                                                                                                      |
| Low, I <sub>INL</sub> or High, I <sub>INH</sub>           | 0.001 |                |                                    | μA typ | $V_{IN} = V_{GND} \text{ or } V_L$                                                                                   |
|                                                           |       |                | ±0.1                               | μA max |                                                                                                                      |
| Digital Input Capacitance, C <sub>IN</sub>                | 4     |                |                                    | pF typ |                                                                                                                      |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                      |       |                |                                    |        |                                                                                                                      |
| On Time, ton                                              | 510   |                |                                    | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                                   |
|                                                           | 645   | 680            | 710                                | ns max | $V_s = 3 V$ , see Figure 37                                                                                          |
| Off Time, toff                                            | 280   |                |                                    | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                                   |
|                                                           | 365   | 400            | 435                                | ns max | $V_s = 3 V$ , see Figure 37                                                                                          |
| Break-Before-Make Time Delay, $t_{\text{D}}$              | 245   |                |                                    | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                                   |
|                                                           |       |                | 200                                | ns min | $V_{S1} = V_{S2} = 3 V$ , see Figure 36                                                                              |
| Charge Injection, Q <sub>INJ</sub>                        | 10    |                |                                    | pC typ | $V_{s}=0~V,~R_{s}=0~\Omega,~C_{L}=1~nF,~see \label{eq:Vs}$ Figure 38                                                 |
| Off Isolation                                             | -76   |                |                                    | dB typ | $\label{eq:RL} \begin{split} R_L &= 50 \; \Omega,  C_L = 5 \; pF,  f = 1 \; MHz, \\ see \; Figure \; 31 \end{split}$ |
| Channel to Channel Crosstalk                              | -75   |                |                                    | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ,<br>see Figure 30                                                    |

| Parameter                                     | +25°C | -40°C to +85°C | -40°C to +125°C | Unit        | Test Conditions/Comments                                                                                                                                 |
|-----------------------------------------------|-------|----------------|-----------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Total Harmonic Distortion + Noise,<br>THD + N | 0.03  |                |                 | % typ       | $R_L = 110 \Omega$ , 5 V p-p, f = 20 Hz to<br>20 kHz, see Figure 33                                                                                      |
| –3 dB Bandwidth                               | 130   |                |                 | MHz typ     | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see<br>Figure 34                                                                                                      |
| Insertion Loss                                | -0.3  |                |                 | dB typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 34                                                                                           |
| Source Capacitance, C <sub>s</sub> (Off)      | 30    |                |                 | pF typ      | $V_{s} = 0 V, f = 1 MHz$                                                                                                                                 |
| Drain Capacitance, C <sub>D</sub> (Off)       | 31    |                |                 | pF typ      | $V_{s} = 0 V, f = 1 MHz$                                                                                                                                 |
| C <sub>D</sub> (On), C <sub>s</sub> (On)      | 116   |                |                 | pF typ      | $V_{s} = 0 V, f = 1 MHz$                                                                                                                                 |
| POWER REQUIREMENTS                            |       |                |                 |             | $V_{DD} = +5.5 V, V_{SS} = -5.5 V$                                                                                                                       |
| Positive Supply Current, IDD                  | 0.04  |                |                 | μA typ      | Digital inputs = 0 V or $V_L$ , $V_L$ = 5.5 V                                                                                                            |
|                                               |       |                | 4.0             | μA max      |                                                                                                                                                          |
|                                               | 28    |                |                 | μA typ      | All switches closed, $V_L = 2.7 V$                                                                                                                       |
|                                               |       |                | 60              | μA max      |                                                                                                                                                          |
| Load Current, IL                              |       |                |                 |             |                                                                                                                                                          |
| Inactive                                      | 6.3   |                |                 | μA typ      | Digital inputs = $0 \text{ V or } V_{L}$                                                                                                                 |
|                                               |       |                | 8.0             | μA max      |                                                                                                                                                          |
| Inactive, SCLK = 1 MHz                        | 14    |                |                 | μA typ      | $\overline{CS} = V_L$ and $SDI = 0 V$ or $V_L$ , $V_L = 5 V$                                                                                             |
|                                               | 7     |                |                 | μA typ      | $\overline{CS} = V_L$ and $SDI = 0 V$ or $V_L$ , $V_L = 3 V$                                                                                             |
| SCLK = 50 MHz                                 | 390   |                |                 | μA typ      | $\overline{\text{CS}} = \text{V}_{\text{L}} \text{ and } \text{SDI} = 0 \text{ V or } \text{V}_{\text{L}}, \text{V}_{\text{L}} = 5 \text{ V}_{\text{L}}$ |
|                                               | 210   |                |                 | μA typ      | $\overline{\text{CS}} = \text{V}_{\text{L}} \text{ and } \text{SDI} = 0 \text{ V or } \text{V}_{\text{L}}, \text{V}_{\text{L}} = 3 \text{ V}_{\text{L}}$ |
| Inactive, SDI = 1 MHz                         | 15    |                |                 | μA typ      | $\overline{\text{CS}}$ and $\text{SCLK} = 0 \text{ V or } V_L, V_L = 5 \text{ V}$                                                                        |
|                                               | 7.5   |                |                 | μA typ      | $\overline{\text{CS}}$ and $\text{SCLK} = 0 \text{ V or } V_L, V_L = 3 \text{ V}$                                                                        |
| SDI = 25 MHz                                  | 230   |                |                 | μA typ      | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 5 V                                                                                  |
|                                               | 120   |                |                 | μA typ      | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 3 V                                                                                  |
| Active at 50 MHz                              | 1.8   |                |                 | mA typ      | Digital inputs toggle between 0 V and $V_L$ = 5.5 V                                                                                                      |
|                                               |       |                | 2.1             | mA max      |                                                                                                                                                          |
|                                               | 0.7   |                |                 | mA typ      | Digital inputs toggle between 0 V and V <sub>L</sub> , V <sub>L</sub> = 2.7 V                                                                            |
|                                               |       |                | 1.0             | mA max      |                                                                                                                                                          |
| Negative Supply Current, Iss                  | 0.04  |                |                 | μA typ      | Digital inputs = 0 V or $V_L$                                                                                                                            |
|                                               |       |                | 4.0             | μA max      |                                                                                                                                                          |
| V <sub>DD</sub> /V <sub>SS</sub>              |       |                | ±4.5/±16.5      | V min/V max | GND = 0 V                                                                                                                                                |

<sup>1</sup> Guaranteed by design. Not subject to production test.

## **12 V SINGLE SUPPLY**

 $V_{\text{DD}}$  = 12 V  $\pm$  10%,  $V_{\text{SS}}$  = 0 V,  $V_{\text{L}}$  = 2.7 V to 5.5 V, and GND = 0 V, unless otherwise noted.

#### Table 3.

| Parameter                                           | +25°C | -40°C to +85°C | -40°C to +125°C        | Unit   | <b>Test Conditions/Comments</b>                                                                |
|-----------------------------------------------------|-------|----------------|------------------------|--------|------------------------------------------------------------------------------------------------|
| ANALOG SWITCH                                       |       |                |                        |        |                                                                                                |
| Analog Signal Range                                 |       |                | 0 V to V <sub>DD</sub> | V      |                                                                                                |
| On Resistance, R <sub>ON</sub>                      | 2.8   |                |                        | Ωtyp   | $V_s = 0 V$ to 10 V, $I_s = -10 mA$ , see Figure 29                                            |
|                                                     | 3.5   | 4.3            | 4.8                    | Ωmax   | $V_{DD} = 10.8 V, V_{SS} = 0 V$                                                                |
| On-Resistance Match                                 | 0.13  |                |                        | Ωtyp   | $V_s = 0 V$ to 10 V, $I_s = -10 mA$                                                            |
| Between Channels, $\Delta R_{ON}$                   |       |                |                        |        |                                                                                                |
|                                                     | 0.35  | 0.43           | 0.45                   | Ωmax   |                                                                                                |
| On-Resistance Flatness,                             | 0.6   |                |                        | Ωtyp   | $V_s = 0 V$ to 10 V, $I_s = -10 mA$                                                            |
| R <sub>FLAT (ON)</sub>                              |       |                |                        |        |                                                                                                |
|                                                     | 1.1   | 1.2            | 1.3                    | Ωmax   |                                                                                                |
| LEAKAGE CURRENTS                                    |       |                |                        |        | $V_{DD} = 13.2 \text{ V}, \text{ V}_{SS} = 0 \text{ V}$                                        |
| Source Off Leakage, $I_s$ (Off)                     | ±0.02 |                |                        | nA typ | $V_{s} = 1 \text{ V}/10 \text{ V}, V_{D} = 10 \text{ V}/1 \text{ V}, \text{ see}$<br>Figure 32 |
|                                                     | ±0.55 | ±2             | ±12.5                  | nA max | ligare 32                                                                                      |
| Drain Off Leakage, I <sub>D</sub> (Off)             | ±0.02 |                |                        | nA typ | $V_{s} = 1 \text{ V}/10 \text{ V}, V_{D} = 10 \text{ V}/1 \text{ V}, \text{see}$               |
|                                                     |       |                | . 10 5                 |        | Figure 32 Figure 32                                                                            |
|                                                     | ±0.55 | ±2             | ±12.5                  | nA max |                                                                                                |
| Channel On Leakage, I <sub>D</sub> (On),<br>Is (On) | ±0.15 |                |                        | nA typ | $V_{S} = V_{D} = 1 \text{ V}/10 \text{ V}$ , see Figure 28                                     |
|                                                     | ±1.5  | ±4             | ±30                    | nA max |                                                                                                |
| DIGITAL OUTPUT                                      |       |                |                        |        |                                                                                                |
| Output Voltage                                      |       |                |                        |        |                                                                                                |
| Low, Vol                                            |       |                | 0.4                    | V max  | $I_{SINK} = 1 \text{ mA}$                                                                      |
|                                                     |       |                | 0.3                    | V max  | I <sub>SINK</sub> = 100 μA                                                                     |
| <b>High, V</b> он                                   |       |                | V∟ – 1.25 V            | V min  | $I_{\text{SOURCE}} = 1 \text{ mA}$                                                             |
|                                                     |       |                | $V_{L} = 0.125 V$      | Vmin   | $I_{\text{SOURCE}} = 100 \mu\text{A}$                                                          |
| Digital Output Capacitance,                         | 4     |                |                        | pF typ |                                                                                                |
| Cout                                                | •     |                |                        | prop   |                                                                                                |
| DIGITAL INPUTS                                      |       |                |                        |        |                                                                                                |
| Input Voltage                                       |       |                |                        |        |                                                                                                |
| High, VINH                                          |       |                | 2                      | V min  | $3.3 V < V_{L} \le 5.5 V$                                                                      |
|                                                     |       |                | 1.35                   | Vmin   | $2.7 V \le V_L \le 3.3 V$                                                                      |
| Low, V <sub>INL</sub>                               |       |                | 0.8                    | V max  | $3.3 V < V_{L} \le 5.5 V$                                                                      |
|                                                     |       |                | 0.8                    | V max  | $3.5 V < V_{L} \le 5.5 V$<br>$2.7 V \le V_{L} \le 3.3 V$                                       |
| Input Current                                       |       |                | 0.0                    | VIIIdX | $2.7 V \supseteq VL \supseteq 3.3 V$                                                           |
| Input Current                                       | 0.001 |                |                        |        |                                                                                                |
| Low, I <sub>INL</sub> or High, I <sub>INH</sub>     | 0.001 |                |                        | μA typ | $V_{\text{IN}} = V_{\text{GND}} \text{ or } V_{\text{L}}$                                      |
|                                                     |       |                | ±0.1                   | µA max |                                                                                                |
| Digital Input Capacitance, CIN                      | 4     |                |                        | pF typ |                                                                                                |
| DYNAMIC CHARACTERISTICS <sup>1</sup>                |       |                |                        |        |                                                                                                |
| On Time, t <sub>on</sub>                            | 470   |                |                        | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                             |
|                                                     | 570   | 595            | 615                    | ns max | V <sub>s</sub> = 8 V, see Figure 37                                                            |
| Off Time, t <sub>OFF</sub>                          | 170   |                |                        | ns typ | $R_L = 300 \ \Omega, C_L = 35 \ pF$                                                            |
|                                                     | 215   | 240            | 265                    | ns max | Vs = 8 V, see Figure 37                                                                        |
| Break-Before-Make Time<br>Delay, t <sub>D</sub>     | 280   |                |                        | ns typ | $R_L = 300 \ \Omega, C_L = 35 \ pF$                                                            |
| -                                                   |       |                | 225                    | ns min | $V_{s1} = V_{s2} = 8 V$ , see Figure 36                                                        |
| Charge Injection, $Q_{INJ}$                         | 10    |                |                        | pC typ | $V_s = 6 V$ , $R_s = 0 \Omega$ , $C_L = 1 nF$ , see<br>Figure 38                               |
| Off Isolation                                       | -76   |                |                        | dB typ | R <sub>L</sub> = 50 Ω, C <sub>L</sub> = 5 pF, f = 1 MHz, see<br>Figure 31                      |

| Parameter                                     | +25°C | -40°C to +85°C | -40°C to +125°C | Unit        | Test Conditions/Comments                                                                                          |
|-----------------------------------------------|-------|----------------|-----------------|-------------|-------------------------------------------------------------------------------------------------------------------|
| Channel to Channel Crosstalk                  | -75   |                |                 | dB typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 30                                                    |
| Total Harmonic Distortion +<br>Noise, THD + N | 0.06  |                |                 | % typ       | $R_L$ = 110 $\Omega,$ 6 V p-p, f = 20 Hz to 20 kHz, see Figure 33                                                 |
| –3 dB Bandwidth                               | 130   |                |                 | MHz typ     | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see Figure 34                                                                  |
| Insertion Loss                                | -0.3  |                |                 | dB typ      | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 34                                                    |
| Source Capacitance, C <sub>s</sub> (Off)      | 27    |                |                 | pF typ      | $V_{s} = 6 V, f = 1 MHz$                                                                                          |
| Drain Capacitance, C <sub>D</sub> (Off)       | 28    |                |                 | pF typ      | $V_{s} = 6 V, f = 1 MHz$                                                                                          |
| C <sub>D</sub> (On), C <sub>s</sub> (On)      | 116   |                |                 | pF typ      | $V_{s} = 6 V, f = 1 MHz$                                                                                          |
| POWER REQUIREMENTS                            |       |                |                 |             | $V_{DD} = 13.2 V$                                                                                                 |
| Positive Supply Current, IDD                  | 0.04  |                |                 | μA typ      | All switches open                                                                                                 |
|                                               |       |                | 4.0             | μA max      |                                                                                                                   |
|                                               | 420   |                |                 | μA typ      | All switches closed, $V_L = 5.5 V$                                                                                |
|                                               |       |                | 800             | μA max      |                                                                                                                   |
|                                               | 520   |                |                 | μA typ      | All switches closed, $V_L = 2.7 V$                                                                                |
|                                               |       |                | 850             | μA max      |                                                                                                                   |
| Load Current, IL                              |       |                |                 |             |                                                                                                                   |
| Inactive                                      | 6.3   |                |                 | μA typ      | Digital inputs = $0 \text{ V or } V_{L}$                                                                          |
|                                               |       |                | 8.0             | μA max      |                                                                                                                   |
| Inactive, SCLK = 1 MHz                        | 14    |                |                 | μA typ      | $\overline{CS} = V_L$ and SDI = 0 V or $V_L$ , $V_L = 5 V$                                                        |
|                                               | 7     |                |                 | μA typ      | $\overline{CS} = V_L$ and $SDI = 0 V$ or $V_L$ , $V_L = 3 V$                                                      |
| SCLK = 50 MHz                                 | 390   |                |                 | μA typ      | $\overline{CS} = V_L$ and $SDI = 0 V$ or $V_L$ , $V_L = 5 V$                                                      |
|                                               | 210   |                |                 | μA typ      | $\overline{CS} = V_L$ and $SDI = 0 V$ or $V_L$ , $V_L = 3 V$                                                      |
| Inactive, SDI = 1 MHz                         | 15    |                |                 | μA typ      | $\overline{\text{CS}}$ and $\text{SCLK} = 0 \text{ V or } \text{V}_{\text{L}}, \text{V}_{\text{L}} = 5 \text{ V}$ |
|                                               | 7.5   |                |                 | μA typ      | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 3 V                                           |
| SDI = 25 MHz                                  | 230   |                |                 | μA typ      | $\overline{CS}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 5 V                                           |
|                                               | 120   |                |                 | μA typ      | $\overline{\text{CS}}$ and SCLK = 0 V or V <sub>L</sub> , V <sub>L</sub> = 3 V                                    |
| Active at 50 MHz                              | 1.8   |                |                 | mA typ      | Digital inputs toggle between 0 V and $V_L$ , $V_L = 5.5$ V                                                       |
|                                               |       |                | 2.1             | mA max      |                                                                                                                   |
|                                               | 0.7   |                |                 | mA typ      | Digital inputs toggle between 0 V and V <sub>L</sub> , V <sub>L</sub> = 2.7 V                                     |
|                                               |       |                | 1.0             | mA max      |                                                                                                                   |
| V <sub>DD</sub>                               |       |                | 5/20            | V min/V max | $GND = 0 V, V_{ss} = 0 V$                                                                                         |

<sup>1</sup> Guaranteed by design. Not subject to production test.

## CONTINUOUS CURRENT PER CHANNEL, Sx OR Dx

#### Table 4. Eight Channels On

| Parameter                                                                               | 25°C | 85°C | 125°C | Unit       |
|-----------------------------------------------------------------------------------------|------|------|-------|------------|
| CONTINUOUS CURRENT, Sx OR Dx <sup>1</sup>                                               |      |      |       |            |
| $V_{DD} = +15 \text{ V}, V_{SS} = -15 \text{ V} (\theta_{JA} = 65.5^{\circ}\text{C/W})$ | 273  | 156  | 80    | mA maximum |
| $V_{DD} = +12 \text{ V}, V_{SS} = 0 \text{ V} (\theta_{JA} = 65.5^{\circ}\text{C/W})$   | 221  | 133  | 72    | mA maximum |
| $V_{DD} = +5 \text{ V}, V_{SS} = -5 \text{ V} (\theta_{JA} = 65.5^{\circ}\text{C/W})$   | 206  | 126  | 70    | mA maximum |

<sup>1</sup> Sx refers to the S1 to S8 pins, and Dx refers to the D1 to D8 pins.

#### Table 5. One Channel On

| Parameter                                                                               | 25°C | 85°C | 125°C | Unit       |
|-----------------------------------------------------------------------------------------|------|------|-------|------------|
| CONTINUOUS CURRENT, Sx OR Dx <sup>1</sup>                                               |      |      |       |            |
| $V_{DD} = +15 \text{ V}, V_{SS} = -15 \text{ V} (\theta_{JA} = 65.5^{\circ}\text{C/W})$ | 490  | 225  | 87    | mA maximum |
| $V_{DD} = +12 \text{ V}, V_{SS} = 0 \text{ V} (\theta_{JA} = 65.5^{\circ}\text{C/W})$   | 399  | 200  | 84    | mA maximum |
| $V_{DD} = +5 \text{ V}, V_{SS} = -5 \text{ V} (\theta_{JA} = 65.5^{\circ}\text{C/W})$   | 373  | 192  | 83    | mA maximum |

 $^{\rm 1}$  Sx refers to the S1 to S8 pins, and Dx refers to the D1 to D8 pins.

### TIMING CHARACTERISTICS

 $V_L = 2.7 V$  to 5.5 V, GND = 0 V, and all specifications minimum temperature ( $T_{MIN}$ ) to maximum temperature ( $T_{MAX}$ ), unless otherwise noted. Guaranteed by design and characterization, not production tested. See Figure 2 to Figure 4 for the timing diagrams.

| Table 6.               |       |        |                                         |
|------------------------|-------|--------|-----------------------------------------|
| Parameter              | Limit | Unit   | Test Conditions/Comments                |
| TIMING CHARACTERISTICS |       |        |                                         |
| t <sub>1</sub>         | 20    | ns min | SCLK period                             |
| t <sub>2</sub>         | 8     | ns min | SCLK high pulse width                   |
| t <sub>3</sub>         | 8     | ns min | SCLK low pulse width                    |
| <b>t</b> 4             | 10    | ns min | CS falling edge to SCLK active edge     |
| t₅                     | 6     | ns min | Data setup time                         |
| t <sub>6</sub>         | 8     | ns min | Data hold time                          |
| t <sub>7</sub>         | 10    | ns min | SCLK active edge to CS rising edge      |
| t <sub>8</sub>         | 20    | ns max | CS falling edge to SDO data available   |
| t <sub>9</sub> 1       | 30    | ns max | SCLK falling edge to SDO data available |
| t10                    | 30    | ns max | CS rising edge to SDO returns to high   |
| t11                    | 20    | ns min | CS high time between SPI commands       |
| t <sub>12</sub>        | 8     | ns min | CS falling edge to SCLK becomes stable  |
| t <sub>13</sub>        | 8     | ns min | CS rising edge to SCLK becomes stable   |

 $^{\rm 1}$  Measured with a 20 pF load.  $t_9$  determines the maximum SCLK frequency when SDO is used.

### **Timing Diagrams**



Figure 2. Address Mode Timing Diagram



Figure 3. Daisy-Chain Timing Diagram



Figure 4. SCLK and CS Timing Relationship

# **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 7.

| Parameter                                     | Rating                                                                |
|-----------------------------------------------|-----------------------------------------------------------------------|
| V <sub>DD</sub> to V <sub>SS</sub>            | 35 V                                                                  |
| V <sub>DD</sub> to GND                        | –0.3 V to +25 V                                                       |
| V <sub>ss</sub> to GND                        | +0.3 V to -25 V                                                       |
| V∟ to GND                                     |                                                                       |
| For $V_{DD} \leq 5.5 V$                       | -0.3 V to V <sub>DD</sub> + 0.3 V                                     |
| For $V_{DD} > 5.5 V$                          | –0.3 V to +6 V                                                        |
| SDO                                           | -0.3 V to V <sub>L</sub> + 0.3 V or 6 mA,<br>whichever occurs first   |
| Analog Inputs <sup>1</sup>                    | $V_{SS} - 0.3$ V to $V_{DD} + 0.3$ V or 30 mA, whichever occurs first |
| Digital Inputs <sup>1</sup>                   | –0.3 V to +6 V                                                        |
| Peak Current, Sx or Dx <sup>2</sup>           | 550 mA (pulsed at 1 ms,<br>10% duty cycle maximum)                    |
| Continuous Current, Sx or Dx <sup>2, 3</sup>  | Data + 15%                                                            |
| Temperature                                   |                                                                       |
| Operating Range                               | –40°C to +125°C                                                       |
| Storage Range                                 | –65°C to +150°C                                                       |
| Junction                                      | 150°C                                                                 |
| Reflow Soldering Peak<br>Temperature, Pb Free | 260(+0/-5)°C                                                          |

<sup>1</sup> Overvoltages at the digital Sx and Dx pins are clamped by internal diodes. Limit current to the maximum ratings given.

<sup>2</sup> Sx refers to the S1 to S8 pins, and Dx refers to the D1 to D8 pins.

<sup>3</sup> See Table 4 and Table 5.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Only one absolute maximum rating can be applied at any one time.

### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.  $\theta_{JCB}$  is the junction to the bottom of the case value.

#### **Table 8. Thermal Resistance**

| Package Type     | θ」Α  | θ」CB  | Unit |
|------------------|------|-------|------|
| LGA <sup>1</sup> | 65.5 | 48.12 | °C/W |

<sup>1</sup> Thermal impedance simulated values are based on a JEDEC 2S2P thermal test board with four thermal vias. See JEDEC JESD-51.

### **ELECTROSTATIC DISCHARGE (ESD) RATINGS**

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

Field induced charged device model (FICDM) per ANSI/ESDA/JEDEC JS-002.

#### ESD Ratings for ADGS1414D

#### Table 9. ADGS1414D, 30-Terminal LGA

| Package Type | Withstand Threshold (V) | Class |
|--------------|-------------------------|-------|
| HBM          | ±2000                   | 2     |
| FICDM        | ±1250                   | C3    |

#### ESD CAUTION



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### Table 10. Pin Function Descriptions

| Pin No. | Mnemonic        | Description                                                                                                                                           |
|---------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | D1              | Drain Terminal 1. The D1 pin can be an input or an output.                                                                                            |
| 2       | D2              | Drain Terminal 2. The D2 pin can be an input or an output.                                                                                            |
| 3       | S1              | Source Terminal 1. The S1 pin can be an input or an output.                                                                                           |
| 4       | S2              | Source Terminal 2. The S2 pin can be an input or an output.                                                                                           |
| 5       | Vss             | Most Negative Power Supply Potential. In single-supply applications, tie the Vss pin to ground.                                                       |
| 6       | S3              | Source Terminal 3. The S3 pin can be an input or an output.                                                                                           |
| 7       | S4              | Source Terminal 4. The S4 pin can be an input or an output.                                                                                           |
| 8       | D3              | Drain Terminal 3. The D3 pin can be an input or an output.                                                                                            |
| 9       | D4              | Drain Terminal 4. The D4 pin can be an input or an output.                                                                                            |
| 10, 30  | V <sub>DD</sub> | Most Positive Power Supply Potential. Both $V_{DD}$ pins are connected internally.                                                                    |
| 11, 29  | GND             | Ground (0 V) Reference. Both GND pins are connected internally.                                                                                       |
| 12, 28  | RESET/VL        | RESET/Logic Power Supply Input (VL). Under normal operation, drive RESET/VL with a 2.7 V to 5.5 V supply. Pull                                        |
|         |                 | RESET/VL low to complete a hardware reset. After a reset, all switches open, and the appropriate registers are                                        |
|         |                 | set to their default. Both $\overline{RESET}$ and $V_{L}$ are connected internally.                                                                   |
| 13      | SDO             | Serial Data Output. Use the SDO pin for daisy-chaining a number of these devices together or for reading                                              |
|         |                 | back the data stored in a register for diagnostic purposes. The serial data is propagated on the falling edge of SCLK.                                |
| 14, 26  | SCLK            | Serial Clock Input. Data is captured on the positive edge of SCLK. Data can be transferred at rates up to                                             |
|         |                 | 50 MHz. Both SCLK pins are connected internally.                                                                                                      |
| 15, 25  | CS              | Active Low Control Input. $\overline{CS}$ is the frame synchronization signal for the input data. Both $\overline{CS}$ pins are connected internally. |
| 16      | D5              | Drain Terminal 5. The D5 pin can be an input or an output.                                                                                            |
| 10      | D6              | Drain Terminal 6. The D6 pin can be an input of an output.                                                                                            |
| 17      | S5              | Source Terminal 5. The S5 pin can be an input of an output.                                                                                           |
| 10      | 55<br>56        | Source Terminal 6. The S6 pin can be an input or an output.                                                                                           |
| 20      | NIC             | Not Internally Connected.                                                                                                                             |
| 21      | S7              | Source Terminal 7. The S7 pin can be an input or an output.                                                                                           |
| 22      | 57              | Source Terminal 8. The S8 pin can be an input or an output.                                                                                           |
| 23      | D7              | Drain Terminal 7. The D7 pin can be an input or an output.                                                                                            |
| 24      | D8              | Drain Terminal 8. The D8 pin can be an input of an output.                                                                                            |
| 27      | SDI             | Serial Data Input. Data is captured on the positive edge of SCLK.                                                                                     |
| -/      | EPAD            | Exposed Pad. The exposed pad is connected internally. For increased reliability of the solder joints and                                              |
|         |                 | maximum thermal capability, it is recommended that the exposed pad is connected to $V_{ss}$ .                                                         |

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 6. On Resistance vs. Vs or Vp for Various Dual Supplies,  $\pm 10$  V to  $\pm 16.5$  V



Figure 7. On Resistance vs. V5 or V\_D for Various Dual Supplies,  $\pm 4.5$  V to  $\pm 7$  V



Figure 8. On Resistance vs.  $V_S$  or  $V_D$  for Various Single Supplies



Figure 9. On Resistance vs.  $V_5$  or  $V_D$  for Various Temperatures,  $\pm 15$  V Dual Supply



Figure 10. On Resistance vs.  $V_{S}$  or  $V_{D}$  for Various Temperatures, ±5 V Dual Supply



Figure 11. On Resistance vs.  $V_5$  or  $V_D$  for Various Temperatures, 12 V Single Supply







Figure 13. Leakage Current vs. Temperature,  $\pm 15$  V Dual Supply (V<sub>BIAS</sub> = Bias Voltage)



Figure 14. Leakage Current vs. Temperature, ±5 V Dual Supply



Figure 15. Leakage Current vs. Temperature, 12 V Single Supply







Figure 17. ton and toFF vs. Temperature for Single Supply and Dual Supply

# **Data Sheet**

# ADGS1414D



Figure 20. Insertion Loss vs. Frequency, ±15 V Dual Supply



Figure 21. AC Power Supply Rejection Ratio (AC PSRR) vs. Frequency, ±15 V Dual Supply







Figure 23. THD + N vs. Frequency,  $\pm 5$  V Dual Supply



Figure 24. THD + N vs. Frequency, 12 V Single Supply



Figure 25. Digital Feedthrough ( $V_{OUT} = Output Voltage$ )







Figure 27. IL vs. SCLK Frequency When  $\overline{\text{CS}}$  Is High

# **Data Sheet**

# **ADGS1414D**

# **TEST CIRCUITS**



Figure 28. On Leakage



Figure 29. On Resistance  $(I_{DS} = Drain and Source Current)$ 



Figure 30. Channel to Channel Crosstalk



Figure 31. Off Isolation





Figure 33. THD + N



Figure 34. – 3 dB Bandwidth



1. BOARD AND COMPONENT EFFECTS ARE NOT DE-EMBEDDED FROM THE AC PSRR MEASUREMENT.

Figure 35. AC PSRR







Figure 37. Switching Times,  $t_{ON}$  and  $t_{OFF}$ 



Figure 38. Charge Injection,  $Q_{INJ}$  ( $\Delta V_{OUT}$  = Change in Output Voltage)

# TERMINOLOGY

#### Idd

IDD represents the positive supply current.

### Iss

Iss represents the negative supply current.

#### VD, Vs

 $V_D$  and  $V_S$  represent the analog voltage on Terminal Dx and Terminal Sx, respectively.

### Ron

 $R_{\mbox{\scriptsize ON}}$  represents the ohmic resistance between Terminal Dx and Terminal Sx.

#### $\Delta R_{ON}$

 $\Delta R_{\rm ON}$  represents the difference between the  $R_{\rm ON}$  of any two channels.

#### RFLAT (ON)

 $R_{\rm FLAT\,(ON)}$  is flatness that is defined as the difference between the maximum and minimum value of on resistance measured over the specified analog signal range.

### Is (Off)

 $I_{\text{S}}\left(\text{Off}\right)$  is the source leakage current with the switch off.

#### I<sub>D</sub> (Off)

 $I_D$  (Off) is the drain leakage current with the switch off.

#### $I_D$ (On), $I_S$ (On)

 $I_{\rm D}$  (On) and  $I_{\rm S}$  (On) represent the channel leakage currents with the switch on.

### VINL

 $V_{\ensuremath{\text{INL}}}$  is the maximum input voltage for Logic 0.

#### VINH

 $V_{\mbox{\scriptsize INH}}$  is the minimum input voltage for Logic 1.

### IINL, IINH

 $I_{\rm INL}$  and  $I_{\rm INH}$  represent the low and high input currents of the digital inputs.

### C<sub>D</sub> (Off)

 $C_D$  (Off) represents the off switch drain capacitance, which is measured with reference to ground.

### Cs (Off)

C<sub>s</sub> (Off) represents the off switch source capacitance, which is measured with reference to ground.

### $C_D$ (On), $C_S$ (On)

 $C_D$  (On) and  $C_S$  (On) represent on switch capacitances, which are measured with reference to ground.

### Cin

C<sub>IN</sub> is the digital input capacitance.

#### Cout

Cout is the digital output capacitance.

#### ton

 $t_{\rm ON}$  represents the delay between applying the digital control input and the output switching on.

#### toff

toFF represents the delay between applying the digital control input and the output switching off.

#### **Off Isolation**

Off isolation is a measure of unwanted signal coupling through an off switch.

#### **Charge Injection**

Charge injection is a measure of the glitch impulse transferred from the digital input to the analog output during switching.

#### Crosstalk

Crosstalk is a measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.

#### -3 dB Bandwidth

Bandwidth is the frequency at which the output is attenuated by 3 dB.

## On Response

On response is the frequency response of the on switch.

#### **Insertion Loss**

Insertion loss is the loss due to the on resistance of the switch.

#### Total Harmonic Distortion + Noise (THD + N)

THD + N is the ratio of the harmonic amplitude plus noise of the signal to the fundamental.

#### AC Power Supply Rejection Ratio (AC PSRR)

AC PSRR is the ratio of the amplitude of the signal on the output to the amplitude of the modulation. AC PSRR is a measure of the ability of the device to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.62 V p-p.

# THEORY OF OPERATION

The ADGS1414D is a set of serially controlled, octal SPST switches with error detection features. SPI Mode 0 and Mode 3 can be used with the ADGS1414D, and the device operates with SCLK frequencies up to 50 MHz. The default mode for the ADGS1414D is address mode in which the registers of the device are accessed by a 16-bit SPI command that is bounded by  $\overline{CS}$ . The SPI command is a 24-bit command if the user enables CRC error detection. Other error detection features include SCLK count error and invalid read and write error. Read the error flags register to detect if any of these SPI errors occur. The ADGS1414D can also operate in two other modes: burst mode and daisy-chain mode.

The interface pins of the ADGS1414D are  $\overline{CS}$ , SCLK, SDI, and SDO. Hold  $\overline{CS}$  low when using the SPI. Data is captured on the SDI on the rising edge of SCLK, and data is propagated out on the SDO on the falling edge of SCLK.

### ADDRESS MODE

Address mode is the default mode for the ADGS1414D upon power up. A single SPI frame in address mode is bounded by a  $\overline{CS}$  falling edge and the succeeding  $\overline{CS}$  rising edge. The SPI frame is comprised of 16 SCLK cycles. The timing diagram for address mode is shown in Figure 39. The first SDI bit indicates if the SPI command is a read or write command. When the first bit is set to 0, a write command is issued, and if the first bit is set to 1, a read command is issued. The next seven bits determine the target register address. The remaining eight bits provide the data to the addressed register. The last eight bits are ignored during a read command, because during these clock cycles, SDO propagates out the data contained in the addressed register.

The target register address of an SPI command is determined on the eighth SCLK rising edge. Data from this register propagates out on SDO from the  $8^{th}$  to the  $15^{th}$  SCLK falling edge during SPI reads. A register write occurs on the  $16^{th}$  SCLK rising edge during SPI writes. During any SPI command, SDO sends out eight alignment bits as the first eight bits. The alignment bits observed at SDO are 0x25.

## **ERROR DETECTION FEATURES**

Protocol and communication errors on the SPI are detectable. There are three error detection features: incorrect SCLK count error detection, invalid read and write address error detection, and CRC error detection. Each of these error detection features has a corresponding enable bit in the error configuration register. In addition, there is an error flag bit for each of these error detection features in the error flags register.

### Cyclic Redundancy Check (CRC) Error Detection

The CRC error detection feature extends a valid SPI frame by 8 SCLK cycles. These eight extra cycles are needed to send the CRC byte for that SPI frame. The CRC byte is calculated by the SPI block using the 16-bit payload: the R/W bit, the register address, Bits[6:0], and the register data, Bits[7:0]. The CRC polynomial used in the SPI block is  $x^8 + x^2 + x^1 + 1$  with a seed value of 0. For a timing diagram with CRC enabled, see Figure 40. Register writes occur at the 24<sup>th</sup> SCLK rising edge with CRC error checking enabled.

During an SPI write, the microcontroller or central processing unit (CPU) provides the CRC byte through SDI. The SPI block checks the CRC byte just before the 24th SCLK rising edge. On this same edge, the register write is prevented if an incorrect CRC byte is received by the SPI. The CRC error flag asserts in the error flags register in the case of the incorrect CRC byte being detected.

During an SPI read, the CRC byte is provided to the microcontroller through SDO.

The CRC error detection feature is disabled by default and can be configured by the user through the error configuration register.



Figure 40. Timing Diagram with CRC Enabled

#### SCLK Count Error Detection

SCLK count error detection allows the user to detect if an incorrect number of SCLK cycles are sent by the microcontroller or CPU. When in address mode, with CRC disabled, 16 SCLK cycles are expected. If 16 SCLK cycles are not detected, the SCLK count error flag asserts in the error flags register. When less than 16 SCLK cycles are received by the device, a write to the register map does not occur. When the ADGS1414D receives more than 16 SCLK cycles, a write to the memory map still occurs at the 16<sup>th</sup> SCLK rising edge, and the flag asserts in the error flags register. With CRC enabled, the expected number of SCLK cycles is 24. SCLK count error detection is enabled by default and can be configured by the user through the error configuration register.

#### Invalid Read and Write Address Error

An invalid read and write address error detects when a nonexistent register address is a target for a read or write. In addition, this error asserts when a write to a read only register is attempted. The invalid read and write address error flag asserts in the error flags register when an invalid read and write address error occurs. The invalid read and write address error is detected on the ninth SCLK rising edge, which means a write to the register does not occur when an invalid address is targeted. Invalid read and write address error detection is enabled by default and can be disabled by the user through the error configuration register.

### **CLEARING THE ERROR FLAGS REGISTER**

To clear the error flags register, write the special 16-bit SPI frame, 0x6CA9, to the device. This SPI command does not trigger the invalid  $R/\overline{W}$  address error. When CRC is enabled, the user must also send the correct CRC byte for a successful error clear command. At the 16<sup>th</sup> or 24<sup>th</sup> SCLK rising edge, the error flags register resets to zero.

### **BURST MODE**

The SPI can accept consecutive SPI commands without the need to deassert the  $\overline{CS}$  line, which is called burst mode. Burst mode is enabled through the burst enable register. This mode uses the same 16-bit command to communicate with the device. In addition, the response of the device at SDO is still aligned with the corresponding SPI command. Figure 41 shows an example of SDI and SDO during burst mode.

The invalid read and write address and CRC error checking functions operate similarly during burst mode as these error checking functions do during address mode. However, SCLK count error detection operates in a slightly different manner. The total number of SCLK cycles within a given  $\overline{\text{CS}}$  frame are counted, and if the total is not a multiple of 16, or a multiple of 24 when CRC is enabled, the SCLK count error flag asserts.



#### SOFTWARE RESET

When in address mode, the user can initiate a software reset by writing two consecutive SPI commands, 0xA3 followed by 0x05, targeting Register 0x0B. After a software reset, all register values are set to default.

### **DAISY-CHAIN MODE**

The connection of several ADGS1414D devices in a daisy-chain configuration is possible, and Figure 42 illustrates this setup. All devices share the same  $\overline{CS}$ , SCLK, and V<sub>L</sub> line, whereas the SDO of a device forms a connection to the SDI of the next device, creating a shift register. In daisy-chain mode, SDO is an eight cycle delayed version of SDI. When in daisy-chain mode, all commands target the switch data register. Therefore, it is not possible to make configuration changes while in daisy-chain mode.



Figure 42. Two ADGS1414D Devices Connected in a Daisy-Chain Configuration

When in address mode, the ADGS1414D can only enter daisychain mode by sending the 16-bit SPI command, 0x2500 (see Figure 43). When the ADGS1414D receives this command, the SDO of the device sends out the same command because the alignment bits at SDO are 0x25, which allows multiple daisy connected devices to enter daisy-chain mode in a single SPI frame. A hardware reset is required to exit daisy-chain mode.

For the timing diagram of a typical daisy-chain SPI frame, see Figure 44. When  $\overline{CS}$  goes high, Device 1 writes Command 0, Bits[7:0] to its switch data register, Device 2 writes Command 1, Bits[7:0] to its switches, and so on. The SPI block uses the last eight bits it received through SDI to update the switches. After entering daisy-chain mode, the first eight bits sent out by SDO

on each device in the chain are 0x00. When  $\overline{CS}$  goes high, the internal shift register value does not reset back to zero.

An SCLK rising edge reads data on SDI while data is propagated out SDO on an SCLK falling edge.

### **POWER-ON RESET**

The digital section of the ADGS1414D goes through an initialization phase during  $V_L$  power up. This initialization also occurs after a hardware or software reset. After  $V_L$  power-up or a reset, ensure that a minimum of 120 µs passes from the time of power-up or reset before any SPI command is issued. Ensure that  $V_L$  does not drop out during the 120 µs initialization phase because it may result in the incorrect operation of the ADGS1414D.

23895-



 SD03
 0x00
 0x00
 0x00
 COMMAND3[7:0]
 DEVICE 4

 NOTES
 1. SD02 AND SD03 ARE THE OUTPUT COMMANDS FROM DEVICE 2 AND DEVICE 3, RESPECTIVELY.
 Figure 44. Example of an SPI Frame Where Four ADGS1414D Devices Connect in Daisy-Chain Mode

# APPLICATIONS INFORMATION

## SYSTEM CHANNEL DENSITY

The ADGS1414D feature set allows for large system channel density. These features include route through pins for the digital signals and power supplies, as well as integrated passive components.

### **Route Through Pins**

When multiple ADGS1414D devices are used in a system, the route through pins allow for a greater channel density layout. The route through pins enable the passing of power supplies and digital lines between devices with ease. The  $V_{DD}$ ,  $\overline{RESET}/V_L$ , and GND power lines, as well as the SCLK,  $\overline{CS}$ , SDI, and SDO digital lines, are available on both the top and bottom pins of the package. These route through pins simplify PCB routing and reduce the need for vias when connecting many

ADGS1414D devices together. Figure 45 shows an example layout where the route through pins on four ADGS1414D devices configured in daisy-chain mode are used to reduce the overall size of the layout.

#### **Integrated Passive Components**

Note the lack of external passive components in the layout in Figure 45. The ADGS1414D has integrated decoupling capacitors for the  $V_{DD}$ ,  $V_{SS}$ , and  $\overline{RESET}/V_L$  power supplies. Therefore, the need for external decoupling capacitors is eliminated, reducing the total system footprint of the ADGS1414D. If additional decoupling is required for extremely noise sensitive applications, add an external decoupling capacitor. Figure 21 shows the AC PSRR performance with and without external decoupling capacitors.



Figure 45. Layout Example Showing the Use of the Route Pins and the Elimination of External Passive Components

### **BREAK-BEFORE-MAKE SWITCHING**

The ADGS1414D exhibits break-before-make switching action. This feature allows for the use of the device in multiplexer applications. To use the device as a multiplexer, externally hardwire a device into the desired mux configuration, as shown in Figure 46.



Figure 46. An SPI Controlled Switch Configured into a 4:1 Mux

### **DIGITAL INPUT BUFFERS**

There are input buffers present on the digital input pins ( $\overline{CS}$ , SCLK, and SDI). These buffers are active at all times. Therefore, there is current draw from the V<sub>L</sub> supply if SCLK or SDI is toggled, regardless of whether  $\overline{CS}$  is active. For typical values of this current draw, refer to the Specifications section and Figure 27.

## **POWER SUPPLY RAILS**

The ADGS1414D can operate with bipolar supplies between  $\pm 4.5$  V and  $\pm 16.5$  V. The supplies on V<sub>DD</sub> and V<sub>SS</sub> do not have to be symmetrical. However, the V<sub>DD</sub> to V<sub>SS</sub> range must not exceed 33 V. The ADGS1414D can also operate with single supplies between 5 V and 20 V with V<sub>SS</sub> connected to GND. The voltage range that can be supplied to V<sub>L</sub> is from 2.7 V to 5.5 V. The device is fully specified at  $\pm 15$  V,  $\pm 5$  V, and  $\pm 12$  V analog supply voltage ranges.

## POWER SUPPLY RECOMMENDATIONS

Analog Devices, Inc., has a wide range of power management products to meet the requirements of high performance signal chains.

An example of a bipolar power solution is shown in Figure 47. The LT3463 (a dual switching regulator) generates a positive and negative supply rail for the ADGS1414D, an amplifier, and/or a precision converter in a typical signal chain. Also shown in Figure 47 are two optional low dropout regulators (LDOs), the ADP7142 and ADP7182 (positive and negative LDOs, respectively), which can reduce the output ripple of the LT3463 in ultralow noise sensitive applications. The ADP7142 can generate the  $V_L$  voltage that is required to power digital circuitry within the ADGS1414D.



Figure 47. Bipolar Power Solution

| Table 11. | Recommended Power Management Devices                     |
|-----------|----------------------------------------------------------|
| Product   | Description                                              |
|           | Dual micropower, dc to dc converter with Schottky diodes |
| ADP7142   | 40 V, 200 mA, low noise, CMOS, LDO linear regulator      |
|           | –28 V, –200 mA, low noise, LDO linear regulator          |

## **1.8 V LOGIC COMPATIBILITY**

The SDI,  $\overline{CS}$ , and SCLK digital inputs of the ADGS1414D are compatible with 1.8 V logic when V<sub>L</sub> is between or equal to 2.7 V and 3.3 V.

The SDO digital output levels are proportional to the V<sub>L</sub> voltage. For example, if V<sub>L</sub> = 3 V, a logic high on the SDO is approximately 3 V. When performing an SPI readback from the ADGS1414D with a controller device using 1.8 V logic, there may be an issue if the digital pins on the controller cannot tolerate digital input signals that exceed 1.8 V.

Figure 48 describes how to use the ADG3231 level translator to perform a 1.8 V SPI readback with a device that has 1.8 V logic ports, such as a microcontroller or field programmable gate array (FPGA). Place the ADG3231 between the SDO of the ADGS1414D and the microcontroller or FPGA. Supply V<sub>CC1</sub> of the ADG3231 with the V<sub>L</sub> voltage of the ADGS1414D and connect V<sub>CC2</sub> to the 1.8 V supply from the microcontroller or FPGA. The ADG3231 then translates the logic level of the SDO from V<sub>L</sub> to 1.8 V.

This solution is only required if the 1.8 V microcontroller or FPGA cannot tolerate digital input signals that exceed 1.8 V.



Figure 48. Using the ADG3231 to Perform a 1.8 V SPI Readback

# **REGISTER SUMMARY**

## Table 12. Register Summary

| Reg. | Name        | Bit 7    | Bit 6                  | Bit 5    | Bit 4  | Bit 3  | Bit 2       | Bit 1         | Bit 0        | Default |     |
|------|-------------|----------|------------------------|----------|--------|--------|-------------|---------------|--------------|---------|-----|
| 0x01 | SW_DATA     | SW8_EN   | SW7_EN                 | SW6_EN   | SW5_EN | SW4_EN | SW3_EN      | SW2_EN        | SW1_EN       |         | R/W |
| 0x02 | ERR_CONFIG  | Reserved |                        |          |        |        | RW_ERR_EN   | SCLK_ERR_EN   | CRC_ERR_EN   | 0x06    | R/W |
| 0x03 | ERR_FLAGS   |          |                        | Reserved |        |        | RW_ERR_FLAG | SCLK_ERR_FLAG | CRC_ERR_FLAG | 0x00    | R   |
| 0x05 | BURST_EN    |          | Reserved BURST_MODE_EN |          |        |        |             |               |              |         | R/W |
| 0x0B | SOFT_RESETB |          | SOFT_RESETB            |          |        |        |             |               |              | 0x00    | W   |

# **REGISTER DETAILS**

## SWITCH DATA REGISTER

#### Address: 0x01, Reset: 0x00, Name: SW\_DATA

Use the switch data register to control the status of the eight switches of the ADGS1414D.

| Bit | Bit Name | Setting | Description                         | Default | Access |
|-----|----------|---------|-------------------------------------|---------|--------|
| 7   | SW8_EN   |         | Enable the SW8_EN bit for Switch 8. | 0x0     | R/W    |
|     |          | 0       | Switch 8 open.                      |         |        |
|     |          | 1       | Switch 8 closed.                    |         |        |
| 6   | SW7_EN   |         | Enable the SW7_EN bit for Switch 7. | 0x0     | R/W    |
|     |          | 0       | Switch 7 open.                      |         |        |
|     |          | 1       | Switch 7 closed.                    |         |        |
| 5   | SW6_EN   |         | Enable the SW6_EN bit for Switch 6. | 0x0     | R/W    |
|     |          | 0       | Switch 6 open.                      |         |        |
|     |          | 1       | Switch 6 closed.                    |         |        |
| 4   | SW5_EN   |         | Enable the SW5_EN bit for Switch 5. | 0x0     | R/W    |
|     |          | 0       | Switch 5 open.                      |         |        |
|     |          | 1       | Switch 5 closed.                    |         |        |
| 3   | SW4_EN   |         | Enable the SW4_EN bit for Switch 4. | 0x0     | R/W    |
|     |          | 0       | Switch 4 open.                      |         |        |
|     |          | 1       | Switch 4 closed.                    |         |        |
| 2   | SW3_EN   |         | Enable the SW3_EN bit for Switch 3. | 0x0     | R/W    |
|     |          | 0       | Switch 3 open.                      |         |        |
|     |          | 1       | Switch 3 closed.                    |         |        |
| 1   | SW2_EN   |         | Enable the SW2_EN bit for Switch 2. | 0x0     | R/W    |
|     |          | 0       | Switch 2 open.                      |         |        |
|     |          | 1       | Switch 2 closed.                    |         |        |
| 0   | SW1_EN   |         | Enable the SW1_EN bit for Switch 1. | 0x0     | R/W    |
|     |          | 0       | Switch 1 open.                      |         |        |
|     |          | 1       | Switch 1 closed.                    |         |        |

#### **ERROR CONFIGURATION REGISTER**

#### Address: 0x02, Reset: 0x06, Name: ERR\_CONFIG

Use the error configuration register to enable and disable the relevant error features as required.

| Bits    | Bit Name    | Settings | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Default | Access |
|---------|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|
| [7:3]   | Reserved    |          | Bits[7:3] are reserved. Set Bits[7:3] to 0.                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x0     | R      |
| 2       | RW_ERR_EN   |          | Enable the RW_ERR_EN bit to detect an invalid read and write address.                                                                                                                                                                                                                                                                                                                                                                                           | 0x1     | R/W    |
|         |             | 0        | Disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |        |
|         |             | 1        | Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |        |
| 1 SCLK_ | SCLK_ERR_EN | 0        | Enable the SCLK_ERR_EN bit to detect the correct number of SCLK cycles<br>in an SPI frame. 16 SCLK cycles are expected when CRC is disabled and<br>burst mode is disabled. 24 SCLK cycles are expected when CRC is enabled<br>and burst mode is disabled. A multiple of 16 SCLK cycles are expected<br>when CRC is disabled and burst mode is enabled. A multiple of 24 SCLK<br>cycles are expected when CRC is enabled and burst mode is enabled.<br>Disabled. | 0x1     | R/W    |
|         |             | 1        | Enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |        |

#### Table 14. Bit Descriptions for ERR\_CONFIG

| Bits | Bit Name   | Settings | Description                                                                                  | Default | Access |
|------|------------|----------|----------------------------------------------------------------------------------------------|---------|--------|
| 0    | CRC_ERR_EN |          | Enable the CRC_ERR_EN bit for CRC error detection. SPI frames are 24 bits wide when enabled. | 0x0     | R∕₩    |
|      |            | 0        | Disabled.                                                                                    |         |        |
|      |            | 1        | Enabled.                                                                                     |         |        |

### **ERROR FLAGS REGISTER**

#### Address: 0x03, Reset: 0x00, Name: ERR\_FLAGS

Use the error flags register to determine if an error has occurred. To clear the error flags register, write the special 16-bit SPI command, 0x6CA9, to the device. This SPI command does not trigger the invalid  $R/\overline{W}$  address error. When CRC is enabled, include the correct CRC byte during the SPI write for the clear error flags register command to succeed.

| Bits  | Bit Name      | Settings | Description                                                                                                                                                                                                                              | Default | Access |
|-------|---------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|
| [7:3] | Reserved      |          | Bits[7:3] are reserved and are set to 0.                                                                                                                                                                                                 | 0x0     | R      |
| 2     | RW_ERR_FLAG   |          | Error flag for invalid read and write address. The error flag asserts during<br>an SPI read if the target address does not exist. The error flag also asserts<br>when the target address of an SPI write does not exist or is read only. | 0x0     | R      |
|       |               | 0        | No error.                                                                                                                                                                                                                                |         |        |
|       |               | 1        | Error.                                                                                                                                                                                                                                   |         |        |
| 1     | SCLK_ERR_FLAG |          | Error flag for the detection of the correct number of SCLK cycles in an SPI frame.                                                                                                                                                       | 0x0     | R      |
|       |               | 0        | No error.                                                                                                                                                                                                                                |         |        |
|       |               | 1        | Error.                                                                                                                                                                                                                                   |         |        |
| 0     | CRC_ERR_FLAG  |          | Error flag that determines if a CRC error has occurred during a register write.                                                                                                                                                          | 0x0     | R      |
|       |               | 0        | No error.                                                                                                                                                                                                                                |         |        |
|       |               | 1        | Error.                                                                                                                                                                                                                                   |         |        |

#### Table 15. Bit Descriptions for ERR\_FLAGS

#### **BURST ENABLE REGISTER**

#### Address: 0x05, Reset: 0x00, Name: BURST\_EN

Use the burst enable register to enable or disable burst mode. When burst mode is enabled, the user can send multiple consecutive SPI commands without deasserting  $\overline{CS}$ .

| Bits  | Bit Name      | Settings | Description                                 | Default | Access |
|-------|---------------|----------|---------------------------------------------|---------|--------|
| [7:1] | Reserved      |          | Bits[7:1] are reserved. Set Bits[7:1] to 0. | 0x0     | R      |
| 0     | BURST_MODE_EN |          | Burst mode enable bit.                      | 0x0     | R/W    |
|       |               | 0        | Disabled.                                   |         |        |
|       |               | 1        | Enabled.                                    |         |        |

#### Table 16. Bit Descriptions for BURST\_EN

#### SOFTWARE RESET REGISTER

#### Address: 0x0B, Reset: 0x00, Name: SOFT\_RESETB

Use the software reset register to perform a software reset. Consecutively write 0xA3 followed by 0x05 to this register, and the registers of the device reset to their default state.

| Bits  | Bit Name    | Settings | Description                                                                                         | Default | Access |
|-------|-------------|----------|-----------------------------------------------------------------------------------------------------|---------|--------|
| [7:0] | SOFT_RESETB |          | To perform a software reset, consecutively write 0xA3 followed by 0x05 to the SOFT_RESETB register. | 0x0     | W      |

# **OUTLINE DIMENSIONS**



#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description               | Package Option |
|--------------------|-------------------|-----------------------------------|----------------|
| ADGS1414DBCCZ      | -40°C to +125°C   | 30-Terminal Land Grid Array [LGA] | CC-30-3        |
| ADGS1414DBCCZ-RL7  | -40°C to +125°C   | 30-Terminal Land Grid Array [LGA] | CC-30-3        |
| EV-ADGS1414DSDZ    |                   | Evaluation Board                  |                |

<sup>1</sup> Z = RoHS Compliant Part.

©2020 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D23895-6/20(0)



www.analog.com

Rev. 0 | Page 28 of 28