#### **Features** - High-density, High-performance, Electrically-erasable Complex Programmable Logic Device - 32 Macrocells - 5 Product Terms per Macrocell, Expandable up to 40 per Macrocell - 44 Pins - 7.5 ns Maximum Pin-to-pin Delay - Registered Operation up to 125 MHz - Enhanced Routing Resources - In-System Programmability (ISP) via JTAG - Flexible Logic Macrocell - D/T Latch Configurable Flip-flops - Global and Individual Register Control Signals - Global and Individual Output Enable - Programmable Output Slew Rate - Programmable Output Open Collector Option - Maximum Logic Utilization by Burying a Register with a COM Output - Advanced Power Management Features - Automatic 10 µA Standby for "L" Version - · Pin-controlled 1 mA Standby Mode - Programmable Pin-keeper Inputs and I/Os - Reduced-power Feature per Macrocell - Available in Commercial and Industrial Temperature Ranges - Available in 44-lead PLCC and TQFP - Advanced EEPROM Technology - 100% Tested - Completely Reprogrammable - 10,000 Program/Erase Cycles - 20-year Data Retention - 2000V ESD Protection - 200 mA Latch-up Immunity - JTAG Boundary-scan Testing to IEEE Std. 1149.1-1990 and 1149.1a-1993 Supported - PCI-compliant - Security Fuse Feature #### **Enhanced Features** - Improved Connectivity (Additional Feedback Routing, Alternate Input Routing) - Output Enable Product Terms - D Latch Mode - Combinatorial Output with Registered Feedback within Any Macrocell - Three Global Clock Pins - ITD (Input Transition Detection) Circuits on Global Clocks, Inputs and I/O ("L" versions) - Fast Registered Input from Product Term - Programmable "Pin-keeper" Option - V<sub>CC</sub> Power-up Reset Option - Pull-up Option on JTAG Pins TMS and TDI - Advanced Power Management Features - Input Transition Detection - Power-down ("L" versions) - Individual Macrocell Power Option - Disable ITD on Global Clocks, Inputs and I/O # Highperformance EEPROM CPLD ATF1502AS ATF1502ASL #### **Description** The ATF1502AS is a high-performance, high-density complex programmable logic device (CPLD) that utilizes Atmel's proven electrically-erasable technology. With 32 logic macrocells and up to 36 inputs, it easily integrates logic from several TTL, SSI, MSI, LSI and classic PLDs. The ATF1502AS's enhanced routing switch matrices increase usable gate count and the odds of successful pin-locked design modifications. The ATF1502AS has up to 32 bi-directional I/O pins and four dedicated input pins, depending on the type of device package selected. Each dedicated pin can also serve as a global control signal, register clock, register reset or output enable. Each of these control signals can be selected for use individually within each macrocell. #### **Block Diagram** Each of the 32 macrocells generates a buried feedback that goes to the global bus. Each input and I/O pin also feeds into the global bus. The switch matrix in each logic block then selects 40 individual signals from the global bus. Each macrocell also generates a foldback logic term that goes to a regional bus. Cascade logic between macrocells in the ATF1502AS allows fast, efficient generation of complex logic functions. The ATF1502AS contains four such logic chains, each capable of creating sum term logic with a fan-in of up to 40 product terms. The ATF1502AS macrocell, shown in Figure 1, is flexible enough to support highly complex logic functions operating at high speed. The macrocell consists of five sections: product terms and product term select multiplexer, OR/XOR/CASCADE logic, a flip-flop, output select and enable, and logic array inputs. Unused product terms are automatically disabled by the compiler to decrease power consumption. A security fuse, when programmed, protects the contents of the ATF1502AS. Two bytes (16 bits) of User Signature are accessible to the user for purposes such as storing project name, part number, revision or date. The User Signature is accessible regardless of the state of the security fuse. The ATF1502AS device is an in-system programmable (ISP) device. It uses the industry standard 4-pin JTAG interface (IEEE Std. 1149.1), and is fully compliant with JTAG's Boundary-scan Description Language (BSDL). ISP allows the device to be programmed without removing it from the printed circuit board. In addition to simplifying the manufacturing flow, ISP also allows design modifications to be made in the field via software. Figure 1. ATF1502AS Macrocell # Product Terms and Select Mux Each ATF1502AS macrocell has five product terms. Each product term receives as its inputs all signals from both the global bus and regional bus. The product term select multiplexer (PTMUX) allocates the five product terms as needed to the macrocell logic gates and control signals. The PTMUX programming is determined by the design compiler, which selects the optimum macrocell configuration. #### OR/XOR/ CASCADE Logic The ATF1502AS's logic structure is designed to efficiently support all types of logic. Within a single macrocell, all the product terms can be routed to the OR gate, creating a 5-input AND/OR sum term. With the addition of the CASIN from neighboring macrocells, this can be expanded to as many as 40 product terms with little additional delay. The macrocell's XOR gate allows efficient implementation of compare and arithmetic functions. One input to the XOR comes from the OR sum term. The other XOR input can be a product term or a fixed high or low level. For combinatorial outputs, the fixed level input allows polarity selection. For registered functions, the fixed levels allow DeMorgan minimization of product terms. The XOR gate is also used to emulate T- and JK-type flip-flops. #### Flip-flop The ATF1502AS's flip-flop has very flexible data and control functions. The data input can come from either the XOR gate, from a separate product term or directly from the I/O pin. Selecting the separate product term allows creation of a buried registered feedback within a combinatorial output macrocell. (This feature is automatically implemented by the fitter software). In addition to D, T, JK and SR operation, the flip-flop can also be configured as a flow-through latch. In this mode, data passes through when the clock is high and is latched when the clock is low. The clock itself can be either one of the Global CLK signals (GCK[0:2]) or an individual product term. The flip-flop changes state on the clock's rising edge. When the GCK signal is used as the clock, one of the macrocell product terms can be selected as a clock enable. When the clock enable function is active and the enable signal (product term) is low, all clock edges are ignored. The flip-flop's asynchronous reset signal (AR) can be either the Global Clear (GCLEAR), a product term, or always off. AR can also be a logic OR of GCLEAR with a product term. The asynchronous preset (AP) can be a product term or always off. #### Extra Feedback The ATF1502AS(L) macrocell output can be selected as registered or combinatorial. The extra buried feedback signal can be either combinatorial or a registered signal regardless of whether the output is combinatorial or registered. (This enhancement function is automatically implemented by the fitter software.) Feedback of a buried combinatorial output allows the creation of a second latch within a macrocell. #### I/O Control The output enable multiplexer (MOE) controls the output enable signal. Each I/O can be individually configured as an input, output or for bi-directional operation. The output enable for each macrocell can be selected from the true or compliment of the two output enable pins, a subset of the I/O pins, or a subset of the I/O macrocells. This selection is automatically done by the fitter software when the I/O is configured as an input, all macrocell resources are still available, including the buried feedback, expander and cascade logic. # Global Bus/Switch Matrix The global bus contains all input and I/O pin signals as well as the buried feedback signal from all 32 macrocells. The switch matrix in each logic block receives as its inputs all signals from the global bus. Under software control, up to 40 of these signals can be selected as inputs to the logic block. #### Foldback Bus Each macrocell also generates a foldback product term. This signal goes to the regional bus and is available to four macrocells. The foldback is an inverse polarity of one of the macrocell's product terms. The four foldback terms in each region allow generation of high fan-in sum terms (up to nine product terms) with little additional delay. # Programmable Pin-keeper Option for Inputs and I/Os The ATF1502AS offers the option of programming all input and I/O pins so that pin-keeper circuits can be utilized. When any pin is driven high or low and then subsequently left floating, it will stay at that previous high or low level. This circuitry prevents unused input and I/O lines from floating to intermediate voltage levels, which causes unnecessary power consumption and system noise. The keeper circuits eliminate the need for external pull-up resistors and eliminate their DC power consumption. #### **Input Diagram** #### I/O Diagram # Speed/Power Management The ATF1502AS has several built-in speed and power management features. The ATF1502AS contains circuitry that automatically puts the device into a low-power standby mode when no logic transitions are occurring. This not only reduces power consumption during inactive periods, but also provides proportional power savings for most applications running at system speeds below 50 MHz. This feature may be selected as a design option. To further reduce power, each ATF1502AS macrocell has a reduced-power bit feature. This feature allows individual macrocells to be configured for maximum power savings. This feature may be selected as a design option. The ATF1502AS also has an optional power-down mode. In this mode, current drops to below 10 mA. When the power-down option is selected, either PD1 or PD2 pins (or both) can be used to power down the part. The power-down option is selected in the design source file. When enabled, the device goes into power-down when either PD1 or PD2 is high. In the power-down mode, all internal logic signals are latched and held, as are any enabled outputs. All pin transitions are ignored until the PD pin is brought low. When the power-down feature is enabled, the PD1 or PD2 pin cannot be used as a logic input or output. However, the pin's macrocell may still be used to generate buried foldback and cascade logic signals. All power-down AC characteristic parameters are computed from external input or I/O pins, with reduced-power bit turned on. For macrocells in reduced-power mode (reduced-power bit turned on), the reduced-power adder, $t_{RPA}$ , must be added to the AC parameters, which include the data paths $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{ACL}$ , $t_{ACH}$ and $t_{SEXP}$ . The ATF1502AS macrocell also has an option whereby the power can be reduced on a permacrocell basis. By enabling this power-down option, macrocells that are not used in an application can be turned down, thereby reducing the overall power consumption of the device. Each output also has individual slew rate control. This may be used to reduce system noise by slowing down outputs that do not need to operate at maximum speed. Outputs default to slow switching, and may be specified as fast switching in the design file. ## Design Software Support ATF1502AS designs are supported by several third-party tools. Automated fitters allow logic synthesis using a variety of high-level description languages and formats. #### **Power-up Reset** The ATF1502AS is designed with a power-up reset, a feature critical for state machine initialization. At a point delayed slightly from $V_{CC}$ crossing $V_{RST}$ , all registers will be initialized, and the state of each output will depend on the polarity of its buffer. However, due to the asynchronous nature of reset and uncertainty of how $V_{CC}$ actually rises in the system, the following conditions are required: - 1. The V<sub>CC</sub> rise must be monotonic, - 2. After reset occurs, all input and feedback setup times must be met before driving the clock pin high, and, - 3. The clock must remain stable during T<sub>D</sub>. The ATF1502AS has two options for the hysteresis about the reset level, $V_{RST}$ , Small and Large. During the fitting process users may configure the device with the Power-up Reset hysteresis set to Large or Small. Atmel POF2JED users may select the Large option by including the flag "-power\_reset" on the command line after "filename.POF". To allow the registers to be properly reinitialized with the Large hysteresis option selected, the following condition is added: 4. If $V_{CC}$ falls below 2.0V, it must shut off completely before the device is turned on again. When the Large hysteresis option is active, $I_{CC}$ is reduced by several hundred microamps as well. # Security Fuse Usage A single fuse is provided to prevent unauthorized copying of the ATF1502AS fuse patterns. Once programmed, fuse verify is inhibited. However, the 16-bit User Signature remains accessible. ## **Programming** ATF1502AS devices are in-system programmable (ISP) devices utilizing the 4-pin JTAG protocol. This capability eliminates package handling normally required for programming and facilitates rapid design iterations and field changes. Atmel provides ISP hardware and software to allow programming of the ATF1502AS via the PC. ISP is performed by using either a download cable, a comparable board tester or a simple microprocessor interface. When using the ISP hardware or software to program the ATF1502AS devices, four I/O pins must be reserved for the JTAG interface. However, the logic features that the macrocells have associated with these I/O pins are still available to the design for burned logic functions. To facilitate ISP programming by the Automated Test Equipment (ATE) vendors, Serial Vector Format (SVF) files can be created by Atmel-provided software utilities. ATF1502AS devices can also be programmed using standard third-party programmers. With a third-party programmer, the JTAG ISP port can be disabled, thereby allowing four additional I/O pins to be used for logic. Contact your local Atmel representatives or Atmel PLD applications for details. ## ISP Programming Protection The ATF1502AS has a special feature that locks the device and prevents the inputs and I/O from driving if the programming process is interrupted for any reason. The inputs and I/O default to high-Z state during such a condition. In addition, the pin-keeper option preserves the previous state of the input and I/O PMS during programming. All ATF1502AS devices are initially shipped in the erased state, thereby making them ready to use for ISP. Note: For more information refer to the "Designing for In-System Programmability with Atmel CPLDs" application note. #### JTAG-BST/ISP Overview The JTAG boundary-scan testing is controlled by the Test Access Port (TAP) controller in the ATF1502AS. The boundary-scan technique involves the inclusion of a shift-register stage (contained in a boundary-scan cell) adjacent to each component so that signals at component boundaries can be controlled and observed using scan testing methods. Each input pin and I/O pin has its own boundary-scan cell (BSC) to support boundary-scan testing. The ATF1502AS does not include a Test Reset (TRST) input pin because the TAP controller is automatically reset at power-up. The five JTAG modes supported include: SAMPLE/PRELOAD, EXTEST, BYPASS, IDCODE and HIGHZ. The ATF1502AS's ISP can be fully described using JTAG's BSDL as described in IEEE Standard 1149.1b. This allows ATF1502AS programming to be described and implemented using any one of the third-party development tools supporting this standard. The ATF1502AS has the option of using four JTAG-standard I/O pins for boundary-scan testing (BST) and in-system programming (ISP) purposes. The ATF1502AS is programmable through the four JTAG pins using the IEEE standard JTAG programming protocol established by IEEE Standard 1149.1 using 5V TTL-level programming signals from the ISP interface for in-system programming. The JTAG feature is a programmable option. If JTAG (BST or ISP) is not needed, then the four JTAG control pins are available as I/O pins. # JTAG Boundary-scan Cell (BSC) Testing The ATF1502AS contains up to 32 I/O pins and four input pins, depending on the device type and package type selected. Each input pin and I/O pin has its own boundary-scan cell (BSC) in order to support boundary-scan testing as described in detail by IEEE Standard 1149.1. A typical BSC consists of three capture registers or scan registers and up to two update registers. There are two types of BSCs, one for input or I/O pin, and one for the macrocells. The BSCs in the device are chained together through the capture registers. Input to the capture register chain is fed in from the TDI pin while the output is directed to the TDO pin. Capture registers are used to capture active device data signals, to shift data in and out of the device and to load data into the update registers. Control signals are generated internally by the JTAG TAP controller. The BSC configuration for the input and I/O pins and macrocells is shown below. # BSC Configuration for Input and I/O Pins (Except JTAG TAP Pins) Note: 1. The ATF1502AS has a pull-up option on TMS and TDI pins. This feature is selected as a design option. ## BSC Configuration for Macrocell #### **PCI Compliance** The ATF1502AS also supports the growing need in the industry to support the new Peripheral Component Interconnect (PCI) interface standard in PCI-based designs and specifications. The PCI interface calls for high current drivers, which are much larger than the traditional TTL drivers. In general, PLDs and FPGAs parallel outputs to support the high current load required by the PCI interface. The ATF1502AS allows this without contributing to system noise while delivering low output to output skew. Having a programmable high drive option is also possible without increasing output delay or pin capacitance. The PCI electrical characteristics appear on the next page. PCI Voltage-tocurrent Curves for +5V Signaling in Pull-up Mode PCI Voltage-tocurrent Curves for +5V Signaling in Pull-down Mode # **PCI DC Characteristics (Preliminary)** | Symbol | Parameter | Conditions | Min | Max | Units | |--------------------|-------------------------------------------|-------------------------------|------|-----------------------|-------| | V <sub>CC</sub> | Supply Voltage | | 4.75 | 5.25 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> + 0.5 | V | | V <sub>IL</sub> | Input Low Voltage | | -0.5 | 0.8 | V | | I <sub>IH</sub> | Input High Leakage Current <sup>(1)</sup> | V <sub>IN</sub> = 2.7V | | 70 | μΑ | | I <sub>IL</sub> | Input Low Leakage Current <sup>(1)</sup> | V <sub>IN</sub> = 0.5V | | -70 | μA | | V <sub>OH</sub> | Output High Voltage | I <sub>OUT</sub> = -2 mA | 2.4 | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OUT</sub> = 3 mA, 6 mA | | 0.55 | V | | C <sub>IN</sub> | Input Pin Capacitance | | | 10 | pF | | C <sub>CLK</sub> | CLK Pin Capacitance | | | 12 | pF | | C <sub>IDSEL</sub> | IDSEL Pin Capacitance | | | 8 | pF | | L <sub>PIN</sub> | Pin Inductance | | | 20 | nH | Note: 1. Leakage current is with pin-keeper off. # **PCI AC Characteristics (Preliminary)** | Symbol | Parameter | Conditions | Min | Max | Units | |---------------------|-----------------------------|------------------------------------------|------------------------------------------|------------|-------| | I <sub>OH(AC)</sub> | Switching | 0 < V <sub>OUT</sub> ≤ 1.4 | -44 | | mA | | | Current High<br>(Test High) | 1.4 < V <sub>OUT</sub> < 2.4 | -44 + (V <sub>OUT</sub> - 1.4)<br>/0.024 | | mA | | | | 3.1 < V <sub>OUT</sub> < V <sub>CC</sub> | | Equation A | mA | | | | V <sub>OUT</sub> = 3.1V | | -142 | μΑ | | I <sub>OL(AC)</sub> | Switching | V <sub>OUT</sub> > 2.2V | 95 | | mA | | | Current Low (Test Point) | 2.2 > V <sub>OUT</sub> > 0 | V <sub>OUT</sub> /0.023 | | mA | | | (100110111) | 0.1 > V <sub>OUT</sub> > 0 | | Equation B | mA | | | | V <sub>OUT</sub> = 0.71 | | 206 | mA | | I <sub>CL</sub> | Low Clamp Current | -5 < V <sub>IN</sub> ≤ -1 | -25 + (V <sub>IN</sub> + 1)<br>/0.015 | | mA | | SLEW <sub>R</sub> | Output Rise Slew Rate | 0.4V to 2.4V load | 1 | 5 | V/ns | | SLEW <sub>F</sub> | Output Fall Slew Rate | 2.4V to 0.4V load | 1 | 5 | V/ns | Notes: 1. Equation A: $I_{OH} = 11.9 (V_{OUT} - 5.25) * (V_{OUT} + 2.45)$ for $V_{CC} > V_{OUT} > 3.1$ V. 2. Equation B: $I_{OL} = 78.5 * V_{OUT} * (4.4 - V_{OUT})$ for 0V < $V_{OUT} < 0.71$ V. # Power-down Mode The ATF1502AS includes an optional pin-controlled power-down feature. When this mode is enabled, the PD pin acts as the power-down pin. When the PD pin is high, the device supply current is reduced to less than 5 mA. During power-down, all output data and internal logic states are latched and held. Therefore, all registered and combinatorial output data remain valid. Any outputs that were in a high-Z state at the onset will remain at high-Z. During power-down, all input signals except the power-down pin are blocked. Input and I/O hold latches remain active to ensure that pins do not float to indeterminate levels, further reducing system power. The power-down pin feature is enabled in the logic design file. Designs using the power-down pin may not use the PD pin logic array input. However, all other PD pin macrocell resources may still be used, including the buried feedback and foldback product term array inputs. ## Power-down AC Characteristics<sup>(1)(2)</sup> | | | - | 7 | -10 | | -15 | | -25 | | | |-------------------|-----------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>IVDH</sub> | Valid I, I/O before PD High | 7 | | 10 | | 15 | | 25 | | ns | | t <sub>GVDH</sub> | Valid OE <sup>(2)</sup> before PD High | 7 | | 10 | | 15 | | 25 | | ns | | t <sub>CVDH</sub> | Valid Clock <sup>(2)</sup> before PD High | 7 | | 10 | | 15 | | 25 | | ns | | t <sub>DHIX</sub> | I, I/O Don't Care after PD High | | 12 | | 15 | | 25 | | 35 | ns | | t <sub>DHGX</sub> | OE <sup>(2)</sup> Don't Care after PD High | | 12 | | 15 | | 25 | | 35 | ns | | t <sub>DHCX</sub> | Clock <sup>(2)</sup> Don't Care after PD High | | 12 | | 15 | | 25 | | 35 | ns | | t <sub>DLIV</sub> | PD Low to Valid I, I/O | | 1 | | 1 | | 1 | | 1 | μs | | t <sub>DLGV</sub> | PD Low to Valid OE (Pin or Term) | | 1 | | 1 | | 1 | | 1 | μs | | t <sub>DLCV</sub> | PD Low to Valid Clock (Pin or Term) | | 1 | | 1 | | 1 | | 1 | μs | | t <sub>DLOV</sub> | PD Low to Valid Output | | 1 | | 1 | | 1 | | 1 | μs | Notes: 1. For slow slew outputs, add t<sub>SSO</sub>. 2. Pin or product term. ## **Absolute Maximum Ratings\*** | Temperature Under Bias40°C to +85°C | |----------------------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground2.0V to +7.0V <sup>(1)</sup> | | Voltage on Input Pins with Respect to Ground During Programming2.0V to +14.0V <sup>(1)</sup> | | Programming Voltage with Respect to Ground2.0V to +14.0V <sup>(1)</sup> | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is V<sub>CC</sub> + 0.75V DC, which may overshoot to 7.0V for pulses of less than 20 ns. # **DC and AC Operating Conditions** | | Commercial | Industrial | |-----------------------------------|------------|--------------| | Operating Temperature (Ambient) | 0°C - 70°C | -40°C - 85°C | | V <sub>CC</sub> (5V) Power Supply | 5V ± 5% | 5V ± 10% | ## **DC Characteristics** | Symbol | Parameter | Condition | | | Min | Тур | Max | Units | |---------------------------------|------------------------------------------|------------------------------------------------------------------------------------------|------------|------|------|-----|-------------------------|-------| | I <sub>IL</sub> | Input or I/O Low<br>Leakage Current | $V_{IN} = V_{CC}$ | | | | -2 | -10 | μA | | I <sub>IH</sub> | Input or I/O High<br>Leakage Current | | | | | 2 | 10 | | | l <sub>oz</sub> | Tri-state Output<br>Off-state Current | $V_O = V_{CC}$ or G | ND | | -40 | | 40 | μA | | I <sub>CC1</sub> | Power Supply Current, Standby | V <sub>CC</sub> = Max | Std Mode | Com. | | 60 | | mA | | | | $V_{IN} = 0, V_{CC}$ | | Ind. | | 75 | | mA | | | | | "L" Mode | Com. | | 10 | | μA | | | | | | Ind. | | 10 | | μΑ | | I <sub>CC2</sub> | Power Supply Current,<br>Power-down Mode | $V_{CC} = Max$<br>$V_{IN} = 0, V_{CC}$ | "PD" Mode | | | 1 | 5 | mA | | I <sub>CC3</sub> <sup>(2)</sup> | Reduced-power Mode | V <sub>CC</sub> = Max | Std Mode | Com. | | 35 | | mA | | | Supply Current, Standby | $V_{IN} = 0, V_{CC}$ | | Ind. | | 40 | | mA | | V <sub>IL</sub> | Input Low Voltage | | | | -0.3 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | | | 2.0 | | V <sub>CCIO</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage (TTL) | $V_{IN} = V_{IH} \text{ or } V_{I}$ | | Com. | 3.0 | | 0.45 | V | | | | $V_{CC} = MIN, I_{OI}$ | _ = 12 mA | Ind. | | | 0.45 | | | | Output Low Voltage (CMOS) | $V_{IN} = V_{IH} \text{ or } V_{I}$ | | Com. | | | 0.2 | V | | | | $V_{CC} = MIN, I_{OI}$ | _ = 0.1 mA | Ind. | | | 0.2 | V | | V <sub>OH</sub> | Output High Voltage (TTL) | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$V_{CC} = \text{MIN, } I_{OH} = -4.0 \text{ mA}$ | | | | 2.4 | | V | Notes: 1. Not more than one output at a time should be shorted. Duration of short circuit test should not exceed 30 sec. <sup>2.</sup> $I_{CC3}$ refers to the current in the reduced-power mode when macrocell reduced-power is turned on. # Pin Capacitance<sup>(1)</sup> | | Тур | Max | Units | Conditions | |------------------|-----|-----|-------|------------------------------------| | C <sub>IN</sub> | 8 | 10 | pF | V <sub>IN</sub> = 0V; f = 1.0 MHz | | C <sub>I/O</sub> | 8 | 10 | pF | V <sub>OUT</sub> = 0V; f = 1.0 MHz | Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. The OGI pin (high-voltage pin during programming) has a maximum capacitance of 12 pF. # **Timing Model** #### **Input Test Waveforms and Measurement Levels** $t_R$ , $t_F = 1.5$ ns typical # **Output AC Test Loads** $$R1 = 464 \Omega$$ $$R2 = 250 \Omega$$ $$OUTPUT$$ $$PIN$$ $$CL = 35 pF$$ # **AC** Characteristics (1) | | | -7 | 7 | - | 10 | -1 | 15 | -2 | 25 | | |-------------------|-----------------------------------------------------------------------------------------------------|-------|-----|-----|-----|------|-----|-----|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>PD1</sub> | Input or Feedback to Non-registered Output | | 7.5 | | 10 | 3 | 15 | | 25 | ns | | t <sub>PD2</sub> | I/O Input or Feedback to Non-registered Feedback | | 7 | | 9 | 3 | 12 | | 25 | ns | | t <sub>SU</sub> | Global Clock Setup Time | 6 | | 7 | | 11 | | 20 | | ns | | t <sub>H</sub> | Global Clock Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>FSU</sub> | Global Clock Setup Time of Fast Input | 3 | | 3 | | 3 | | 5 | | ns | | t <sub>FH</sub> | Global Clock Hold Time of Fast Input | 0.5 | | 0.5 | | 1 | | 2 | | MHz | | t <sub>COP</sub> | Global Clock to Output Delay | | 4.5 | | 5 | | 8 | | 13 | ns | | t <sub>CH</sub> | Global Clock High Time | 3 | | 4 | | 5 | | 7 | | ns | | t <sub>CL</sub> | Global Clock Low Time | 3 | | 4 | | 5 | | 7 | | ns | | t <sub>ASU</sub> | Array Clock Setup Time | 3 | | 3 | | 4 | | 5 | | ns | | t <sub>AH</sub> | Array Clock Hold Time | 2 | | 3 | | 4 | | 6 | | ns | | t <sub>ACOP</sub> | Array Clock Output Delay | | 7.5 | | 10 | | 15 | | 25 | ns | | t <sub>ACH</sub> | Array Clock High Time | 3 | | 4 | | 6 | | 10 | | ns | | t <sub>ACL</sub> | Array Clock Low Time | 3 | | 4 | | 6 | | 10 | | ns | | t <sub>CNT</sub> | Minimum Clock Global Period | | 8 | | 10 | | 13 | | 22 | ns | | f <sub>CNT</sub> | Maximum Internal Global Clock Frequency | 125 | | 100 | | 76.9 | | 50 | | MHz | | t <sub>ACNT</sub> | Minimum Array Clock Period | | 8 | | 10 | | 13 | | 22 | ns | | f <sub>ACNT</sub> | Maximum Internal Array Clock Frequency | 125 | | 100 | | 76.9 | | 50 | | MHz | | f <sub>MAX</sub> | Maximum Clock Frequency | 166.7 | | 125 | | 100 | | 60 | | MHz | | t <sub>IN</sub> | Input Pad and Buffer Delay | | 0.5 | | 0.5 | | 2 | | 2 | ns | | t <sub>IO</sub> | I/O Input Pad and Buffer Delay | | 0.5 | | 0.5 | | 2 | | 2 | ns | | t <sub>FIN</sub> | Fast Input Delay | | 1 | | 1 | | 2 | | 2 | ns | | t <sub>SEXP</sub> | Foldback Term Delay | | 4 | | 5 | | 8 | | 12 | ns | | t <sub>PEXP</sub> | Cascade Logic Delay | | 0.8 | | 0.8 | | 1 | | 2 | ns | | t <sub>LAD</sub> | Logic Array Delay | | 3 | | 5 | | 6 | | 8 | ns | | t <sub>LAC</sub> | Logic Control Delay | | 3 | | 5 | | 6 | | 8 | ns | | t <sub>IOE</sub> | Internal Output Enable Delay | | 2 | | 2 | | 3 | | 4 | ns | | t <sub>OD1</sub> | Output Buffer and Pad Delay (Slow slew rate = OFF; V <sub>CC</sub> = 5V; C <sub>L</sub> = 35 pF) | | 2 | | 1.5 | | 4 | | 6 | ns | | t <sub>ZX1</sub> | Output Buffer Enable Delay (Slow slew rate = OFF; V <sub>CCIO</sub> = 5.0V; C <sub>L</sub> = 35 pF) | | 4.0 | | 5.0 | | 7 | | 10 | ns | | t <sub>ZX2</sub> | Output Buffer Enable Delay (Slow slew rate = OFF; V <sub>CCIO</sub> = 3.3V; C <sub>L</sub> = 35 pF) | | 4.5 | | 5.5 | | 7 | | 10 | ns | # **AC** Characteristics (Continued)<sup>(1)</sup> | | | | 7 | - | 10 | | 15 | -25 | | | |-------------------|---------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>ZX3</sub> | Output Buffer Enable Delay (Slow slew rate = ON; V <sub>CCIO</sub> = 5.0V/3.3V; C <sub>L</sub> = 35 pF) | | 9 | | 9 | | 10 | | 12 | ns | | t <sub>XZ</sub> | Output Buffer Disable Delay (C <sub>L</sub> = 5 pF) | | 4 | | 5 | | 6 | | 8 | ns | | t <sub>SU</sub> | Register Setup Time | 3 | | 3 | | 4 | | 6 | | ns | | t <sub>H</sub> | Register Hold Time | 2 | | 3 | | 4 | | 6 | | ns | | t <sub>FSU</sub> | Register Setup Time of Fast Input | 3 | | 3 | | 2 | | 3 | | ns | | t <sub>FH</sub> | Register Hold Time of Fast Input | 0.5 | | 0.5 | | 2 | | 5 | | ns | | t <sub>RD</sub> | Register Delay | | 1 | | 2 | | 1 | | 2 | ns | | t <sub>COMB</sub> | Combinatorial Delay | | 1 | | 2 | | 1 | | 2 | ns | | t <sub>IC</sub> | Array Clock Delay | | 3 | | 5 | | 6 | | 8 | ns | | t <sub>EN</sub> | Register Enable Time | | 3 | | 5 | | 6 | | 8 | ns | | t <sub>GLOB</sub> | Global Control Delay | | 1 | | 1 | | 1 | | 1 | ns | | t <sub>PRE</sub> | Register Preset Time | | 2 | | 3 | | 4 | | 6 | ns | | t <sub>CLR</sub> | Register Clear Time | | 2 | | 3 | | 4 | | 6 | ns | | t <sub>UIM</sub> | Switch Matrix Delay | | 1 | | 1 | | 2 | | 2 | ns | | t <sub>RPA</sub> | Reduced-power Adder <sup>(2)</sup> | | 10 | | 11 | | 13 | | 15 | ns | Notes: 1. See ordering information for valid part numbers. <sup>2.</sup> The $t_{RPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{TIC}$ , $t_{ACL}$ , and $t_{SEXP}$ parameters for macrocells running in the reduced-power mode. #### SUPPLY CURRENT VS. SUPPLY VOLTAGE PIN-CONTROLLED POWER-DOWN MODE ( $T_A = 25$ °C, F = 0) SUPPLY CURRENT VS. FREQUENCY #### **OUTPUT SOURCE CURRENT VS. SUPPLY VOLTAGE** # **OUTPUT SOURCE CURRENT VS. OUTPUT VOLTAGE** ## **ATF1502AS Dedicated Pinouts** | Dedicated Pin | 44-lead<br>TQFP | 44-lead<br>J-lead | |------------------|-----------------|-------------------| | INPUT/OE2/GCLK2 | 40 | 2 | | INPUT/GCLR | 39 | 1 | | INPUT/OE1 | 38 | 44 | | INPUT/GCLK1 | 37 | 43 | | I/O / GCLK3 | 35 | 41 | | I/O / PD (1,2) | 5, 19 | 11, 25 | | I/O / TDI (JTAG) | 1 | 7 | | I/O / TMS (JTAG) | 7 | 13 | | I/O / TCK (JTAG) | 26 | 32 | | I/O / TDO (JTAG) | 32 | 38 | | GND | 4, 16, 24, 36 | 10, 22, 30, 42 | | VCC | 9, 17, 29, 41 | 3, 15, 23, 35 | | # of Signal Pins | 36 | 36 | | # User I/O Pins | 32 | 32 | OE (1, 2) Global OE pins GCLR Global Clear pin GCLK (1, 2, 3) Global Clock pins PD (1, 2) Power-down pins TDI, TMS, TCK, TDO JTAG pins used for boundary-scan testing or in-system programming GND Ground pins VCC pins for the device (+5V) # ATF1502AS I/O Pinouts | MC | PLC | 44-lead PLCC | 44-lead TQFP | |----------------|-------|--------------|--------------| | 1 | Α | 4 | 42 | | 2 | Α | 5 | 43 | | 3 | A/PD1 | 6 | 44 | | 4/TDI | Α | 7 | 1 | | 5 | Α | 8 | 2 | | 6 | Α | 9 | 3 | | 7 | A | 11 | 5 | | 8 | Α | 12 | 6 | | 9/ <b>TMS</b> | A | 13 | 7 | | 10 | Α | 14 | 8 | | 11 | Α | 16 | 10 | | 12 | Α | 17 | 11 | | 13 | Α | 18 | 12 | | 14 | Α | 19 | 13 | | 15 | A | 20 | 14 | | 16 | A | 21 | 15 | | 17 | В | 41 | 35 | | 18 | В | 40 | 34 | | 19 | В | 39 | 33 | | 20/ <b>TDO</b> | В | 38 | 32 | | 21 | В | 37 | 31 | | 22 | В | 36 | 30 | | 23 | В | 34 | 28 | | 24 | В | 33 | 27 | | 25/ <b>TCK</b> | В | 32 | 26 | | 26 | В | 31 | 25 | | 27 | В | 29 | 23 | | 28 | В | 28 | 22 | | 29 | В | 27 | 21 | | 30 | В | 26 | 20 | | 31 | В | 25 | 19 | | 32 | В | 24 | 18 | # **Ordering Information** | t <sub>PD</sub> (ns) | t <sub>CO1</sub><br>(ns) | f <sub>MAX</sub><br>(MHz) | Ordering Code | Package | Operation Range | |----------------------|--------------------------|---------------------------|------------------------------------------|------------|--------------------------------| | 7.5 | 4.5 | 166.7 | ATF1502AS-7 AC44<br>ATF1502AS-7 JC44 | 44A<br>44J | Commercial<br>(0°C to 70°C) | | 10 | 5 | 125 | ATF1502AS-10 AC44<br>ATF1502AS-10 JC444 | 44A<br>44J | Commercial<br>(0°C to 70°C) | | | | | ATF1502AS-10 AI44<br>ATF1502AS-10 JI44 | 44A<br>44J | Industrial<br>(-40°C to +85°C) | | 15 | 8 | 100 | ATF1502AS-15 AC44<br>ATF1502AS-15 JC44 | 44A<br>44J | Commercial<br>(0°C to 70°C) | | | | | ATF1502AS-15 AI44<br>ATF1502AS-15 JI44 | 44A<br>44J | Industrial<br>(-40°C to +85°C) | | 25 | 13 | 60 | ATF1502ASL-25 AC44<br>ATF1502ASL-25 JC44 | 44A<br>44J | Commercial<br>(0°C to 70°C) | | | | | ATF1502ASL-25 AI44<br>ATF1502ASL-25 JI44 | 44A<br>44J | Industrial<br>(-40°C to +85°C) | # **Using "C" Product for Industrial** To use commercial product for industrial temperature ranges, down-grade one speed grade from the "I" to the "C" device (7 ns "C" = 10 ns "I") and de-rate power by 30%. | | Package Type | |-------------|------------------------------------------------------| | 44 <b>A</b> | 44-lead, Thin Plastic Gull Wing Quad Flatpack (TQFP) | | 44J | 44-lead, Plastic J-leaded Chip Carrier OTP (PLCC) | #### **Packaging Information** #### **44A - TQFP** # **COMMON DIMENSIONS** (Unit of Measure = mm) SYMBOL MIN NOM MAX NOTE 1.20 Α \_ Α1 0.05 0.15 Α2 0.95 1.00 1.05 D 11.75 12.00 12.25 10.00 10.10 D1 9.90 Note 2 Ε 11.75 12.00 12.25 E1 9.90 10.00 10.10 Note 2 \_ В 0.30 0.45 С 0.09 0.20 L 0.45 0.75 0.80 TYP е Notes: - 1. This package conforms to JEDEC reference MS-026, Variation ACB. - 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch. - 3. Lead coplanarity is 0.10 mm maximum. 10/5/2001 2325 Orchard Parkway San Jose, CA 95131 #### TITLE **44A**, 44-lead, 10 x 10 mm Body Size, 1.0 mm Body Thickness, 0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) | DRAWING NO. | REV. | | |-------------|------|--| | 44A | В | | #### **44J - PLCC** ## **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|-----------|-----|--------|--------| | Α | 4.191 | _ | 4.572 | | | A1 | 2.286 | _ | 3.048 | | | A2 | 0.508 | _ | _ | | | D | 17.399 | _ | 17.653 | | | D1 | 16.510 | - | 16.662 | Note 2 | | Е | 17.399 | _ | 17.653 | | | E1 | 16.510 | _ | 16.662 | Note 2 | | D2/E2 | 14.986 | _ | 16.002 | | | В | 0.660 | _ | 0.813 | | | B1 | 0.330 | - | 0.533 | | | е | 1.270 TYP | | | | Notes: - 1. This package conforms to JEDEC reference MS-018, Variation AC. - 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line. - 3. Lead coplanarity is 0.004" (0.102 mm) maximum. 10/04/01 2325 Orchard Parkway San Jose, CA 95131 | TITLE | DRAWING NO. | REV. | |----------------------------------------------------|-------------|------| | 44J, 44-lead, Plastic J-leaded Chip Carrier (PLCC) | 44J | В | #### **Atmel Headquarters** Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 487-2600 #### Europe Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500 #### Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369 #### Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581 #### **Atmel Operations** #### Memory 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314 #### Microcontrollers 2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60 #### ASIC/ASSP/Smart Cards Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743 #### RF/Automotive Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759 Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80 e-mail literature@atmel.com Web Site http://www.atmel.com #### © Atmel Corporation 2002. Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems. ATMEL® is the registered trademark of Atmel. Other terms and product names may be the trademarks of others.