# 300-mA Low-Noise LDO Regulator With Error Flag and Discharge Option #### **FEATURES** - Ultra Low Dropout—300 mV at 300-mA Load - Low Noise—75 $\mu$ V<sub>RMS</sub> (10-Hz to 100-kHz) - Out-of-Regulation Error Flag (power good) - Shutdown Control - 130-μA Ground Current at 300-mA Load - Fast Start-Up (50 μS) - 1.5% Guaranteed Output Voltage Accuracy - 400-mA Peak Output Current Capability - Uses Low ESR Ceramic Capacitors - Fast Line and Load Transient Response (≤ 30 μs) - 1-μA Maximum Shutdown Current - Output Current Limit - Reverse Battery Protection - Built-in Short Circuit and Thermal Protection - Output—Auto-Discharge In Shutdown Mode - Fixed 1.2, 1.8, 2.5, 2.6, 2.8, 3.0, 3.3, 5.0-V Output Voltage Options - MLP33-5 PowerPAK® Package #### **APPLICATIONS** - Cellular Phones, Wireless Handsets - Noise-Sensitive Electronic Systems, Laptop and Palmtop Computers - PDAs - Pagers - Digital Cameras - MP3 Player - Wireless Modem #### **DESCRIPTION** The Si91872 is a 300-mA CMOS LDO (low dropout) voltage regulator. It is the perfect choice for low voltage, low power applications. An ultra low ground current and ultra fast turn-on make this part attractive for battery operated power systems. The Si91872 also offers ultra low dropout voltage to prolong battery life in portable electronics. Systems requiring a quiet voltage source will benefit from the Si91872's low output noise. The Si91872 is designed to maintain regulation while delivering 400-mA peak current, making it ideal for systems that have a high surge current upon turn-on. For better transient response and regulation, an active pull-down circuit is built into the Si91872 to clamp the output voltage when it rises beyond normal regulation. The Si91872 automatically discharges the output voltage by connecting the output to ground through a 100- $\Omega$ n-channel MOSFET when the device is put in shutdown mode. The Si91872 features reverse battery protection to limit reverse current flow to approximately 1- $\mu$ A in the event reversed battery is applied at the input, thus preventing damage to the IC. The Si91872 is available in both the standard and lead (Pb)-free 5-pin MLP33 PowerPAK packages and is specified to operate over the industrial temperature range of -40°C to 85°. #### TYPICAL APPLICATION CIRCUIT #### **ABSOLUTE MAXIMUM RATINGS** | Absolute Maximum Ratings | Thermal Resistance (θ <sub>JA</sub> ) <sup>a</sup> | |-----------------------------------------------------------------------------------------|------------------------------------------------------------------------| | Input Voltage, V <sub>IN</sub> to GND | R <sub>(θJA)</sub> <sup>a</sup> | | V <sub>ERBOR</sub> , V <sub>SD</sub> (See Detailed Description)0.3 V to V <sub>IN</sub> | Maximum Junction Temperature, T <sub>J(max)</sub> | | Output Current, I <sub>OUT</sub> Short Circuit Protected | Storage Temperature, T <sub>STG</sub> 65°C to 150°C | | Output Voltage, V <sub>OUT</sub> | Notes a. Device mounted with all leads soldered or welded to PC board. | | Package Power Dissipation, (P <sub>d</sub> ) <sup>b</sup> | b. Derate 20 mW/ $^{\circ}$ C above $T_A = 25^{\circ}$ C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **RECOMMENDED OPERATING RANGE** | Input Voltage, V <sub>IN</sub> | Operating Ambient Temperature, T <sub>A</sub> | |-------------------------------------------------------|--------------------------------------------------------------| | Input Voltage, V <sub>SD</sub> 0 V to V <sub>IN</sub> | Operating Junction Temperature, T <sub>J</sub> 40°C to 125°C | | Output Current | Notes | | $C_{IN},C_{OUT}{}^a$ (Ceramic) | a. Maximum ESR of $C_{OUT:}$ 0.2 $\Omega$ . | | | | Test Conditions Unless Specified $T_{A}=25^{\circ}C,V_{IN}=V_{OUT(nom)}+1V,I_{OUT}=1mA,$ $C_{IN}=2\mu\text{F},C_{OUT}=2.0\mu\text{F},V_{\overline{SD}}=1.5\text{V}$ | | Temp <sup>a</sup> | Limits<br>-40 to 85°C | | | | |------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|-----------------------|------|------------------|---------| | Parameter | Symbol | | | | Minb | Турс | Max <sup>b</sup> | Unit | | | | | | | | | | | | Input Voltage Range | $V_{IN}$ | | | Full | 2 | | 6 | V | | | | 1 mA ≤ I <sub>OUT</sub> ≤ 300 mA | V <sub>OUT</sub> ≥ 1.8 V | Room | -2.0 | 1 | 2.0 | % | | Output Voltage Accuracy | | | V001 ≥ 1.0 V | Full | -3.0 | 1 | 3.0 | | | Output Voltage Accuracy | | 11114 = 1001 = 000 1114 | V <sub>OUT</sub> = 1.2 V, 1.5 V | Room | -2.5 | 1 | 2.5 | | | | | | v <sub>OUT</sub> = 1.2 v, 1.5 v | Full | -3.5 | 1 | 3.5 | | | Line Regulation ( $V_{OUT} \le 3 \text{ V}$ ) | | | | Full | -0.06 | | 0.18 | | | Line Regulation<br>(3.0 V < V <sub>OUT</sub> ≤ 3.6 V) | $\frac{\Delta V_{OUT} \times 100}{\Delta V_{IN} \times V_{OUT(nom)}}$ From $V_{IN} = V_{OUT(nom)} + 1$ | | V to V <sub>OUT(nom)</sub> + 2 V | Full | 0 | | 0.3 | %/V | | Line Regulation (5-V Version) | | From V <sub>IN</sub> = 5.5 V to 6 V | | Full | 0 | | 0.4 | | | | | I <sub>OUT</sub> = 1 mA | | Room | | 1 | | | | | | I <sub>OUT</sub> = 50 mA | | Room | | 45 | 80 | | | Dropout Voltage <sup>d, g</sup> (V <sub>OUT(nom)</sub> ≥ 2.6 V) | V <sub>IN</sub> – V <sub>OUT</sub> | | | Full | | 50 | 90 | | | ( <b>V</b> OUT(nom) ≥ 2.0 <b>V</b> ) | | | | Room | | 300 | 350 | | | | | I <sub>OUT</sub> = 300 mA | | Full | | | 415 | mV | | | | I <sub>OUT</sub> = 50 mA | | Room | | 65 | 100 | | | Dropout Voltage <sup>d, g</sup> | | | | Full | | | 120 | | | (V <sub>OUT(nom)</sub> < 2.6 V, V <sub>IN</sub> ≥ 2 V) | | I <sub>OUT</sub> = 300 mA | | Room | | 400 | 520 | | | | | | | Full | | | 570 | | | Ground Pin Current <sup>e, g</sup> $(V_{OUT(nom)} \le 3 V)$ | | I <sub>OUT</sub> = 0 mA | | Room | | 100 | 150 | μΑ | | | | | | Full | | | 180 | | | | | | | Room | | 130 | 200 | | | | I <sub>GND</sub> | | | Full | | | 330 | | | Ground Pin Current <sup>e, 9</sup> (V <sub>OUT(nom)</sub> > 3 V) | IGND | I <sub>OUT</sub> = 0 mA | | Room | | 110 | 170 | | | | | | | Full | | | 200 | | | | | I <sub>OUT</sub> = 300 mA | | Room | | 150 | 225 | | | | | | | Full | | | 275 | | | Peak Output current | I <sub>O(peak)</sub> | $V_{OUT} \ge 0.95 \text{ x } V_{OUT(nom)}. t_{PW} = 2 \text{ ms}$ | | Full | 400 | | | mA | | Output Noise Voltage | e <sub>N</sub> | $V_{OUT}$ = 2.6 V, BW = 10 Hz to 100 kHz,<br>0 mA < $I_{OUT}$ < 150 mA | | Room | | 75 | | μV(rms) | | SPECIFICATIONS | | | | | | | | | |------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------|-----------------------|------|------------------|------| | | | Test Conditions Unless Specified $T_{A}=25^{\circ}\text{C},V_{IN}=V_{OUT(nom)}+1\text{V},I_{OUT}=1\text{mA},\\ C_{IN}=2\mu\text{F},C_{OUT}=2.0\mu\text{F},V_{\overline{SD}}=1.5\text{V}$ | | | Limits<br>-40 to 85°C | | | | | Parameter | Symbol | | | Tempa | Minb | Турс | Max <sup>b</sup> | Unit | | | | | | | | | | | | | | | f = 1 kHz | Room | | 60 | | | | Ripple Rejection | $\Delta V_{OUT}/\Delta V_{IN}$ | I <sub>OUT</sub> = 300 mA | f = 10 kHz | Room | | 40 | | dB | | | | | f = 100 kHz | Room | | 30 | | | | Dynamic Line Regulation | $\Delta V_{O(line)}$ | $V_{IN}$ : $V_{OUT(nom)}$ + 1 V to $V_{OUT(nom)}$ + 2 V $t_r/t_f$ = 2 $\mu$ s, $I_{OUT}$ = 300 mA | | Room | | 20 | | mV | | Dynamic Load Regulation | $\Delta V_{O(load)}$ | I <sub>OUT</sub> : 1 mA to 300 | mA, $t_r/t_f = 2 \mu s$ | Room | | 25 | | | | Thermal Shutdown Junction<br>Temperature | T <sub>J(S/D)</sub> | | | Room | | 150 | | °C | | Thermal Hysteresis | T <sub>HYST</sub> | | | Room | | 20 | | | | Reverse current | I <sub>R</sub> | V <sub>IN</sub> = -6.0 V | | Room | | 1 | | μΑ | | Short Circuit Current | I <sub>SC</sub> | V <sub>OUT</sub> = 0 V | | Room | | 700 | | mA | | Shutdown | | | | | | | | | | Shutdown Supply Current | I <sub>CC(off)</sub> | V <sub>SD</sub> = 0 V | | Room | | 0.1 | 1 | μΑ | | OD Dia 14\/-lk | V- | High = Regulato | r ON (Rising) | Full | 1.5 | | V <sub>IN</sub> | ,, | | SD Pin Input Voltage | V <sub>SD</sub> | Low = Regulator OFF (Falling) | | Full | | | 0.4 | V | | Auto Discharge Resistance | R_DIS | Si91872 Only | | Room | | 100 | | Ω | | SD Pin Input Current <sup>f</sup> | I <sub>IN(SD)</sub> | V <sub>SD</sub> = 1.5 V, V <sub>IN</sub> = 6 V | | Room | | 0.7 | | μΑ | | SD Hysteresis | V <sub>HYST(SD)</sub> | | | Full | | 150 | | mV | | V <sub>OUT</sub> Turn-On Time | t <sub>ON</sub> | V <sub>SD</sub> (See Figure 1), I <sub>LOAD</sub> = 100 mA | | Room | | 50 | | μs | | ERROR Output | | | | | | | | | | ERROR High Leakage | loff | ERROR ≤ V <sub>IN</sub> . V <sub>OUT</sub> in Regulation | | Full | | | 1 | μΑ | | ERROR Low Voltage | V <sub>OL</sub> | I <sub>SINK</sub> = 0.5 mA | | Full | | | 0.4 | V | | ERROR Voltage Threshold | V <sub>ERBOR</sub> | $V_{OUT}$ Below $V_{OUT(nom)}^{g}$ , $V_{IN} \geq 2 V$<br>$V_{OUT}$ Falling, $I_{OUT} = 1$ mA, $V_{OUT(nom)} \geq 2 V$ | | Full | -2 | -4 | -6 | | | | Linon | V <sub>OUT(nom)</sub> g < 2 | $V, V_{IN} > 2 V$ | Full | | -4 | | % | | ERROR Voltage Threshold<br>Hysteresis | V <sub>HYST(ERROR)</sub> | | | Room | | 1.5 | | | - tes $Room = 25\,^{\circ}C, Full = -40 \text{ to } 85\,^{\circ}C.$ The algebraic convention whereby the most negative value is a minimum and the most positive a maximum. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing. Dropout voltage is defined as the input to output differential voltage at which the output voltage drops 2% below the output voltage measured with a 1-V differential, provided that $V_{IN}$ does not not drop below 2.0 V. Ground current is specified for normal operation as well as "drop-out" operation. The device's shutdown pin includes a typical 2-M $\Omega$ internal pull-down resistor connected to ground. $V_{OUT(nom)}$ is $V_{OUT}$ when measured with a 1-V differential to $V_{IN}$ . #### TIMING WAVEFORMS FIGURE 1. Timing Diagram for Power-Up #### PIN CONFIGURATION: MLP33-5 #### MLP33-5 PowerPAK | PIN DESCRIPTION | | | | | | | | |--------------------------|------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Pin Number Name Function | | | | | | | | | 1 | SD | By applying less than 0.4 V to this pin, the device will be turned off. Connect this pin to V <sub>IN</sub> if unused | | | | | | | 2 | ERROR | The open drain output is an error flag output which goes low when V <sub>OUT</sub> drops 4% below its nominal voltage. | | | | | | | 3 | V <sub>IN</sub> | Input supply pin. Bypass this pin with a 1-μF ceramic or tantalum capacitor to ground | | | | | | | 4 | V <sub>OUT</sub> | Output voltage. Connect C <sub>OUT</sub> between this pin and ground. | | | | | | | 5 | GND | Ground pin. For better thermal capability, directly connected to large ground plane | | | | | | | ORDERING INFORMATION | | | | | | | | | |-------------------------|-------------------------------|---------|---------|----------------|----------|--|--|--| | Standard<br>Part Number | Lead (Pb)-Free<br>Part Number | Marking | Voltage | Temp.<br>Range | Pkg. | | | | | Si91872DMP-12-T1 | Si91872DMP-12-E3 | 7212 | 1.2 | -40 to 85°C | | | | | | Si91872DMP-18-T1 | Si91872DMP-18-E3 | 7218 | 1.8 | | | | | | | Si91872DMP-25-T1 | Si91872DMP-25-E3 | 7225 | 2.5 | | | | | | | Si91872DMP-26-T1 | Si91872DMP-26-E3 | 7226 | 2.6 | | MI P33-5 | | | | | Si91872DMP-28-T1 | Si91872DMP-28-E3 | 7228 | 2.8 | | WILP33-5 | | | | | Si91872DMP-30-T1 | Si91872DMP-30-E3 | 7230 | 3.0 | | | | | | | Si91872DMP-33-T1 | Si91872DMP-33-E3 | 7233 | 3.3 | | | | | | | Si91872DMP-50-T1 | Si91872DMP-50-E3 | 7250 | 5.0 | | | | | | #### TYPICAL CHARACTERISTICS (INTERNALLY REGULATED, 25°C UNLESS NOTED) #### TYPICAL CHARACTERISTICS (INTERNALLY REGULATED, 25°C UNLESS NOTED) #### **TYPICAL WAVEFORMS** #### Load Transient Response-1 $\begin{aligned} &V_{OUT}=3.0 \text{ V} \\ &C_{OUT}=1 \text{ } \mu\text{F} \\ &I_{LOAD}=1 \text{ to 150 mA} \\ &t_{rise}=2 \text{ } \mu\text{sec} \end{aligned}$ #### **Load Transient Response-2** $\begin{array}{l} V_{OUT} = 3.0 \text{ V} \\ C_{OUT} = 1 \text{ } \mu\text{F} \\ I_{LOAD} = 150 \text{ to 1 mA} \\ t_{fall} = 2 \text{ } \mu\text{sec} \end{array}$ #### LineTransient Response-1 $\begin{array}{l} V_{\text{INSTEP}} = 4 \hspace{0.1cm} \text{to 5 V} \\ V_{\text{OUT}} = 3 \hspace{0.1cm} \text{V} \\ C_{\text{OUT}} = 1 \hspace{0.1cm} \mu\text{F} \\ C_{\text{IN}} = 1 \hspace{0.1cm} \mu\text{F} \\ I_{\text{LOAD}} = 150 \hspace{0.1cm} \text{mA} \\ t_{\text{rise}} = 5 \hspace{0.1cm} \mu\text{sec} \end{array}$ #### LineTransient Respons-2 $\begin{array}{l} V_{INSTEP}=5 \ \ to \ 4 \ V \\ V_{OUT}=3 \ V \\ C_{OUT}=1 \ \mu F \\ C_{IN}=1 \ \mu F \\ I_{LOAD}=150 \ mA \\ t_{fall}=5 \ \mu sec \end{array}$ #### **TYPICAL WAVEFORMS** #### **FUNCTIONAL BLOCK DIAGRAM** #### **DETAILED DESCRIPTION** The Si91872 is a low-noise, low drop-out and low quiescent current linear voltage regulator, packaged in a small footprint MLP33-5 package. The Si91872 can supply loads up to 300 mA. As shown in the block diagram, the circuit consists of a bandgap reference, error amplifier, p-channel pass transistor and feedback resistor string. Additional blocks, not shown in the block diagram, include a precise current limiter, reverse battery and current protection, and thermal sensor. #### **Thermal Overload Protection** The thermal overload protection limits the total power dissipation and protects the device from being damaged. When the junction temperature exceeds 150°C, the device turns the p-channel pass transistor off. #### **Reverse Battery Protection** The Si91872 has a battery reverse protection circuitry that disconnects the internal circuitry when $V_{IN}$ drops below the GND voltage. There is no current drawn in such an event. When the $\overline{SD}$ pin is hardwired to $V_{IN}$ , the user must connect the $\overline{SD}$ pin to $V_{IN}$ via a 100-k $\Omega$ resistor if reverse battery protection is desired. Hardwiring the $\overline{SD}$ pin directly to the $V_{IN}$ pin is allowed when reverse battery protection is not desired. #### **ERROR** $\overline{\text{ERROR}}$ is an open drain output that goes low when $V_{\text{OUT}}$ is less than 4% of its normal value. To obtain a logic level output, connect a pull-up resister from $\overline{\text{ERROR}}$ to $V_{\text{OUT}}$ or any other voltage equal to or less than $V_{\text{IN}}$ . $\overline{\text{ERROR}}$ pin is high impedance (off) when $\overline{\text{SD}}$ pin is low. #### **Auto-Discharge** $V_{OUT}$ has an internal 100- $\Omega$ (typ.) discharge path to ground when $\overline{SD}$ pin is low for the Si91872. #### Stability The circuit is stable with only a small output capacitor equal to 6 nF/mA (= $2\,\mu F$ @ 300 mA). Since the bandwidth of the error amplifier is around 1–3 MHz and the dominant pole is at the output node, the capacitor should be capacitive in this range, i.e., for 150-mA load current, an ESR <0.2 $\Omega$ is necessary. Parasitic inductance of about 10 nH can be tolerated. #### Safe Operating Area The ability of the Si91872 to supply current is ultimately dependent on the junction temperature of the pass device. Junction temperature is in turn dependent on power dissipation in the pass device, the thermal resistance of the package and the circuit board, and the ambient temperature. The power dissipation is defined as $$P_D = (V_{IN} - V_{OUT}) * I_{OUT}.$$ Junction temperature is defined as $$T_J = T_A + ((P_D * (R\theta_{JC} + R\theta_{CA})).$$ To calculate the limits of performance, these equations must be rewritten. Allowable power dissipation is calculated using the equation $$P_D = (T_J - T_A)/(R\theta_{JC} + R\theta_{CA})$$ While allowable output current is calculated using the equation $$I_{OUT} = (T_J - T_A)/\left(R\theta_{JC} + R\theta_{CA}\right) * (V_{IN} - V_{OUT}).$$ Ratings of the Si91872 that must be observed are $$T_{Jmax}$$ = 125 °C, $T_{Amax}$ = 85 °C, $(V_{IN} - V_{OUT})_{max}$ = 5.3 V, $R\theta_{JC}$ = 8 °C/W. The value of $R\theta_{CA}$ is dependent on the PC board used. The value of $R\theta_{CA}$ for the board used in device characterization is approximately 46 °C/W. Figure 1 shows the performance limits graphically for the Si91872 mounted on the circuit board used for thermal characterization. Figure 1. Safe Operating Area Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?72013">http://www.vishay.com/ppg?72013</a>. Vishay #### **Disclaimer** All product specifications and data are subject to change without notice. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product. Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. Product names and markings noted herein may be trademarks of their respective owners. Document Number: 91000 www.vishay.com Revision: 18-Jul-08