#### **Features and Benefits** - ±2 A, 50 V continuous output rating - Low $r_{DS(on)}$ outputs (270 m $\Omega$ , typical) - Programmable mixed, fast, and slow current-decay modes - Serial interface controls chip functions - Synchronous rectification for low power dissipation - Internal UVLO and thermal-shutdown circuitry - Crossover-current protection #### Packages: Package B, 24-pin DIP with exposed tabs Package LB, 24-pin SOIC with internally fused pins Not to scale #### **Description** Designed for pulse width modulated (PWM) current control of DC motors, the A3958 is capable of continuous output currents to $\pm 2$ A and operating voltages to 50 V. Internal fixed off-time PWM current-control timing circuitry can be programmed via a serial interface to operate in slow, fast, and mixed current-decay modes. PHASE and ENABLE input terminals are provided for use in controlling the speed and direction of a DC motor with externally applied PWM-control signals. The ENABLE input can be programmed via the serial port to PWM the bridge in fast or slow current decay. Internal synchronous rectification control circuitry is provided to reduce power dissipation during PWM operation. Internal circuit protection includes thermal shutdown with hysteresis, and crossover-current protection. Special power-up sequencing is not required. The A3958 is supplied in a choice of two power packages, a 24-pin plastic DIP with exposed thermal tabs (package suffix 'B'), and a 24-pin SOIC with internally fused pins (package suffix 'LB'). In both cases, the power pins are at ground potential and need no electrical isolation. Each package type is lead (Pb) free, with 100% matte tin leadframe. #### **Functional Block Diagram** ## A3958 # DMOS Full-Bridge PWM Motor Driver #### **Selection Guide** | Part Number | Packing | Package | |------------------------|-----------------------------------------|---------------| | A3958 <del>SB-T*</del> | 24-pin DIP with exposed thermal tabs | 15 per Tube | | A3958SLBTR-T | 24-pin SOICW with internally fused pins | 1000 per reel | Variant is in production but has been determined to be NOT FOR NEW DESIGN. This classification indicates that sale of the variant is currently restricted to existing customer applications. The variant should not be purchased for new design applications because obsolescence in the near future is probable. Samples are no longer available. Status change: May 4, 2009. ## **Absolute Maximum Ratings** | Characteristic | Symbol | Notes | Rating | Units | |-------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------| | Load Supply Voltage | V <sub>BB</sub> | | 50 | V | | Logic Supply Voltage | V <sub>DD</sub> | | 7.0 | V | | Input Voltage | V <sub>IN</sub> | | -0.3 to V <sub>CC</sub> + 0.3 | V | | Sense Voltage | Vs | | 0.5 | V | | Reference Voltage | V <sub>REF</sub> | | 2.7 | V | | Output Current | I <sub>OUT</sub> | Output current rating may be limited by duty cycle, ambient temperature, and heat sinking. Under any set of conditions, do not exceed the specified current rating or a junction temperature of 150°C. | ±2.0 | mA | | Deckers Deven Dissination | D. | B package, per SEMI G42-88 Specification, T <sub>A</sub> = 25°C | 3.1 | W | | Package Power Dissipation | P <sub>D</sub> | LB package, per SEMI G42-88 Specification, T <sub>A</sub> = 25°C | 1.6 | W | | Operating Ambient Temperature | T <sub>A</sub> | Range S | -20 to 85 | °C | | Maximum Junction Temperature | T <sub>J</sub> (max) | Fault conditions that produce excessive junction temperature will activate the device's thermal shutdown circuitry. These conditions can be tolerated but should be avoided. | 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -55 to 150 | °C | #### **Thermal Characteristics** | Characteristic | Symbol | Test Conditions* | Value | Units | |---------------------------------------------|------------------|-----------------------------------------------------------|-------|-------| | Package Thermal Resistance, Junction | $R_{ hetaJA}$ | B Package, single-layer PCB, 1 in? 2-oz. exposed copper | 40 | °C/W | | to Ambient | | LB Package, single-layer PCB, minimal exposed copper area | 77 | °C/W | | Package Thermal Resistance, Junction to Tab | R <sub>eJT</sub> | | 6 | °C/W | <sup>\*</sup>Additional thermal information available on Allegro website. ELECTRICAL CHARACTERISTICS at $T_A$ = +25°C, $V_{BB}$ = 50 V, $V_{DD}$ = 5.0 V, $V_{SENSE}$ = 0.5 V, $f_{PWM}$ < 50 kHz (unless noted otherwise) | | | | | Lir | nits | | |-------------------------------|---------------------|----------------------------------------|------|-------|------|-------| | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | | Output Drivers | | | | | | | | Load Supply Voltage Range | V <sub>BB</sub> | Operating | 20 | _ | 50 | V | | | | During sleep mode | 0 | _ | 50 | V | | Output Leakage Current | I <sub>DSS</sub> | $V_{OUT} = V_{BB}$ | _ | <1.0 | 20 | μA | | | | V <sub>OUT</sub> = 0 V | _ | <-1.0 | -20 | μA | | Output On Resistance | r <sub>DS(on)</sub> | Source driver, I <sub>OUT</sub> = -2 A | _ | 270 | 300 | mΩ | | | | Sink driver, I <sub>OUT</sub> = 2 A | _ | 270 | 300 | mΩ | | Body Diode Forward Voltage | V <sub>F</sub> | Source diode, I <sub>F</sub> = -2 A | _ | 1.2 | 1.6 | V | | | | Sink diode, I <sub>F</sub> = 2 A | _ | 1.2 | 1.6 | V | | Load Supply Current | I <sub>BB</sub> | f <sub>PWM</sub> < 50 kHz | _ | 4.0 | 7.0 | mA | | | | Charge pump on, outputs disabled | _ | 2.0 | 5.0 | mA | | | | Sleep Mode | _ | _ | 20 | μA | | Control Logic | _ | | | | | | | Logic Supply Voltage Range | V <sub>DD</sub> | Operating | 4.5 | 5.0 | 5.5 | V | | Logic Input Voltage | V <sub>IN(1)</sub> | | 2.0 | _ | _ | V | | | V <sub>IN(0)</sub> | | _ | _ | 0.8 | V | | Logic Input Current | I <sub>IN(1)</sub> | V <sub>IN</sub> = 2.0 V | _ | <1.0 | 20 | μA | | (all inputs except ENABLE) | I <sub>IN(0)</sub> | V <sub>IN</sub> = 0.8 V | _ | <-2.0 | -20 | μA | | ENABLE Input Current | I <sub>IN(1)</sub> | V <sub>IN</sub> = 2.0 V | _ | 40 | 100 | μA | | | I <sub>IN(0)</sub> | V <sub>IN</sub> = 0.8 V | _ | 16 | 40 | μA | | OSC input frequency | f <sub>OSC</sub> | Operating | 2.9 | _ | 6.1 | MHz | | OSC input duty cycle | dc <sub>OSC</sub> | Operating | 40 | _ | 60 | % | | OSC input hysteresis | _ | Operating | 200 | _ | 400 | mV | | Input Hysteresis | _ | All digital inputs except OSC | 50 | _ | 100 | mV | | Reference Input Volt. Range | $V_{REF}$ | Operating | 0.0 | _ | 2.6 | V | | Reference Input Current | I <sub>REF</sub> | V <sub>REF</sub> = 2.5 V | _ | _ | ±0.5 | μA | | Comparator Input Offset Volt. | V <sub>IO</sub> | V <sub>REF</sub> = 0 V | _ | 0 | ±5.0 | mV | | | - | | | | | | Continued next page ... # ELECTRICAL CHARACTERISTICS (continued) at $T_A$ = +25°C, $V_{BB}$ = 50 V, $V_{DD}$ = 5.0 V, $V_{SENSE}$ = 0.5 V, $f_{PWM}$ < 50 kHz (unless noted otherwise) | | | | | Lir | nits | | |-----------------------------|-----------------|----------------------------|------|------|------|-------| | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | | Control Logic | I | | | | | I | | Buffer Input Offset Volt. | V <sub>IO</sub> | | - | 0 | ±15 | mV | | Reference Divider Ratio | _ | D14 = High | 9.9 | 10 | 10.2 | _ | | | | D14 = Low | 4.95 | 5.0 | 5.05 | _ | | Propagation Delay Times | t <sub>pd</sub> | PWM change to source ON | - | 600 | _ | ns | | | | PWM change to source OFF | _ | 100 | _ | ns | | | | PWM change to sink ON | _ | 600 | _ | ns | | | | PWM change to sink OFF | _ | 100 | _ | ns | | | | Phase change to sink ON | _ | 600 | _ | ns | | | | Phase change to sink OFF | _ | 100 | _ | ns | | | | Phase change to source ON | _ | 600 | _ | ns | | | | Phase change to source OFF | ı | 100 | - | ns | | Thermal Shutdown Temp. | T <sub>J</sub> | | I | 165 | _ | °C | | Thermal Shutdown Hysteresis | $\DeltaT_J$ | | ı | 15 | - | °C | | UVLO Enable Threshold | UVLO | Increasing V <sub>DD</sub> | 3.90 | 4.2 | 4.45 | V | | UVLO Hysteresis | ΔUVLO | | 0.05 | 0.10 | _ | V | | Logic Supply Current | I <sub>DD</sub> | f <sub>PWM</sub> < 50 kHz | _ | 6.0 | 10 | mA | | | | Sleep Mode, Inputs < 0.5 V | _ | _ | 2.0 | mA | NOTES: 1. Typical Data is for design information only. 2. Negative current is defined as coming out of (sourcing) the specified device terminal. #### **FUNCTIONAL DESCRIPTION** **Serial Interface.** The A3958 is controlled via a 3-wire (clock, data, strobe) serial port. The programmable functions allow maximum flexibility in configuring the PWM to the motor drive requirements. The serial data is clocked in starting with D19. | Bit | Function | |-----|------------------------| | D0 | Blank Time LSB | | D1 | Blank Time MSB | | D2 | Off Time LSB | | D3 | Off Time Bit 1 | | D4 | Off Time Bit 2 | | D5 | Off Time Bit 3 | | D6 | Off Time MSB | | D7 | Fast Decay Time LSB | | D8 | Fast Decay Time Bit 1 | | D9 | Fast Decay Time Bit 2 | | D10 | Fast Decay Time MSB | | D11 | Sync. Rect. Mode | | D12 | Sync. Rect. Enable | | D13 | External PWM Mode | | D14 | Enable | | D15 | Phase | | D16 | Reference Range Select | | D17 | Internal PWM Mode | | D18 | Test Use Only | | D19 | Sleep Mode | **D0 – D1 Blank Time.** The current-sense comparator is blanked when any output driver is switched on, according to the table below. $f_{osc}$ is the oscillator input frequency. | D1 | D0 | Blank Time | |----|----|------------------------------------------------------------| | 0 | 0 | $4/f_{osc}$ | | 0 | 1 | 6/f <sub>osc</sub> | | 1 | 0 | 12/f <sub>osc</sub> | | 1 | 1 | $4/f_{osc}$<br>$6/f_{osc}$<br>$12/f_{osc}$<br>$24/f_{osc}$ | **D2 – D6 Fixed-Off Time.** A five-bit word sets the fixed-off time for internal PWM current control. The off time is defined by $$t_{off} = (8[1 + N]/f_{osc}) - 1/f_{osc}$$ where $N = 0 \dots 31$ For example, with an oscillator frequency of 4 MHz, the off time will be adjustable from 1.75 $\mu$ s to 63.75 $\mu$ s in increments of 2 $\mu$ s. **D7 – D10 Fast Decay Time.** A four-bit word sets the fast-decay portion of the fixed-off time for the internal PWM control circuitry. This will only have impact if the mixed-decay mode is selected (via bit D17 and the MODE input terminal). For $t_{\rm fd} > t_{\rm off}$ , the device will effectively operate in the fast-decay mode. The fast decay portion is defined by $$t_{fd} = (8[1 + N]/f_{osc}) - 1/f_{osc}$$ where $N = 0 \dots 15$ For example, with an oscillator frequency of 4 MHz, the fast decay time will be adjustable from 1.75 $\mu s$ to 31.75 $\mu s$ in increments of 2 $\mu s$ . **D11 Synchronous Rectification Mode.** The active mode prevents reversal of load current by turning off synchronous rectification when a zero current level is detected. The passive mode will allow reversal of current but will turn off the synchronous rectifier circuit if the load current inversion ramps up to the current limit set by $V_{REF}/R_{\rm S}$ . | D11 | Mode | | |-----|-------------------|--| | 0 | Active<br>Passive | | D12 Synchronous Rectification Enable. | D12 | Synchronous Rect. | |-----|-------------------| | 0 | Disabled | | 1 | Enabled | **D13 External PWM Decay Mode.** Bit D13 determines the current-decay mode when using ENABLE chopping for external PWM current control. | D13 | Mode | | |--------|--------------|--| | 0<br>1 | Fast<br>Slow | | **D14 Enable Logic.** Bit D14, in conjunction with ENABLE, determines if the output drivers are in the chopped (OFF)(ENABLE = D14) or ON (ENABLE $\neq$ D14) state. | ENABLE | D14 | Mode | |--------|-----|---------| | 0 | 0 | Chopped | | 1 | 0 | Ón | | 0 | 1 | On | | 1 | 1 | Chopped | ## **FUNCTIONAL DESCRIPTION** (continued) **D15 Phase Logic.** Bit D15, in conjunction with PHASE, determines if the device is operating in the forward (PHASE $\neq$ D15) or reverse (PHASE = D15) state. | PHASE | D15 | State | OUT | OUT <sub>B</sub> | |-------|-----|---------|------|------------------| | 0 | 0 | Reverse | Low | High | | 1 | 0 | Forward | High | Low | | 0 | 1 | Forward | High | Low | | 1 | 1 | Reverse | Low | High | **D16 G<sub>m</sub> Range Select.** Bit D16, in conjunction with RANGE, determines if $V_{REF}$ is divided by 5 (RANGE $\neq$ D16) or by 10 (RANGE = D16). | RANGE | D16 | Divider | |-------|-----|---------| | 0 | 0 | ÷10 | | 1 | 0 | ÷5 | | 0 | 1 | ÷5 | | 1 | 1 | ÷10 | **D17 Internal PWM Mode.** Bit D17, in conjunction with MODE, selects slow (MODE $\neq$ D17) or mixed (MODE = D17) current decay. | MODE | D17 | Current-Decay Mode | | |------|-----|--------------------|--| | 0 | 0 | Mixed | | | 1 | 0 | Slow | | | 0 | 1 | Slow | | | 1 | 1 | Mixed | | **D18 Test Mode.** Bit D18 low (default) operates the device in normal mode. D18 is only used for testing purposes. The user should never change this bit. **D19 Sleep Mode.** Bit D19 selects a Sleep mode to minimize power consumption when not in use. This disables much of the internal circuitry including the regulator and charge pump. On power up the serial port is initialized to all 0s. Bit D19 should be programmed high for 1 ms before attempting to enable any output driver. | D19 | Sleep Mode | |-----|------------| | 0 | Sleep | | 1 | Normal | Serial Port Write Timing Operation. Data is clocked into the shift register on the rising edge of the CLOCK signal. Normally STROBE will be held high, only brought low to initiate a write cycle. Refer to diagram below and these specifications for the minimum timing requirements. | A. DATA setup time | 15 ns | |--------------------------------------|-------| | B. DATA hold time | 10 ns | | C. Setup STROBE to CLOCK rising edge | 50 ns | | D. CLOCK high pulse width | 50 ns | | E. CLOCK low pulse width | | | F. Setup CLOCK rising edge to STROBE | 50 ns | | G. STROBE pulse width | 50 ns | $V_{\mathsf{REG}}$ . This internally generated voltage is used to operate the sink-side DMOS outputs. The V<sub>REG</sub> terminal should be decoupled with a 0.22 $\mu F$ capacitor to ground. $V_{REG}$ is ## Serial Port Write Timing Dwg. WP-038 6 #### **FUNCTIONAL DESCRIPTION** (continued) internally monitored and in the case of a fault condition, the outputs of the device are disabled. **Charge Pump.** The charge pump is used to generate a gate-supply voltage greater than $V_{BB}$ to drive the source-side DMOS gates. A 0.22 $\mu F$ ceramic capacitor should be connected between CP1 and CP2 for pumping purposes. A 0.22 $\mu F$ ceramic capacitor should be connected between CP and $V_{BB}$ to act as a reservoir to operate the high-side DMOS devices. The CP voltage is internally monitored and, in the case of a fault condition, the source outputs of the device are disabled. **Shutdown.** In the event of a fault (excessive junction temperature, or low voltage on CP or $V_{REG}$ ) the outputs of the device are disabled until the fault condition is removed. At power up, and in the event of low $V_{DD}$ , the UVLO circuit disables the drivers and resets the data in the serial port to all zeros. **PWM Timer Function.** The PWM timer is programmable via the serial port (bits D2-D10) to provide off-time PWM signals to the control circuitry. In the mixed current-decay mode, the first portion of the off time operates in fast decay, until the fast decay time count (serial bits D7-D10) is reached, followed by slow decay for the rest of the off-time period (bits D2-D6). If the fast decay time is set longer than the off time, the device effectively operates in fast decay mode. Bit D17, in conjunction with MODE, selects mixed or slow decay. **PWM Blank Timer.** When a source driver turns on, a current spike occurs due to the reverse recovery currents of the clamp diodes and/or switching transients related to distributed capacitance in the load. To prevent this current spike from erroneously resetting the source-enable latch, the sense comparator is blanked. The blank timer runs after the off-time counter (see bits D2 – D6) to provide the programmable blanking function. The blank timer is reset when ENABLE is chopped or PHASE is changed. For external PWM control, a PHASE change or ENABLE on will trigger the blanking function. **Synchronous Rectification.** When a PWM off cycle is triggered, either by an ENABLE chop command or internal fixed off-time cycle, load current will recirculate according to the decay mode selected by the control logic. The A3958 synchronous rectification feature will turn on the opposite pair of DMOS outputs during the current decay and effectively short out the body diodes with the low $r_{DS(on)}$ driver. This will reduce power dissipation significantly and can eliminate the need for external Schottky diodes. Synchronous rectification can be configured in active mode, passive mode, or disabled via the serial port (bits D11 and D12). The active or passive mode selection has no impact in slow-decay mode. With synchronous rectification enabled, the slow-decay mode serves as an effective brake mode. **Current Regulation.** Load current is regulated by an internal fixed off-time PWM control circuit. When the outputs of the DMOS H bridge are turned on, the current increases in the motor winding until it reaches a trip value determined by the external sense resistor ( $R_S$ ), the applied analog reference voltage ( $V_{REF}$ ), the RANGE logic level, and serial data bit D16: When RANGE = D16 ...... $$I_{TRIP} = V_{REF}/10R_S$$ When RANGE $\neq$ D16 ..... $I_{TRIP} = V_{REF}/5R_S$ At the trip point, the sense comparator resets the sourceenable latch, turning off the source driver. The load inductance then causes the current to recirculate for the serial-port-programmed fixed off-time period. The current path during recirculation is determined by the configuration of slow/mixed current-decay mode (D17) and the synchronous rectification control bits (D11 and D12). #### APPLICATIONS INFORMATION **Current Sensing.** To minimize inaccuracies in sensing the $I_{TRIP}$ current level, which may be caused by ground trace IR drops, the sense resistor should have an independent ground return to the ground terminal of the device. For low-value sense resistors the IR drops in the PCB sense resistor's traces can be significant and should be taken into account. The use of sockets should be avoided as they can introduce variation in $R_S$ due to their contact resistance. The maximum value of $R_S$ is given as $R_S \le 0.5/I_{TRIP}$ . Braking. The braking function is implemented by driving the device in slow-decay mode via serial port bit D13, enabling synchronous rectification via bit D12, and chopping with the combination of D14 and the ENABLE input terminal. Because it is possible to drive current in either direction through the DMOS drivers, this configuration effectively shorts out the motor-generated BEMF as long as the ENABLE chop mode is asserted. It is important to note that the internal PWM current-control circuit will not limit the current when braking, because the current does not flow through the sense resistor. The maximum brake current can be approximated by V<sub>BEMF</sub>/R<sub>L</sub>. Care should be taken to ensure that the maximum ratings of the device are not exceeded in worst-case braking situations of high speed and high inertial loads. **Thermal Protection.** Circuitry turns off all drivers when the junction temperature reaches 165°C typically. It is intended only to protect the device from failures due to excessive junction temperatures and should not imply that output short circuits are permitted. Thermal shutdown has a hysteresis of approximately 15°C. **Layout.** The printed wiring board should use a heavy ground plane. For optimum electrical and thermal performance\*, the driver should be soldered directly onto the board. The ground side of $R_{\rm S}$ should have an individual path to the ground terminals of the device. This path should be as short as is possible physically and should not have any other components connected to it. It is recommended that a 0.1 $\mu F$ capacitor be placed between SENSE and ground as close to the device as possible; the load supply terminal, $V_{\rm BB}$ , should be decoupled with an electrolytic capacitor (> 47 $\mu F$ is recommended) placed as close to the device as is possible. ### **Terminal List** | Terminal Name | Terminal Description | A3958SB<br>(DIP) | A3958SLB<br>(SOIC) | |------------------|--------------------------------------------------------------------------|------------------|--------------------| | СР | Reservoir capacitor (typically 0.22 µF) | 24 | 1 | | CP1 & CP2 | The charge pump capacitor (typically 0.22 μF) | 1 & 2 | 2 & 3 | | PHASE | Logic input for direction control (see also D15) | 3 | 4 | | osc | Logic-level oscillator (square wave) input | 4 | 5 | | GROUND | Grounds | 5, 6, 7, 8* | 6, 7 | | LOGIC SUPPLY | V <sub>DD</sub> , the low voltage (typically 5 V) supply | 9 | 8 | | ENABLE | Logic input for enable control (see also D14) | 10 | 9 | | DATA | Logic-level input for serial interface | 11 | 10 | | CLOCK | Logic input for serial port (data is entered on rising edge) | 12 | 11 | | STROBE | Logic input for serial port (active on rising edge) | 13 | 12 | | REF | V <sub>REF</sub> , the load current reference input volt. (see also D16) | 14 | 13 | | MODE | Logic input for PWM mode control (see also D17) | 15 | 14 | | NO CONNECT | No (Internal) Connection | - | 15 | | OUT <sub>A</sub> | One of two DMOS bridge outputs to the motor | 16 | 16 | | SENSE | Sense resistor | 17 | 17 | | GROUND | Grounds | 18, 19* | 18, 19 | | LOAD SUPPLY | V <sub>BB</sub> , the high-current, 20 V to 50 V, motor supply | 20 | 20 | | OUT <sub>B</sub> | One of two DMOS bridge outputs to the motor | 21 | 21 | | NO CONNECT | No (Internal) connection | - | 22 | | RANGE | Logic Input for V <sub>REF</sub> range control (see also D16) | 22 | 23 | | $V_{REG}$ | Regulator decoupling capacitor (typically 0.22 µF) | 23 | 24 | <sup>\*</sup> For the A3958SB DIP only, there is an indeterminate resistance between the substrate grounds (pins 6, 7, 18, and 19) and the grounds at pins 5 and 8. Pins 5 and 8, and 6, 7, 18, or 19 must be connected together externally. ## B package 24-pin DIP ## LB package 24-pin SOICW $Copyright \ @2000-2008, Allegro \ Micro Systems, Inc.$ The products described here are manufactured under one or more U.S. patents or U.S. patents pending. Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. For the latest version of this document, visit our website: www.allegromicro.com