# **MOSFET** – N-Channel, POWERTRENCH<sup>®</sup>, SyncFET<sup>™</sup> **30 V, 22 A, 4.3 m**Ω # FDMS0310AS # **General Description** The FDMS0310AS has been designed to minimize losses in power conversion application. Advancements in both silicon and package technologies have been combined to offer the lowest $R_{DS(on)}$ while maintaining excellent switching performance. This device has the added benefit of an efficient monolithic Schottky body diode. ### **Features** - Max $R_{DS(on)} = 4.3 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 19 \text{ A}$ - Max $R_{DS(on)} = 5.2 \text{ m}\Omega$ at $V_{GS} = 4.5 \text{ V}$ , $I_D = 17 \text{ A}$ - Advanced Package and Silicon Combination for Low R<sub>DS(on)</sub> and High Efficiency - SyncFET Schottky Body Diode - MSL1 Robust Package Design - 100% UIL Tested - Pb-Free, Halide Free and RoHS Compliant ## **Applications** - Synchronous Rectifier for DC/DC Converters - Notebook Vcore/GPU Low Side Switch - Networking Point of Load Low Side Switch - Telecom Secondary Side Rectification ## **MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Value | Unit | |-----------------------------------|----------------------------------------------------------------------------|-----------------------|------| | $V_{DS}$ | Drain to Source Voltage | 30 | V | | $V_{GS}$ | Gate to Source Voltage (Note 4) | ±20 | V | | I <sub>D</sub> | | 22<br>80<br>19<br>100 | A | | E <sub>AS</sub> | Single Pulse Avalanche Energy (Note 3) | 33 | mJ | | P <sub>D</sub> | Power Dissipation:<br>$T_C = 25^{\circ}C$<br>$T_A = 25^{\circ}C$ (Note 1a) | 41<br>2.5 | W | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction<br>Temperature Range | –55 to<br>+150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1 | V <sub>DS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX | |-----------------|-------------------------|--------------------| | 30 V | 4.3 m $\Omega$ @ 10 V | 22 A | | | 5.2 mΩ @ 4.5 V | | PQFN8 5 × 6, 1.27P (Power 56) CASE 483AE ### **ELECTRICAL CONNECTION** **N-CHANNEL MOSFET** # MARKING DIAGRAM &Z&3&K FDMS 0310AS &Z = Assembly Plant Code &3 = 3-Digit Date Code (Year and Week) &K = 2-Digit Lot Run Code FDMS0310AS = Specific Device Code ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------|-----------------------------------------------|-----------------------| | FDMS0310AS | PQFN8 5X6, 1.27P<br>(Pb-Free, Halide<br>Free) | 3000 /<br>Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. # THERMAL CHARACTERISTICS | Symbol | Parameter | Value | Unit | |-----------------|---------------------------------------------------|-------|------| | $R_{ heta JC}$ | Thermal Resistance, Junction to Case | 3.0 | °C/W | | $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1a) | 50 | | # **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------|-----|------|------|-------| | OFF CHARA | ACTERISTICS | | • | | • | | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 V | 30 | - | _ | V | | BV <sub>DSST</sub> | Drain to Source Breakdown Voltage<br>Transient | V <sub>GS</sub> = 0 V, Transient = 100 ns | 33 | - | - | ٧ | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient | I <sub>D</sub> = 10 mA, Referenced to 25°C | - | 23 | - | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V | - | - | 500 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current, Forward | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V | _ | - | 100 | nA | | ON CHARA | CTERISTICS (Note 2) | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}$ , $I_D = 1 \text{ mA}$ | 1.2 | 1.5 | 3.0 | V | | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = 10 mA, Referenced to 25°C | - | -4 | - | mV/°C | | R <sub>DS(on)</sub> | Static Drain to Source On Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 19 A | - | 3.6 | 4.3 | mΩ | | | | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 17 A | - | 4.5 | 5.2 | ] | | | | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 19 A, T <sub>J</sub> = 125°C | - | 4.8 | 6.0 | | | 9FS | Forward Transconductance | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 19 A | - | 103 | - | S | | DYNAMIC C | HARACTERISTICS | | | | | | | C <sub>iss</sub> | Input Capacitance | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V, f = 1 MHz | - | 1715 | 2280 | pF | | C <sub>oss</sub> | Output Capacitance | | _ | 655 | 870 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | - | 75 | 110 | pF | | R <sub>g</sub> | Gate Resistance | | - | 0.7 | 2.5 | Ω | | SWITCHING | CHARACTERISTICS | | | | | | | t <sub>d(on)</sub> | Turn-On Delay Time | $V_{DD} = 15 \text{ V}, I_D = 19 \text{ A}, V_{GS} = 10 \text{ V},$ | - | 9.0 | 18 | ns | | t <sub>r</sub> | Rise Time | $R_{GEN} = 6 \Omega$ | - | 3.9 | 10 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | | - | 25 | 40 | ns | | t <sub>f</sub> | Fall Time | | - | 3.2 | 10 | ns | | Qg | Total Gate Charge | $V_{GS} = 0 \text{ V to } 10 \text{ V}, V_{DD} = 15 \text{ V}, I_D = 19 \text{ A}$ | - | 27 | 37 | nC | | | | $V_{GS} = 0 \text{ V to } 4.5 \text{ V}, V_{DD} = 15 \text{ V}, I_D = 19 \text{ A}$ | - | 13 | 19 | nC | | Q <sub>gs</sub> | Gate to Source Charge | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 19 A | _ | 4.2 | - | nC | | Q <sub>gd</sub> | Gate to Drain "Miller" Charge | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 19 A | _ | 3.7 | _ | nC | # **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) (continued) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |------------------------------------|---------------------------------------|-------------------------------------------------------|-----|-----|-----|------| | DRAIN-SOURCE DIODE CHARACTERISTICS | | | | | | | | V <sub>SD</sub> | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2 A (Note 2) | - | 0.6 | 0.8 | V | | | | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 19 A (Note 2) | - | 0.8 | 1.2 | | | t <sub>rr</sub> | Reverse Recovery Time | I <sub>F</sub> = 19 A, di/dt = 300 A/μs | - | 24 | 38 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | | - | 24 | 38 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1. $R_{\theta JA}$ is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. $R_{\theta JC}$ is guaranteed by design while $R_{\theta CA}$ is determined by the user's board design. a) 50°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper. b) 125°C/W when mounted on a minimum pad of 2 oz copper. - Pulse Test: Pulse Width < 300 μs, Duty cycle < 2.0%.</li> E<sub>AS</sub> of 33 mJ is based on starting T<sub>J</sub> = 25°C, L = 0.3 mH, I<sub>AS</sub> = 15 A, V<sub>DD</sub> = 27 V, V<sub>GS</sub> = 10 V. As an N-ch device, the negative Vgs rating is for low duty cycle pulse occurrence only. No continuous rating is implied. # **TYPICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) Figure 1. On Region Characteristics Figure 3. Normalized On–Resistance vs. Junction Temperature Figure 5. Transfer Characteristics Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage Figure 4. On-Resistance vs. Gate to Source Voltage Figure 6. Source to Drain Diode Forward Voltage vs. Source Current # TYPICAL CHARACTERISTICS (continued) (T<sub>J</sub> = 25°C unless otherwise noted) Figure 7. Gate Charge Characteristics Figure 8. Capacitance vs. Drain to Source Voltage Figure 9. Unclamped Inductive Switching Capability Figure 10. Maximum Continuous Drain Current vs. Case Temperature Figure 11. Forward Bias Safe Operating Area Figure 12. Single Pulse Maximum Power Dissipation # TYPICAL CHARACTERISTICS (continued) $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ Figure 13. Junction-to-Ambient Transient Thermal Response Curve # TYPICAL CHARACTERISTICS (continued) # **SyncFET Schottky Body Diode Characteristics** **onsemi**'s SyncFET process embeds a Schottky diode in parallel with POWERTRENCH MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 14 shows the reverse recovery characteristic of the FDMS0310AS. Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device. Figure 14. FDMS0310AS SyncFET Body Diode Reverse Recovery Characteristics Figure 15. SyncFET Body Diode Reverse Leakage vs. Drain-Source Voltage POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. SyncFET is a trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. PKG & PIN 1 **AREA** В **DATE 21 JAN 2022** ### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. COPLANARITY APPLIES TO THE EXPOSED PADS AS WELL AS THE TERMINALS. - 4. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. - 5. SEATING PLANE IS DEFINED BY THE TERMINALS. "A1" IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. - 6. IT IS RECOMMENDED TO HAVE NO TRACES OR VIAS WITHIN THE KEEP OUT AREA. OPTIONAL DRAFT L2· SEATING **DETAIL B DETAIL C** PLANE SCALE: 2:1 SCALE: 2:1 SIDE VIEW \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. RECOMMENDATION | DIM | MILLIMETERS | | | | |------|-------------|----------|------|--| | Diwi | MIN. | NOM. | MAX. | | | Α | 0.90 | 1.00 | 1.10 | | | A1 | 0.00 | - | 0.05 | | | b | 0.21 | 0.31 | 0.41 | | | b1 | 0.31 | 0.41 | 0.51 | | | А3 | 0.15 | 0.25 | 0.35 | | | D | 4.90 | 5.00 | 5.20 | | | D1 | 4.80 | 4.90 | 5.00 | | | D2 | 3.61 | 3.82 | 3.96 | | | Е | 5.90 | 6.15 | 6.25 | | | E1 | 5.70 | 5.80 | 5.90 | | | E2 | 3.38 | 3.48 | 3.78 | | | E3 | ( | 0.30 REF | | | | E4 | ( | 0.52 REF | | | | е | , | 1.27 BSC | ; | | | e/2 | Ū | 0.635 BS | С | | | e1 | • • | 3.81 BSC | ; | | | e2 | Ú | 0.50 REF | : | | | L | 0.51 | 0.66 | 0.76 | | | L2 | 0.05 | 0.18 | 0.30 | | | L4 | 0.34 | 0.44 | 0.54 | | | Z | 0.34 REF | | | | | θ | 0° | _ | 12° | | | DOCUMENT NUMBER: 98AON13655G Electronic versions are uncontrolled except when accessed directly from the Document Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|-------------| | DESCRIPTION: | PQFN8 5X6, 1.27P | | PAGE 1 OF 1 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales