# **TDA7575B** # 2 x 75W multifunction dual-bridge power amplifier with integrated digital diagnostics #### **Features** - Multipower bcd technology - MOSFET output power stage - DMOS power output - New high-efficiency (class AB) - Single-channel $1\Omega$ driving capability - High output power capability 2x28 W/4 $\Omega$ @ 14.4 V, 1 kHz, 10 % THD - Max. output power 2x75 W/2 $\Omega$ , 1x150 W/1 $\Omega$ - $\blacksquare$ Single-channel 1 $\Omega$ driving capability - 84 W undistorted power - Full I<sup>2</sup>C bus driving with 4 address possibilities: - Standby - Play/mute - Gain 12/26 dB - Full digital diagnostic (AC and DC loads) - Possibility to disable the I<sup>2</sup>C bus - Differential inputs - Full fault protection - DC offset detection - Two independent short circuit protections - Diagnostic on clipping detector with selectable threshold (2 % / 10 %) - Clipping detector as diagnostic pin when I<sup>2</sup>C bus is disabled - Standby/mute pins - ESD protection PowerSO36 (slug up) Flexiwatt27 ### **Description** The TDA7575B is a new MOSFET dual bridge amplifier specially intended for car radio applications. Thanks to the DMOS output stage the TDA7575B has a very low distortion allowing a clear powerful sound. Among the features, its superior efficiency performance coming from the internal exclusive structure, makes it the most suitable device to simplify the thermal management in high power sets. The dissipated output power under average listening condition is in fact reduced up to 50% when compared to the level provided by conventional class AB solutions. This device is equipped with a full diagnostic array that communicates the status of each speaker through the I<sup>2</sup>C bus. The TDA7575B has also the possibility of driving loads down to $1\Omega$ paralleling the outputs into a single channel. It is also possible to disable the I<sup>2</sup>C and control the TDA7575B by means of the usual standby and mute pins. Table 1. Device summary | Order code | Package | Packing | |--------------|---------------------|---------------| | TDA7575B | Flexiwatt27 | Tube | | TDA7575BPD | PowerSO36 (slug up) | Tube | | TDA7575BPDTR | PowerSO36 (slug up) | Tape and reel | Contents TDA7575B # **Contents** | 1 | Bloc | k and pins diagrams5 | |---|-------|-----------------------------------| | 2 | Elec | trical specifications 6 | | | 2.1 | Absolute maximum ratings | | | 2.2 | Thermal data 6 | | | 2.3 | Electrical characteristics | | 3 | Elec | trical characteristics curves11 | | 4 | Арр | lication circuits | | 5 | I2C I | ous interface | | | 5.1 | Data validity | | | 5.2 | Start and stop conditions | | | 5.3 | Byte format | | | 5.4 | Acknowledge 16 | | | 5.5 | 1 W capability setting | | | 5.6 | I2C abilitation setting | | 6 | Soft | ware specifications19 | | | 6.1 | Examples of bytes sequence | | 7 | Diag | nostics functional description | | | 7.1 | Turn-on diagnostic | | | 7.2 | Permanent diagnostics | | | 7.3 | Output DC offset detection | | | 7.4 | AC diagnostic | | | 7.5 | Multiple faults 27 | | | 7.6 | Faults availability | | | 7.7 | I2C programming/reading sequences | | 8 | Pack | kage information | | 9 | Revi | sion history | | | | | TDA7575B List of tables # List of tables | Table 1. | Device summary | 1 | |-----------|-------------------------------------------|------| | Table 2. | Absolute maximum ratings | 6 | | Table 3. | Thermal data | 6 | | Table 4. | Electrical characteristics | 6 | | Table 5. | Address selection | . 19 | | Table 6. | IB1 | | | Table 7. | IB2 | . 20 | | Table 8. | DB1 | | | Table 9. | DB2 | . 21 | | Table 10. | Double fault table for turn-on diagnostic | . 28 | | Table 11. | Document revision history | . 31 | List of figures TDA7575B # **List of figures** | Figure 1. | Block diagram | | |------------|-----------------------------------------------------------------------------------|----| | Figure 2. | Pins connection diagram (top view) | | | Figure 3. | Quiescent drain current vs. supply voltage | | | Figure 4. | Output power vs. supply voltage | | | Figure 5. | Output power vs. supply voltage | 11 | | Figure 6. | Output power vs. supply voltage | | | Figure 7. | Distortion vs. output power | | | Figure 8. | Distortion vs. output power | | | Figure 9. | Distortion vs. output power | 12 | | Figure 10. | Distortion vs. output power | 12 | | Figure 11. | Distortion vs. output power | 12 | | Figure 12. | Distortion vs. frequency | | | Figure 13. | Distortion vs. output voltage (LD mode) | | | Figure 14. | Cross talk vs. frequency | | | Figure 15. | Cross talk vs. frequency (LD mode) | | | Figure 16. | CMRRR vs. frequency | | | Figure 17. | Output attenuation vs. supply voltage (vs. dependent muting) | | | Figure 18. | Output attenuation vs. mute pin voltage | | | Figure 19. | Power dissipation vs. output power (4 $\Omega$ - SINE) | | | Figure 20. | Power dissipation vs. output power (2 $\Omega$ - SINE) | | | Figure 21. | Power dissipation vs. average output power (Audio program simulation, $4\Omega$ ) | | | Figure 22. | Power dissipation vs. average output power (Audio program simulation, $2\Omega$ ) | | | Figure 23. | ITU R-ARM frequency response, weighting filter for transient pop | | | Figure 24. | Application circuit (TDA7575B) | | | Figure 25. | Application circuit (TDA7575BPD) | | | Figure 26. | Data validity on the I2C bus | | | Figure 27. | Timing diagram on the I2C bus | | | Figure 28. | Timing acknowledge clock pulse | | | Figure 29. | Turn-on diagnostic: working principle | | | Figure 30. | SVR and output behavior - case 1: without turn-on diagnostic | | | Figure 31. | SVR and output pin behavior - case 2: with turn-on diagnostic | | | Figure 32. | Short circuit detection thresholds | | | Figure 33. | Load detection thresholds - high gain setting | | | Figure 34. | Load detection thresholds - high gain setting | | | Figure 35. | Restart timing without diagnostic enable (permanent) | | | Figure 36. | Restart timing with diagnostic enable (permanent) | | | Figure 37. | Current detection high: load impedance Z vs. output peak voltage | | | Figure 38. | Current detection low: load impedance Z vs. output peak voltage | | | Figure 39. | PowerSO36 (slug up) mechanical data and package dimensions | | | Figure 40. | Flexiwatt27 (vertical) mechanical data and package dimensions | 30 | # 1 Block and pins diagrams Figure 1. Block diagram Figure 2. Pins connection diagram (top view) # 2 Electrical specifications # 2.1 Absolute maximum ratings Table 2. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |-----------------------------------|-------------------------------------------------|------------|------| | V <sub>op</sub> | Operating supply voltage | 18 | V | | V <sub>S</sub> | DC supply voltage | 28 | V | | V <sub>peak</sub> | Peak supply voltage (for t = 50 ms) | 50 | V | | V <sub>CK</sub> | CK pin voltage | 6 | V | | V <sub>DATA</sub> | Data pin voltage | 6 | V | | Io | Output peak current (not repetitive t = 100 ms) | 8 | Α | | Io | Output peak current (repetitive f > 10 Hz) | 6 | Α | | P <sub>tot</sub> | Power dissipation T <sub>case</sub> = 70 °C | 86 | W | | T <sub>stg</sub> , T <sub>j</sub> | Storage and junction temperature | -55 to 150 | °C | ## 2.2 Thermal data Table 3. Thermal data | Symbol | Symbol Parameter | | Flexiwatt 27 | Unit | |------------------------|-----------------------------------------|---|--------------|------| | R <sub>th j-case</sub> | Thermal resistance junction-to-case Max | 1 | 1 | °C/W | ## 2.3 Electrical characteristics $V_S$ = 14.4 V; f = 1 kHz; $R_L$ = 4 $\Omega;$ $T_{amb}$ = 25 °C unless otherwise specified. Table 4. Electrical characteristics | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------|-------------------------------|-----------------------------------------------------------------------------------------------------------|----------|----------------|------|------| | Power an | Power amplifier | | | | | | | Vs | Supply voltage range | - | 8 | - | 18 | V | | I <sub>d</sub> | Total quiescent drain current | - | 50 | 130 | 200 | mA | | | P <sub>o</sub> Output power | Max. power <sup>(1)</sup> | 35 | 40 | - | W | | P. | | THD = 10 %<br>THD = 1 %; BTL mode | 25 | 28<br>22 | - | W | | Po | | $R_L = 2 \Omega$ ; THD 10 %<br>$R_L = 2 \Omega$ ; THD 1 %<br>$R_L = 2 \Omega$ ; Max. power <sup>(1)</sup> | 45<br>70 | 50<br>37<br>75 | - | W | Table 4. Electrical characteristics (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------|---------------------|------------|------| | P <sub>o</sub> | Output power | Single channel configuration (1 $\Omega$ pin > 2.5 V); R <sub>L</sub> = 1 $\Omega$ ; THD 3 % Max. power <sup>(1)</sup> | 80<br>140 | 84<br>150 | - | w | | | | $P_o$ = 1-12 W; STD mode<br>HE mode; $P_o$ = 1-2 W<br>HE mode; $P_o$ = 4-8 W | - | 0.03<br>0.03<br>0.5 | 0.1<br>0.1 | % | | THD | Total harmonic distortion | P <sub>o</sub> = 1-12 W, f = 10 kHz | - | 0.15 | 0.5 | % | | 1110 | Total Harmonic distortion | R <sub>L</sub> = 2; HE mode; P <sub>o</sub> = 3 W | - | 0.03 | 0.5 | % | | | | Single channel configuration (1 $\Omega$ pin > 2.5 V); R <sub>L</sub> = 1; P <sub>o</sub> = 4-30 W | - | 0.02 | 0.1 | % | | C <sub>T</sub> | Cross talk | $R_g = 600 \Omega; P_o = 1 W$ | 60 | 75 | - | dB | | R <sub>IN</sub> | Input impedance | - | 60 | 100 | 130 | kΩ | | G <sub>V1</sub> | Voltage gain 1 (default) | - | 25 | 26 | 27 | dB | | ∆G <sub>V1</sub> | Voltage gain match 1 | - | -1 | 0 | 1 | dB | | G <sub>V2</sub> | Voltage gain 2 | - | 11 | 12 | 13 | dB | | ΔG <sub>V2</sub> | Voltage gain match 2 | - | -1 | 0 | 1 | dB | | E <sub>IN1</sub> | Output noise voltage gain 1 | $R_g = 600 \ \Omega; \ G_v = 26 \ dB$ filter 20 to 22 kHz | - | 40 | 60 | μV | | E <sub>IN2</sub> | Output noise voltage gain 2 | $R_g = 600 \Omega$ ; $G_v = 12d B$<br>filter 20 to 22 kHz | - | 15 | 25 | μV | | SVR | Supply voltage rejection | $f = 100 \text{ Hz to } 10 \text{ kHz}; V_r = 1 \text{ Vpk};$ $R_g = 600 \Omega$ | 50 | 60 | - | dB | | BW | Power bandwidth | (-3 dB) | 100 | - | - | KHz | | A <sub>SB</sub> | Standby attenuation | - | 90 | 100 | - | dB | | I <sub>SB</sub> | Standby current consumption | V <sub>st-by</sub> = 0 V | - | 2 | 10 | μΑ | | A <sub>M</sub> | Mute attenuation | - | 80 | 90 | | dB | | V <sub>OS</sub> | Offset voltage | Mute and play | -45 | 0 | 45 | mV | | V <sub>AM</sub> | Min. supply mute threshold | - | 7 | 7.5 | 8 | V | | CMRR | Input CMRR | $V_{CM} = 1 \text{ Vpk-pk}; R_g = 0 \Omega$ | 56 | 60 | | dB | | V <sub>MC</sub> | Maximum common mode input level | f = 1 kHz | - | - | 1 | Vrms | | SR | Slew rate | - | 1.5 | 4 | - | V/μs | | ΔV <sub>OS</sub> | During mute on/off output offset voltage | ITU R-ARM weighted | -10 | - | +10 | mV | | Av OS | During standby on/off output offset voltage | see Figure 23 | -10 | - | +10 | mV | Table 4. Electrical characteristics (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------|------------------------------------------------------------|------------------------------------------------------------------|------|------|------|------| | T <sub>ON</sub> | Turn on delay | D2 (IB1) 0 to 1 | - | 15 | 40 | ms | | T <sub>OFF</sub> | Turn off delay | D2 (IB1) 1 to 0 | - | 15 | 40 | ms | | V <sub>OFF</sub> | Standby pin for standby | - | 0 | - | 1.5 | V | | $V_{SB}$ | Standby pin for standard bridge | - | 3.5 | - | 5 | V | | $V_{HE}$ | Standby pin for high-efficiency | - | 7 | - | 18 | V | | | Standby pin current | 1.5 < V <sub>st-by/HE</sub> < 18 V | 7 | 160 | 200 | μΑ | | I <sub>O</sub> | Standby pin current | V <sub>st-by</sub> < 1.5 V | -10 | 0 | 10 | μΑ | | V <sub>m</sub> | Mute pin voltage for mute mode | - | 0 | - | 1.5 | V | | V <sub>m</sub> | Mute pin voltage for play mode | - | 3.5 | - | 18 | V | | I <sub>m</sub> | Mute pin current (standby) | $V_{\text{mute}} = 0 \text{ V}, V_{\text{st-by}} < 1.5 \text{V}$ | -5 | 0 | 5 | μΑ | | I <sub>m</sub> | Mute pin current (operative) | 0 V < V <sub>mute</sub> < 18 V, V <sub>st-by</sub> > 3.5 V | - | 65 | 100 | μΑ | | V <sub>I2C</sub> | I <sup>2</sup> C pin voltage for I <sup>2</sup> C disabled | - | 0 | - | 1.5 | V | | V <sub>I2C</sub> | I <sup>2</sup> C pin voltage for I <sup>2</sup> C enabled | - | 2.5 | - | 18 | V | | I <sup>2</sup> C | I <sup>2</sup> C pin current (standby) | $0V < I^2C EN < 18V, V_{stby} < 1.5V$ | -5 | 0 | 5 | μΑ | | I <sup>2</sup> C | I <sup>2</sup> C pin current (operative) | I <sup>2</sup> C EN <18V, V <sub>st-by</sub> >3.5V | 7 | 11 | 15 | μΑ | | $V_{1\Omega}$ | 1 $\Omega$ pin voltage for 2ch mode | - | 0 | - | 1.5 | V | | $V_{1\Omega}$ | 1 $\Omega$ pin voltage for 1 $\Omega$ mode | - | 2.5 | - | 18 | V | | $I_{1\Omega}$ | 1 Ω pin current (standby) | 0 V < 1 $\Omega$ <18 V, V <sub>s-tby</sub> < 1.5 V | -5 | 0 | 5 | μΑ | | $I_{1\Omega}$ | 1 Ω pin current (operative) | 1 Ω < 18 V, V <sub>st-by</sub> > 3.5 V | 7 | 11 | 15 | μΑ | | La | A min walka ma | Low logic level | 0 | - | 1.5 | V | | На | A pin voltage | High logic level | 2.5 | - | 18 | V | | la | A pin current (standby) | 0V < A < 18V , V <sub>stby</sub> < 1.5 V | -5 | 0 | 5 | μΑ | | la | A pin current (operative) | A<18V, V <sub>st-by</sub> > 3.5V | 7 | 11 | 15 | μΑ | | Lb | D min valta na | Low logic level | 0 | - | 1.5 | V | | Hb | B pin voltage | High logic level | 2.5 | - | 18 | V | | lb | B pin current (standby) | 0 V < B < 18 V, V <sub>s-tby</sub> < 1.5 V | -5 | 0 | 5 | μΑ | | lb | B pin current (operative) | B < 18 V, V <sub>st-by</sub> > 3.5 V | 7 | 11 | 15 | μΑ | | T <sub>W</sub> | Thermal warning | - | - | 150 | - | °C | | T <sub>Pl</sub> | Thermal protection intervention | - | - | 170 | - | °C | | I <sub>CDH</sub> | Clip pin high leakage current | CD off, 0 V < V <sub>CD</sub> < 5.5 V | -15 | 0 | 15 | μΑ | | I <sub>CDL</sub> | Clip pin low sink current | CD on; V <sub>CD</sub> < 300 mV | 1 | | | mA | | | Olive state at TUD | D0 (IB1) = 0 | 0.8 | 1.3 | 2.5 | % | | CD | Clip detect THD level | D0 (IB1) = 1 | 5 | 10 | 15 | % | Table 4. Electrical characteristics (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------|------|---------------------|------| | Turn-on o | liagnostics (Power amplifier mo | ode) | 1 | | | | | Pgnd | Short to GND det. (below this limit, the output is considered in short circuit to GND) | Power amplifier in standby condition | - | - | 1.2 | V | | Pvs | Short to Vs det. (above this limit, the output is considered in short circuit to VS) | - | V <sub>s</sub> -0.9 | ı | - | V | | Pnop | Normal operation thresholds.(within these limits, the output is considered without faults). | - | 1.8 | | V <sub>s</sub> -1.5 | V | | Lsc | Shorted load det. | - | - | - | 0.5 | Ω | | Lop | Open load det. | - | 130 | ı | - | Ω | | Lnop | Normal load det. | - | 1.5 | ı | 70 | Ω | | Turn-on diagnostics (Line driver mode) | | | | | | | | Pgnd | Short to GND det. (below this limit, the output is considered in short circuit to GND) | | 1 | | 1.2 | V | | Pvs | Short to Vs det. (above this limit, the Output is considered in Short Circuit to VS) | | V <sub>s</sub> -0.9 | - | - | V | | Pnop | Normal operation thresholds.(within these limits, the output is considered without faults). | Power amplifier in standby | 1.8 | - | V <sub>s</sub> -1.5 | V | | Lsc | Shorted load det. | | - | - | 1.5 | Ω | | Lop | Open load det. | | 400 | - | - | Ω | | Lnop | Normal load det. | | 4.5 | - | 200 | Ω | | Permane | nt diagnostics (Power amplifier | mode or line driver mode) | | | | | | Pgnd | Short to GND det. (below this limit, the output is considered in short circuit to GND) | Power amplifier in Mute or Play condition, one or more short circuits protection activated | - | - | 1.2 | V | | Pvs | Short to Vs det. (above this limit, the Output is considered in Short Circuit to VS) | - | V <sub>s</sub> - 0.9 | - | - | V | | Pnop | Normal operation thresholds.(Within these limits, the Output is considered without faults). | - | 1.8 | - | V <sub>s</sub> -1.5 | V | | Loo | Shorted load det | Pow. amp. mode | - | - | 0.5 | Ω | | Lsc | Shorted load det. | Line driver mode | - | - | 1.5 | Ω | Table 4. Electrical characteristics (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------------|-------------------------------|--------------------------------------------------------|------|------|------|------| | V <sub>O</sub> | Offset detection | Power amplifier in play condition AC input signals = 0 | ±1.5 | ±2 | ±2.5 | V | | I <sub>NLH</sub> | Normal load current detection | $V_O < (V_S - 5)pk IB2 (D0) = 0$ | 500 | - | - | mA | | I <sub>NLL</sub> | Normal load current detection | V <sub>O</sub> < (V <sub>S</sub> - 5)pk IB2 (D0) = 1 | 250 | - | - | mA | | I <sub>OLH</sub> | Open load current detection | $V_O < (V_S - 5)pk IB2 (D0) = 0$ | - | - | 250 | mA | | I <sub>OLL</sub> | Open load current detection | V <sub>O</sub> < (V <sub>S</sub> - 5)pk IB2 (D0) =1 | - | - | 125 | mA | | I <sup>2</sup> C bus in | nterface | | | | | | | f <sub>SCL</sub> | Clock frequency | - | - | - | 400 | kHz | | V <sub>IL</sub> | Input low voltage | - | - | - | 1.5 | V | | V <sub>IH</sub> | Input high voltage | - | 2.3 | - | - | V | <sup>1.</sup> Saturated sqare wave output. # 3 Electrical characteristics curves Figure 3. Quiescent drain current vs. supply Figure 4. Output power vs. supply voltage voltage Figure 5. Output power vs. supply voltage Figure 6. Output power vs. supply voltage Figure 7. Distortion vs. output power Figure 8. Distortion vs. output power **577** Figure 9. Distortion vs. output power Figure 10. Distortion vs. output power Figure 11. Distortion vs. output power Figure 12. Distortion vs. frequency Figure 13. Distortion vs. output voltage (LD mode) Figure 14. Cross talk vs. frequency 12/32 Doc ID 14103 Rev 3 Figure 15. Cross talk vs. frequency (LD mode) Figure 16. CMRRR vs. frequency CMRR (dB) -40 Vcm=1 Vpp -50 -60 -70 10 100 1000 10000 f (Hz) Figure 17. Output attenuation vs. supply voltage (vs. dependent muting) Figure 18. Output attenuation vs. mute pin voltage (4 $\Omega$ - SINE) Figure 19. Power dissipation vs. output power Figure 20. Power dissipation vs. output power (2 $\Omega$ - SINE) Figure 21. Power dissipation vs. average output power (Audio program simulation, $4\Omega$ ) Figure 22. Power dissipation vs. average output power (Audio program simulation, $2\Omega$ ) Figure 23. ITU R-ARM frequency response, weighting filter for transient pop 14/32 Doc ID 14103 Rev 3 TDA7575B Application circuits # 4 Application circuits Figure 24. Application circuit (TDA7575B) Figure 25. Application circuit (TDA7575BPD) I2C bus interface TDA7575B # 5 I<sup>2</sup>C bus interface Data transmission from microprocessor to the TDA7575B and vice versa takes place through the 2 wires I<sup>2</sup>C BUS interface, consisting of the two lines SDA and SCL (pull-up resistors to positive supply voltage must be connected). ### 5.1 Data validity As shown by *Figure 26*, the data on the SDA line must be stable during the high period of the clock. The high and low state of the data line can only change when the clock signal on the SCL line is low. ## 5.2 Start and stop conditions As shown by *Figure 27* a start condition is a high to low transition of the SDA line while SCL is high. The stop condition Is A Low To High Transition of the SDA line while SCL is high. ### 5.3 Byte format Every byte transferred to the SDA line must contain 8 bits. Each byte must be followed by an acknowledge bit. The MSB is transferred first. # 5.4 Acknowledge The transmitter<sup>(\*)</sup> puts a resistive HIGH level on the SDA line during the acknowledge clock pulse (see *Figure 28*). The receiver<sup>(\*\*)</sup> the acknowledges has to pull-down (LOW) the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during this clock pulse. #### (\*) Transmitter - = master (µP) when it writes an address to the TDA7575B - = slave (TDA7575B) when the μP reads a data byte from TDA7575B #### (\*\*) Receiver - = slave (TDA7575B) when the μP writes an address to the TDA7575B - = master ( $\mu$ P) when it reads a data byte from TDA7575B Figure 26. Data validity on the I<sup>2</sup>C bus TDA7575B I2C bus interface Figure 27. Timing diagram on the I<sup>2</sup>C bus Figure 28. Timing acknowledge clock pulse ### 5.5 1 $\Omega$ capability setting It is possible to drive $1\Omega$ load paralleling the outputs into a single channel. In order to implement this feature, outputs are to be connected on the board as follows: - OUT1+ (pin 35 and pin 36) shorted to OUT2+ (pin 19 and pin 20) - OUT1- (pin 28 and pin 29) shorted to OUT2- (pin 26 and pin 27). It is recommended to minimize the impedance on the board between OUT2 and the load in order to minimize THD distortion. It is also recommended to control the maximum mismatch impedance between $V_{CC}$ pins (pin 21/pin 22 respect to pin 33/pin 34) and between PWGND pins (pin 24/pin 25 respect to pin 30/pin 31), mismatch that must not exceed a value of 20 m $\Omega$ . With 1 $\Omega$ feature settled the active input is IN2 (pin 17 and pin 18), therefore IN1 pins should be let floating. It is possible to set the load capability acting on 1 $\Omega$ pin as follows: 1 $\Omega$ pin (pin 15) < 1.5 V: two channels mode (for a minimum load of 2 $\Omega$ ) 1 $\Omega$ pin (pin 15) > 2.5 V: one channel mode (for 1 $\Omega$ load). It is to remember that 1 Ohm function is a hardware selection. Therefore it is recommended to leave $1\Omega$ pin floating or shorted to GND to set the two channels mode configuration, or to short $1\Omega$ pin to $V_{CC}$ to set the one channel ( $1\Omega$ ) configuration. I2C bus interface TDA7575B # 5.6 I<sup>2</sup>C abilitation setting It is possible to disable the I<sup>2</sup>C interface by acting on I<sup>2</sup>C pin (pin 16) and control the TDA7575B by means of the usual standby and mute pins. In order to activate or deactivate this feature, I<sup>2</sup>C pin must be set as follows: - I<sup>2</sup>C pin (pin 16) < 1.5V: I<sup>2</sup>C bus interface deactivated - I<sup>2</sup>C pin (pin 16) > 2.5V: I<sup>2</sup>C bus interface activated It is also possible to let $I^2C$ pin floating to deactivate the $I^2C$ bus interface, or to short $I^2C$ pin to $V_{CC}$ to activate it. #### In particular: - I<sup>2</sup>C enabled: I<sup>2</sup>C pin (pin 16) > 2.5 V - STD mode: $V_{st-by}$ (pin 5) > 3.5 V, IB2(D1)=0 - HE mode: V<sub>st-by</sub> (pin 5) > 3.5 V, IB2(D1)=1 - Play mode: V<sub>mute</sub> (pin 4) >3.5 V, IB1 (D2) = 1 The amplifier can always be switched off by putting $V_{st-by}$ to 0V , but with $I^2C$ enabled it can be turn on only through $I^2C$ (with $V_{st-by} > 3.5$ V). - I<sup>2</sup>C disabled: I<sup>2</sup>C pin (pin 16) < 1.5 V - STD mode: 3.5V < standby (pin 5) < 5</li> - HE mode: $V_{stbv}$ (pin 5) > 7 V - Play mode: $V_{\text{mute}}$ (pin 4) > 3.5 V For both STD and HE mode the play/mute mode can be set acting on V<sub>mute</sub> pin. When $I^2C$ bus is disabled, when a fault is detected pin 14 (CD-OUT) is pulled down by the internal logic circuitry. The faults detected are the short circuit to ground, to $V_{CC}$ and across the load (after an aver current detection). # 6 Software specifications All the functions of the TDA7575B are activated by $\ensuremath{\text{I}}^2\text{C}$ interface. The bit 0 of the "Address Byte" defines if the next bytes are write instruction (from $\mu P$ to TDA7575B) or read instruction (from TDA7575B to $\mu P$ ). Table 5. Address selection | Bit | Address | |-----|---------| | A6 | 1 | | A5 | 1 | | A4 | 0 | | А3 | 1 | | A2 | 0 | | A1 | В | | A0 | A | | R/W | X | If R/W = 0, the $\mu P$ sends 2 "instruction bytes": IB1 and IB2. Table 6. IB1 | Bit | Instruction decoding bit | |-----|-------------------------------------------------------------------| | D7 | 0 | | D6 | Diagnostic enable (D6 = 1) Diagnostic defeat (D6 = 0) | | D5 | Offset detection enable (D5 = 1) Offset detection defeat (D5 = 0) | | D4 | Gain = 26 dB (D4 = 0)<br>Gain = 12 dB (D4 = 1) | | D3 | 0 | | D2 | Mute (D2 = 0)<br>Unmute (D2 = 1) | | D1 | 0 | | D0 | CD 2% (D0 = 0)<br>CD 10% (D0 = 1) | Table 7. IB2 | Bit | Instruction decoding bit | |-----|------------------------------------------------------------------------------------------------------------| | D7 | 0 | | D6 | 0 | | D5 | 0 | | D4 | Standby on - Amplifier not working - (D4 = 0) Standby off - Amplifier working - (D4 = 1) | | D3 | Power amplifier mode diagnostic (D3 = 0);<br>Line driver mode diagnostic (D3 = 1) | | D2 | Current detection diagnostic enabled (D2 = 1) Current detection diagnostic defeat (D2 = 0) | | D1 | Power amplifier working in standard mode (D1 = 0) Power amplifier working in high efficiency mode (D1 = 1) | | D0 | Current detection threshold high (D7 =0) Current detection threshold low (D7 =1) | If R/W = 1, the TDA7575B sends 2 "Diagnostics Bytes" to $\mu P\colon DB1$ and DB2. Table 8. DB1 | iable 8 | | | | | | | | | | |---------|------------------------------------------------------|-----------------------------------------------------|--|--|--|--|--|--|--| | Bit | Instruction decoding bit | | | | | | | | | | D7 | Thermal warming (if Tchip ≥ 150°C, D7 = 1) | | | | | | | | | | D6 | Diag. cycle not activated or not terminated (D6 = 0) | | | | | | | | | | Б | Diag. cycle terminated (D6 = 1) | | | | | | | | | | | Channel 1 | Channel LF | | | | | | | | | D5 | current detection IB2 (D0) = 0 | current detection IB2 (D0) = 1 | | | | | | | | | В | Output peak current < 250 mA - Open load (D5 = 1) | Output peak current < 125 mA - Open load (D5 = 1) | | | | | | | | | | Output peak current > 500 mA - Normal load (D5 = 0) | Output peak current > 250 mA - Normal load (D5 = 0) | | | | | | | | | | Channel 1 | | | | | | | | | | D4 | Turn-on diagnostic (D4 = 0) | | | | | | | | | | | Permanent diagnostic (D4 = 1) | | | | | | | | | | | Channel 1 | | | | | | | | | | D3 | Normal load (D3 = 0) | | | | | | | | | | | Short load (D3 = 1) | | | | | | | | | | | Channel 1 | | | | | | | | | | | Turn-on diag.: No open load (D2 = 0) | | | | | | | | | | D2 | Open load detection (D2 = 1) | | | | | | | | | | | Offset diag.: No output offset (D2 = 0) | | | | | | | | | | | Output offset detection (D2 = 1) | | | | | | | | | | | Channel 1 | | | | | | | | | | D1 | No short to $V_{CC}$ (D1 = 0) | | | | | | | | | | | Short to $V_{cc}$ (D1 = 1) | | | | | | | | | | | Channel 1 | | | | | | | | | | D0 | No short to GND (D1 = 0) | | | | | | | | | | | Short to GND (D1 = 1) | | | | | | | | | #### Table 9. DB2 | Bit | Instruction | decoding bit | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | D7 | Offset detection not activated (D7 = 0) Offset detection activated (D7 = 1) | | | D6 | Current sensor not activated (D6 = 0) Current sensor activated (D6 = 1) | | | D5 | Channel LR Current detection IB2 (D0) = 0 Output peak current < 250 mA - Open load (D5 = 1) Output peak current > 500 mA - Normal load (D5 = 0) | Channel LR Current detection IB2 (D0) = 1 Output peak current < TBD mA - Open load (D5 = 1) Output peak current > TBD mA - Normal load (D5 = 0) | | D4 | Channel 2 Turn-on diagnostic (D4 = 0) Permanent diagnostic (D4 = 1) | | | D3 | Channel 2<br>Normal load (D3 = 0)<br>Short load (D3 = 1) | | | D2 | Channel 2 Turn-on diag.: No open load (D2 = 0) Open load detection (D2 = 1) Permanent diag.: No output offset (D2 = 0) Output offset detection (D2 = 1) | | | D1 | Channel 2 No short to $V_{cc}$ (D1 = 0) Short to $V_{cc}$ (D1 = 1) | | | D0 | Channel 2 No short to GND (D1 = 0) Short to GND (D1 = 1) | | ## 6.1 Examples of bytes sequence 1 - Turn-on diagnostic - Write operation | Start | Address byte with D0 = 0 | ACK | IB1 with D6 = 1 | ACK | IB2 | ACK | STOP | | |-------|--------------------------|-----|-----------------|-----|-----|-----|------|--| |-------|--------------------------|-----|-----------------|-----|-----|-----|------|--| 2 - Turn-on diagnostic - Read operation | | | · · · · · · · · · · · · · · · · · · · | | | | | | | |---|-------|---------------------------------------|-----|-----|-----|-----|-----|------| | S | start | Address byte with D0 = 1 | ACK | DB1 | ACK | DB2 | ACK | STOP | The delay from 1 to 2 can be selected by software, starting from T.B.D. ms **3a** - Turn-on of the power amplifier with mute on, diagnostic defeat. | Start | Address byte with D0 = 0 | ACK | IB1 | ACK | IB2 | ACK | STOP | |-------|--------------------------|-----|----------|-----|----------|-----|------| | | | | X000XXXX | | XXX1XX1X | | | 3b - Turn-off of the power amplifier | Start | Address byte with D0 = 0 | byte with D0 = 0 ACK IB1 | | ACK | IB2 | ACK | STOP | |-------|--------------------------|--------------------------|----------|-----|----------|-----|------| | | | | X0XXXXXX | | XXX0XXXX | | | 4 - Offset detection procedure enable | Start | Address byte with D0 = 0 | ACK | IB1 | ACK | IB2 | ACK | STOP | |-------|--------------------------|-----|----------|-----|----------|-----|------| | | | | XX1XX1XX | | XXX1XXXX | | | **5** - Offset detection procedure stop and reading operation (the results are valid only for the offset detection bits (D2 of the bytes DB1, DB2, DB3, DB4). | | ` ` | <u> </u> | · · | | | | | |-------|--------------------------|----------|-----|-----|-----|-----|------| | Start | Address byte with D0 = 1 | ACK | DB1 | ACK | DB2 | ACK | STOP | - The purpose of this test is to check if a D.C. offset (2 V typ.) is present on the outputs, produced by input capacitor with anomalous leakage current or humidity between pins. - The delay from 4 to 5 can be selected by software, starting from T.B.D. ms # 7 Diagnostics functional description ### 7.1 Turn-on diagnostic It is activated at the turn-on (stand-by out) under I<sup>2</sup>C bus request. Detectable output faults are: - Short to GND - Short TO Vs - Short across the speaker - Open speaker To verify if any of the above misconnections are in place, a subsonic (inaudible) current pulse (*Figure 29*) is internally generated, sent through the speaker(s) and sunk back. The Turn On diagnostic status is internally stored until a successive diagnostic pulse is requested (after a I<sup>2</sup>C reading). If the "stand-by out" and "diag. enable" commands are both given through a single programming step, the pulse takes place first (power stage still in stand-by mode, low, outputs = high impedance). Afterwards, when the Amplifier is biased, the PERMANENT diagnostic takes place. The previous Turn On state is kept until a short appears at the outputs. Fig. *Figure 30* and *Figure 31* show SVR and OUTPUT waveforms at the turn-on (stand-by out) with and without Turn-on diagnostic. **4** Figure 31. SVR and output pin behavior - case 2: with turn-on diagnostic The information related to the outputs status is read and memorized at the end of the current pulse top. The acquisition time is 100 ms (typ.). No audible noise is generated in the process. As for short to GND / Vs the fault-detection thresholds remain unchanged from 26 dB to 12 dB gain setting. They are as follows: Figure 32. Short circuit detection thresholds Concerning short across the speaker / open speaker, the threshold varies from 26 dB to 12 dB gain setting, since different loads are expected (either normal speaker's impedance or high impedance). The values in case of 26 dB gain are as follows: Figure 33. Load detection thresholds - high gain setting If the line-driver mode (Gv= 12 dB and line driver mode diagnostic = 1) is selected, the same thresholds will change as follows: Figure 34. Load detection thresholds - high gain setting 24/32 Doc ID 14103 Rev 3 ### 7.2 Permanent diagnostics Detectable conventional faults are: - Short to GND - Short to Vs - Short across the speaker The following additional features are provided: Output offset detection The TDA7575B has 2 operating statuses: - RESTART mode. The diagnostic is not enabled. Each audio channel operates independently from each other. If any of the a.m. faults occurs, only the channel(s) interested is shut down. A check of the output status is made every 1 ms (fig. 30). Restart takes place when the overload is removed. - 2. DIAGNOSTIC mode. It is enabled via I<sup>2</sup>C bus and self activates if an output overload (such to cause the intervention of the short-circuit protection) occurs to the speakers outputs. Once activated, the diagnostics procedure develops as follows (fig. 31): - To avoid momentary re-circulation spikes from giving erroneous diagnostics, a check of the output status is made after 1ms: if normal situation (no overloads) is detected, the diagnostic is not performed and the channel returns back active. - Instead, if an overload is detected during the check after 1 ms, then a diagnostic cycle having a duration of about 100 ms is started. - After a diagnostic cycle, the audio channel interested by the fault is switched to RESTART mode. The relevant data are stored inside the device and can be read by the microprocessor. When one cycle has terminated, the next one is activated by an I<sup>2</sup>C reading. This is to ensure continuous diagnostics throughout the carradio operating time. - To check the status of the device a sampling system is needed. The timing is chosen at microprocessor level (over than half a second is recommended). Figure 35. Restart timing without diagnostic enable (permanent) each 1ms time, a sampling of the fault is done Figure 36. Restart timing with diagnostic enable (permanent) ### 7.3 Output DC offset detection Any DC output offset exceeding $\pm$ 2 V are signalled out. This inconvenient might occur as a consequence of initially defective or aged and worn-out input capacitors feeding a DC component to the inputs, so putting the speakers at risk of overheating. This diagnostic has to be performed with low-level output AC signal (or Vin = 0). The test is run with selectable time duration by microprocessor (from a "start" to a "stop" command): - Start = Last reading operation or setting IB1 D5 (OFFSET enable) to 1 - Stop = Actual reading operation Excess offset is signalled out if persistent throughout the assigned testing time. This feature is disabled if any overloads leading to activation of the short-circuit protection occurs in the process. ### 7.4 AC diagnostic It is targeted at detecting accidental disconnection of tweeters in 2-way speaker and, more in general, presence of capacitively (AC) coupled loads. This diagnostic is based on the notion that the overall speaker's impedance (woofer + parallel tweeter) will tend to increase towards high frequencies if the tweeter gets disconnected, because the remaining speaker (woofer) would be out of its operating range (high impedance). The diagnostic decision is made according to peak output current thresholds, and it is enabled by setting (IB2-D2) = 1. Two different detection levels are available: - High current threshold IB2 (D7) = 0 - lout > 500 mApk = normal status - lout < 250 mApk = open tweeter</li> - Low current threshold IB2 (D7) = 1 - lout > 250 mApk = normal status - lout < 125 mApk = open tweeter</li> To correctly implement this feature, it is necessary to briefly provide a signal tone (with the amplifier in "play") whose frequency and magnitude are such to determine an output current higher than 500mApk with IB2(D7)=0 (higher than 250mApk with IB2(D7)=1) in normal conditions and lower than 250 mApk with IB2(D7)=0 (lower than 125 mApk with IB2(D7)=1) should the parallel tweeter be missing. The test has to last for a minimum number of 3 sine cycles starting from the activation of the AC diagnostic function IB2<D2>) up to the I<sup>2</sup>C reading of the results (measuring period). To confirm presence of tweeter, it is necessary to find at least 3 current pulses over the above threholds over all the measuring period, else an "open tweeter" message will be issued. The frequency / magnitude setting of the test tone depends on the impedance characteristics of each specific speaker being used, with or without the tweeter connected (to be calculated case by case). High-frequency tones (> 10 kHz) or even ultrasonic signals are recommended for their negligible acoustic impact and also to maximize the impedance module's ratio between with tweeter-on and tweeter-off. *Figure 37* shows the load impedance as a function of the peak output voltage and the relevant diagnostic fields. This feature is disabled if any overloads leading to activation of the short-circuit protection occurs in the process. Figure 37. Current detection high: load impedance |Z| vs. output peak voltage ### 7.5 Multiple faults When more misconnections are simultaneously in place at the audio outputs, it is guaranteed that at least one of them is initially read out. The others are notified after successive cycles of I<sup>2</sup>C reading and faults removal, provided that the diagnostic is enabled. This is true for both kinds of diagnostic (turn-on and permanent). The table below shows all the couples of double-fault possible. It should be taken into account that a short circuit with the 4 $\Omega$ speaker unconnected is considered as double fault. | | S. GND (sc) | S. GND (sk) | S. Vs | S. Across L. | Open L. | |--------------|-------------|-------------|-------------------|--------------|-------------| | S. GND (sc) | S. GND | S. GND | S. Vs + S.<br>GND | S. GND | S. GND | | S. GND (sk) | / | S. GND | GND S. Vs S | | Open L. (*) | | S. Vs | / | / | S. Vs | S. Vs | S. Vs | | S. Across L. | / | / | / | S. Across L. | N.A. | | Open L. | / | / | / | / | Open L. (*) | Table 10. Double fault table for turn-on diagnostic S. GND (so) / S. GND (sk) in the above table make a distinction according to which of the 2 outputs is shorted to ground (test-current source side= so, test-current sink side = sk). More precisely, in both the channels SO = CH+, and SK = CH-. In permanent diagnostic the table is the same, with only a difference concerning open load (\*), which is not among the recognizable faults. Should an open load be present during the device's normal working, it would be detected at a subsequent turn-on diagnostic cycle (i.e. at the successive car radio turn-on). # 7.6 Faults availability All the results coming from I<sup>2</sup>C bus, by read operations, are the consequence of measurements inside a defined period of time. If the fault is stable throughout the whole period, it will be sent out. This is true for DC diagnostic (turn-on and permanent), for offset detector. To guarantee always resident functions, every kind of diagnostic cycles (turn-on, permanent, offset) will be reactivate after any $I^2C$ reading operation. So, when the micro reads the $I^2C$ , a new cycle will be able to start, but the read data will come from the previous diag. cycle (i.e. The device is in turn-on state, with a short to GND, then the short is removed and micro reads $I^2C$ . The short to GND is still present in bytes, because it is the result of the previous cycle. If another $I^2C$ reading operation occurs, the bytes do not show the short). In general to observe a change in diagnostic bytes, two $I^2C$ reading operations are necessary. # 7.7 I<sup>2</sup>C programming/reading sequences A correct turn on/off sequence respectful of the diagnostic timings and producing no audible noises could be as follows (after battery connection): - Turn-on: (Standby OUT + DIAG enable) --- 500 ms (min) --- muting OUT - Turn-off: Muting IN --- 20 ms --- (DIAG disable + standby IN) Car radio installation: DIAG enable (write) --- 20 0ms --- I<sup>2</sup>C read (repeat until all faults disappear). - Offset test: device in play (no signal) - Offset enable 30 ms I<sup>2</sup>C reading (repeat I<sup>2</sup>C reading until high-offset message disappears). TDA7575B Package information # 8 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <u>www.st.com</u>. ECOPACK® is an ST trademark. Figure 39. PowerSO36 (slug up) mechanical data and package dimensions | D.11.1 | | mm | | | inch | | |--------|--------|--------|--------|--------|--------|---------| | DIM. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | 3.270 | - | 3.410 | 0.1287 | - | 0.1343 | | A2 | 3.100 | - | 3.180 | 0.1220 | - | 0.1252 | | A4 | 0.800 | - | 1.000 | 0.0315 | - | 0.0394 | | A5 | - | 0.200 | - | - | 0.0079 | - | | a1 | 0.030 | - | -0.040 | 0.0012 | - | -0.0016 | | b | 0.220 | - | 0.380 | 0.0087 | - | 0.0150 | | С | 0.230 | - | 0.320 | 0.0091 | - | 0.0126 | | D | 15.800 | - | 16.000 | 0.6220 | - | 0.6299 | | D1 | 9.400 | - | 9.800 | 0.3701 | - | 0.3858 | | D2 | - | 1.000 | - | - | 0.0394 | - | | Е | 13.900 | - | 14.500 | 0.5472 | - | 0.5709 | | E1 | 10.900 | - | 11.100 | 0.4291 | - | 0.4370 | | E2 | - | - | 2.900 | - | - | 0.1142 | | E3 | 5.800 | - | 6.200 | 0.2283 | - | 0.2441 | | E4 | 2.900 | - | 3.200 | 0.1142 | - | 0.1260 | | е | - | 0.650 | - | - | 0.0256 | - | | e3 | - | 11.050 | - | - | 0.4350 | - | | G | 0 | - | 0.075 | 0 | - | 0.0031 | | Н | 15.500 | - | 15.900 | 0.6102 | - | 0.6260 | | h | - | - | 1.100 | - | - | 0.0433 | | L | 0.800 | - | 1.100 | 0.0315 | - | 0.0433 | | N | - | - | 10° | - | - | 10° | | S | - | - | 8° | - | - | 8° | OUTLINE AND MECHANICAL DATA PowerSO36 (SLUG UP) Package information TDA7575B Figure 40. Flexiwatt27 (vertical) mechanical data and package dimensions | DIM. | MIN. | mm | MAV | MINI | inch | MAV | | |----------|--------------------------------------------------|------------------|--------------------------------------------------|--------------------------------------------------|-------------------|---------------|------------------------| | Α | 4.45 | <b>TYP.</b> 4.50 | <b>MAX.</b> 4.65 | MIN.<br>0.175 | <b>TYP.</b> 0.177 | MAX.<br>0.183 | OUTLINE AND | | В | 1.80 | 1.90 | 2.00 | 0.173 | 0.074 | 0.103 | MECHANICAL DATA | | C | | 1.40 | 2.00 | 0.07.0 | 0.055 | 0.07.0 | WEGHANICAL DATA | | D | 0.75 | 0.90 | 1.05 | 0.029 | 0.035 | 0.041 | | | Е | 0.37 | 0.39 | 0.42 | 0.014 | 0.015 | 0.016 | | | F (1) | | | 0.57 | | | 0.022 | | | G | 0.80 | 1.00 | 1.20 | 0.031 | 0.040 | 0.047 | | | G1 | 25.75 | 26.00 | 26.25 | 1.014 | 1.023 | 1.033 | | | H (2) | 28.90 | 29.23 | 29.30 | 1.139 | 1.150 | 1.153 | | | H1<br>H2 | | 17.00<br>12.80 | | | 0.669 | | | | H3 | <del> </del> | 0.80 | | | 0.031 | | D a | | L (2) | 22.07 | 22.47 | 22.87 | 0.869 | 0.884 | 0.904 | | | L1 | 18.57 | 18.97 | 19.37 | 0.731 | 0.747 | 0.762 | | | L2 (2) | 15.50 | 15.70 | 15.90 | 0.610 | 0.618 | 0.626 | | | L3 | 7.70 | 7.85 | 7.95 | 0.303 | 0.309 | 0.313 | | | L4 | | 5 | | | 0.197 | | | | L5 | 0.70 | 3.5 | 4.00 | 0.4.15 | 0.138 | 0.100 | | | M<br>M1 | 3.70 | 4.00 | 4.30<br>4.40 | 0.145<br>0.142 | 0.157 | 0.169 | | | N N | 3.60 | 2.20 | 4.40 | 0.142 | 0.157 | 0.1/3 | | | O | <del> </del> | 2.20 | <del> </del> | <del> </del> | 0.000 | | | | R | | 1.70 | | | 0.067 | | | | R1 | | 0.5 | | | 0.02 | | | | R2 | | 0.3 | | | 0.12 | | | | R3 | | 1.25 | | | 0.049 | | | | R4<br>V | <u> </u> | 0.50 | L | Tim ) | 0.019 | | | | V<br>V1 | 1 | | 5° ( | | | | Flexiwatt27 (vertical) | | V2 | 3° (Typ.) 20° (Typ.) | | | | | | | | V3 | 1 | | 45° ( | | | | | | | <u>V</u> | V3 | | . нз | H<br>H1 | H2 | - A | | <u>.</u> | F1 F1 | | | | | | R L L1 V1 | TDA7575B Revision history # 9 Revision history Table 11. Document revision history | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------| | 30-Oct-2007 | 1 | Initial release. | | 17-Dec-2009 | 2 | Updated Figure 39: PowerSO36 (slug up) mechanical data and package dimensions on page 29. | | 17-Sep-2013 | 3 | Updated Disclaimer. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2013 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 32/32 Doc ID 14103 Rev 3